# ECE 449 Project

## Description

Design and implement a 16-bit CPU

## Milestones

- Preliminary Design Review March 4, 2024
  - Concrete Specifications
  - High Level Block Design
  - Format A instructions
- Format B Instructions March 11, 2024
- Format L Instructions March 25, 2024
- Final Design Review and Project Demo (TBD) April 4&8 2024
- Final Project Report (TBD) --- Final exam date

## • Basys 3



### FPGA

• STM32F0DISCOVERY Board





## Format A



Format A3

# 16-bit (A Format)

| Mne-  | Op-  | Function                                                                                                                                                         | Туре | Syntax        |
|-------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------------|
| monic | code |                                                                                                                                                                  |      |               |
| NOP   | 0    | Nothing                                                                                                                                                          | A0   | NOP           |
| ADD   | 1    | $R[ra] \leftarrow R[rb] + R[rc];$                                                                                                                                | A1   | ADD ra,rb,rc  |
| SUB   | 2    | $R[ra] \leftarrow R[rb] - R[rc];$                                                                                                                                | A1   | SUB ra,rb,rc  |
| MUL   | 3    | $R[ra] \leftarrow R[rb] \times R[rc];$                                                                                                                           | A1   | MUL ra,rb,rc  |
| NAND  | 4    | $R[ra] \leftarrow R[ra] \text{ NAND } R[rb]$ :                                                                                                                   | A1   | NAND ra,rb,rc |
| SHL   | 5    | n:=c1<30>):                                                                                                                                                      | A2   | SHL ra#n      |
|       |      | $(n 0) \rightarrow (R[ra]<150> \leftarrow R[ra]<15-n0> \#(n@0)):$<br>$(n=0) \rightarrow ();$                                                                     |      |               |
| SHR   | 6    | n:=c1<30>):<br>$(n 0) \rightarrow (R[ra]<150> \leftarrow (n@0)\#R[ra]<15n>$ ):<br>$(n=0) \rightarrow ()$ ;                                                       | A2   | SHR ra#n      |
| TEST  | 7    | $(R[ra) = 0) \rightarrow Z \leftarrow 1$ ; else $\rightarrow Z \leftarrow 0$ :<br>$(R[ra] < 0) \rightarrow N \leftarrow 1$ ; else $\rightarrow N \leftarrow 0$ ; | A3   | TEST ra       |
| OUT   | 32   |                                                                                                                                                                  | A3   | OUT ra        |
| IN    | 33   | $R[ra] \leftarrow IN.PORT;$                                                                                                                                      | A3   | IN ra         |

Multiplication needs to be refined. This will affect the TEST and the flags

# Format B (Branch)

| 15        |               | 9 8 |    |       |        | 0 |  |
|-----------|---------------|-----|----|-------|--------|---|--|
|           | op-code (BRR) |     |    | disp. | 1      |   |  |
| Format B1 |               |     |    |       |        |   |  |
| 15        |               | 9 8 | 6  | 5 5   | 3 2    | 0 |  |
|           | op-code (BR)  |     | ra |       | disp.s |   |  |

Format B2

## 16-bit (B Format)

| Mne-   | Op-  | Function                                                                                      |    | Syntax            |
|--------|------|-----------------------------------------------------------------------------------------------|----|-------------------|
| monic  | code |                                                                                               |    |                   |
| BRR    | 64   | $PC \leftarrow PC + 2*disp.1 \{sign extended 2's complement\}$                                | B1 | BRR + disp.l      |
| BRR.N  | 65   | $(N=1) \rightarrow PC \leftarrow PC+2*disp.1 \{sign extended 2's complement\};$               | B1 | BRR.N + disp.l    |
|        |      | $(N=0) \rightarrow PC \leftarrow PC+2 \{ 2 \text{ s complement} \};$                          |    | •                 |
| BRR.Z  | 66   | $(Z=1) \rightarrow PC \leftarrow PC+2*disp.1 \{sign extended 2's complement\};$               | B1 | BRR.Z + disp.l    |
|        |      | $(Z=0) \rightarrow PC \leftarrow PC+2 \{ 2 \text{'s complement} \};$                          |    | •                 |
| BR     | 67   | $PC \leftarrow R[ra]+2*disp.s \{sign extended 2's complement\}$                               | B2 | BR ra+disp.s      |
| BR.N   | 68   | $(N=1) \rightarrow PC \leftarrow R[ra] \{ word aligned \} + 2*disp.s \{ sign extended 2's \}$ | B2 | BR.N  ra + disp.s |
|        |      | complement};                                                                                  |    |                   |
|        |      | $(N=0) \rightarrow PC \leftarrow PC+2 \{ 2 \text{'s complement} \};$                          |    |                   |
| BR.Z   | 69   | $(Z=1) \rightarrow PC \leftarrow R[ra] \{word aligned\} + 2*disp.s \{sign extended 2's\}$     | B2 | BR.Z ra+disp.s    |
|        |      | complement};                                                                                  |    |                   |
|        |      | $(Z=0) \rightarrow PC \leftarrow PC+2 \{ 2 \text{ s complement} \};$                          |    |                   |
| BR.SUB | 70   | $r7 \leftarrow PC + 2$ ; $PC \leftarrow R[ra]$ {word aligned}+2*disp.s {sign extended         | B2 | BR.SUB ra+disp.s  |
|        |      | 2's complement};                                                                              |    |                   |
| RETURN | 71   | $PC \leftarrow r7;$                                                                           | A0 | RETURN            |

For the PC operations, the argument is the value of the PC just before the instruction is fetched, while the result is the value of the PC at the conclusion of the execution of the instruction.

# Formal L (load/store)



Format L.2

# 16-bit (L Format)

| Mnemonic | Ор-  | Function                                                                                                            | Type | Syntax                                      |
|----------|------|---------------------------------------------------------------------------------------------------------------------|------|---------------------------------------------|
|          | code |                                                                                                                     |      |                                             |
| LOAD     | 16   | $R[r.dest] \leftarrow M[R[r.src]];$                                                                                 | L2   | LOAD r.dest, r.src<br>LOAD r.drst, @r.src   |
| STORE    | 17   | $M[R[r.dest]] \leftarrow R[r.src];$                                                                                 | L2   | STORE r.dest, r.src<br>STORE @r.dest, r.src |
| LOADIMM  | 18   | $(m.l=1) \rightarrow R7 < 15 \cdots 8 > \leftarrow imm:$<br>$(m.l=0) \rightarrow R7 < 7 \cdots 0 > \leftarrow imm;$ | L1   | LOADIMM.upper #n<br>LOADIMM.lower #n        |
| MOV      | 19   | $R[r.dest] \leftarrow R[r.src];$                                                                                    | L2   | MOV dest, src                               |

# 16-bit (Optional)

| Mne-    | Op-  | Function                    |    |            |
|---------|------|-----------------------------|----|------------|
| monic   | code |                             |    |            |
| PUSH    | 96   | $M[SP] \leftarrow R[ra];$   | A3 | PUSH ra    |
| POP     | 97   | $R[rb] \leftarrow M[++SP];$ | A3 | POP ra     |
| LOAD.SP | 98   | SP←R[ra];                   | A3 | LOAD.SP ra |
| RTI     | 99   | $PC \leftarrow M[++SP]$ :   | A0 | RTI        |
|         |      | {Z,N} restored              |    |            |

## Write Back



## Pinout of Processor

Interrupt is optional



## Resets

- Reset and execute causes the system to execute the user's code
- Reset and load causes the system to load the user's code into RAM
- Explanations and detailed specifications will follow in this slide

# System Description



#### Comments on the system architecture -RAM

- A dual ported RAM is used to ensure that instruction and data traffic is separated (Harvard architecture)
- The RAM serializes the access requests arbitrarily.
- The suggested (<u>slide 22</u>) RAM implementation is a synchronous one and it allows the specification of the delay (in clock cycles) of the read data to appear on the data\_out port of the RAM.

#### Comments on the system architecture -ROM

- ROM is used to store a rudimental BIOS.
- ROM and its BIOS will be provided to you
- The main functionality of the BIOS is
  - Load user code into the appropriate location in RAM
  - Execute user code

### Resets

- The two resets implement the load and execute functionality of the BIOS
- Both clear the PC
- Reset and Execute vectors to address 0x0000
  while Reset and Load vectors to address 0x0002.
- At each address, the developer has introduced the appropriate branch (BRR) instruction that vectors to the reset-handling routine (this is part of the BIOS)

## ROM, RAM and ports

- ROM is 1024-byte large starting at address 0x0000
- RAM is a 1024 byte block starting at address 0x0400
- We use memory-mapped ports. The input port is located at 0xFFF0 while the output port is at 0xFFF2

## RAM module

- Please use the dual port distributed RAM macro XPM\_MEMORY\_DPDISTRAM from Xilinx XPM macro group
- This macro can configure a dual ported memory where port A can be used for both reading and writing while port B can only be used for reading only (from memory).

### Comments

- Your Lab demonstrator will elaborate in lab.
- The lab <u>website</u> has the instruction set specs
- We shall discuss main pipelining issues in the next few weeks.