

No.4794B

# LC3564S, SS, SM, ST-70/85/10

## 64K (8192words×8 bits)SRAM

#### Overview

The LC3564S, LC3564SM, and LC3564ST are asynchronous silicon gate CMOS static RAMs with an 8192-word X 8-bit organization. These SRAMs are full CMOS type SRAMs with a six-transistor memory cell and feature high-speed access, a low operating current, and an ultra-low standby current. Control signal inputs include an OE input for high-speed memory access and two chip enable inputs, CE1 and CE2, for power-down and device selection. Thus these products are optimal for systems that require low power and/or battery backup and they support easy expansion of memory capacities. The ultra-low standby mode current drain allows capacitors to be used for backup and 3V operation makes these devices an excellent choice for use in battery operated portable equipment.

#### **Features**

 Supply voltage : 2.7 to 5.5V 5V operation :  $5.0V \pm 10\%$ 3V operation  $: 3.0V \pm 10\%$ 

• Address access time (tAA)

5V operation

LC3564S, SS, SM, ST-70 : 70ns (max.) LC3564S, SS, SM, ST-85 : 85ns (max.) LC3564S, SS, SM, ST-10 : 100ns (max.)

3V operation

LC3564S, SS, SM, SS-70 : 200ns (max.) LC3564S, SS, SM, SS-85 : 250ns (max.) LC3564S, SS, SM, SS-10 : 500ns (max.)

• Ultra-low standby current

5V operation :  $1.0\mu A$  (Ta  $\leq 70^{\circ}C$ ) 3.0µA (Ta≦85°C)

3V operation : 0.8μA (Ta≦70°C)

 $2.5\mu A (Ta \leq 85^{\circ}C)$ 

• Operating temperature

3V operation : -40°C to +85°C 5V operation :  $-40^{\circ}$ C to  $+85^{\circ}$ C • Data retention voltage : 2.0 to 5.5V

• All I/O levels

5V operation : TTL compatible 3V operation :  $V_{CC} - 0.2V/0.2V$ 

- Three control inputs (OE, CE1, CE2)
- Common input/output pins, three-state outputs
- No clock or timing signals required

• Package:

28-pin DIP (600mil)plastic package: LC3564S 28-pin DIP (300mil)plastic package: LC3564SS 28-pin SOP (450mil)plastic package: LC3564SM 28-pin TSOP (8×13.4mm)plastic package: LC3564ST

#### **Package Dimensions**

unit: mm 3012A-DIP28



unit: mm 3133-DIP28



#### **Pin Assignments**

#### DIP28, SOP28 NC 1 28 VCC 27 WE A12 2 A7 3 SE CES 25 AB A6 4 24 49 A5 5 23 A11 25 <u>0E</u> 21 A10 20 CE 1 A0 10 19 1/08 18 1/07 1/01 11 17 1/06 1/02 12 16 1/05 1/03 13 GND 14 15 1/04 Top view



| A0 to A12                            | Address input     |
|--------------------------------------|-------------------|
| WE                                   | Write enable      |
| ŌĒ                                   | Output enable     |
| CE1, CE2                             | Chip enable       |
| I/O <sub>1</sub> to I/O <sub>8</sub> | Data input/output |
| V <sub>CC</sub> , GND                | Power, ground     |

#### **Package Dimensions**

unit: mm 3187-SOP28



unit: mm **3221-TSOP28** 



#### **Block Diagram**



#### **Pin Functions**

| Mode           | CE1 | CE2 | ŌĒ | WE | I/O            | Current          |
|----------------|-----|-----|----|----|----------------|------------------|
| Read Cycle     | L   | H   | L  | Н  | Data output    | I <sub>CCA</sub> |
| Write Cycle    | L   | Н   | ×  | L  | Data input     | I <sub>CCA</sub> |
| Output Disable | L   | Н   | Н  | Н  | High impedance | I <sub>CCA</sub> |
| TT 1 4 1       | Н   | ×   | ×  | ×  | High impedance | $I_{CCS}$        |
| Unselected     | ×   | L   | ×  | ×  | High impedance | I <sub>CCS</sub> |

 $<sup>\</sup>times$ : Arbitrary H or L

## **Specifications**

Absolute Maximum Ratings at Ta = 25°C

| Parameter                   | Symbol              | Conditions | Ratings                        | Unit |
|-----------------------------|---------------------|------------|--------------------------------|------|
| Max supply voltage          | V <sub>CC</sub> max |            | 7.0                            | V    |
| Inputvoltage                | V <sub>IN</sub>     |            | -0.3* to V <sub>CC</sub> + 0.3 | V    |
| 1/O voltage                 | V <sub>I/O</sub>    |            | -0.3 to V <sub>CC</sub> + 0.3  | V    |
| Operating temperature range | Topr                |            | -40 to +85                     | °C   |
| Storage temperature range   | Tstg                |            | -55 to + 125                   | °C   |

<sup>\*)</sup> The inputs may undershoot to -3.0V (min.) for periods less than 30ns.

#### I/O Capacitance at Ta = 25°C, f = 1MHz

| Parameter                | Symbol           | Conditions            | min | typ | max | Unit |
|--------------------------|------------------|-----------------------|-----|-----|-----|------|
| Input/output capacitance | C <sub>I/O</sub> | V <sub>I/O</sub> = 0V |     | 6   | 10  | рF   |
| Input capacitance        | C                | V <sub>IN</sub> = 0V  |     | 6   | 10  | рF   |

(Note) This parameter is sampled and not 100% tested.

## **5V Operation**

## DC Recommended Operating Ranges at $Ta = -40 \text{ to } +85 ^{\circ}\text{C}$ , $V_{CC} = 4.5 \text{ to } 5.5 \text{V}$

| Parameter     | Symbol          | min   | typ | max                   | Unit     |
|---------------|-----------------|-------|-----|-----------------------|----------|
| Supplyvoltage | V <sub>CC</sub> | 4.5   | 5.0 | 5.5                   | >        |
| Input voltage | V <sub>IH</sub> | 2.2   |     | V <sub>CC</sub> + 0.3 | <b>V</b> |
|               | V <sub>IL</sub> | -0.3* |     | + 0.8                 | ٧        |

<sup>\*)</sup> The inputs may undershoot to  $-3.0\mathrm{V}$  (min.) for periods less than 30ns.

#### DC Electrical Characteristics at Ta = -40 to +85 °C, $V_{CC} = 4.5$ to 5.5 V

| Para              | ameter                                | Symbol            | Cond                                                                                                                                          | ditions                                                                                                                                                                                                                                                     |                           |                        | min  | typ* | max   | Unit     |
|-------------------|---------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|------------------------|------|------|-------|----------|
| Input leaka       | ge current                            | I <sub>LI</sub>   | $V_{IN} = 0$ to $V_{CC}$                                                                                                                      |                                                                                                                                                                                                                                                             |                           |                        | -1.0 |      | + 1.0 | μΑ       |
| I/O leakage       | current                               | I <sub>LO</sub>   | $V_{\overline{CE1}} = V_{IH} \text{ or } V_{CE2} = V_{\overline{OE}} = V_{IH} \text{ or } V_{\overline{WE}} = V_{I/O} = 0 \text{ to } V_{CC}$ |                                                                                                                                                                                                                                                             |                           |                        | -1.0 |      | + 1.0 | μΑ       |
| Output high       | n level voltage                       | V <sub>OH</sub>   | I <sub>OH</sub> = -1.0mA                                                                                                                      | •                                                                                                                                                                                                                                                           |                           |                        | 2.4  |      |       | ٧        |
| Output low        | level voltage                         | V <sub>OL</sub>   | I <sub>OL</sub> = 2.0mA                                                                                                                       |                                                                                                                                                                                                                                                             |                           |                        |      |      | 0.4   | <b>V</b> |
| Operating current | V <sub>CC</sub> = 0.2V/<br>0.2V input | I <sub>CCA1</sub> | V <sub>CE1</sub> ≦0.2V,<br>V <sub>CE2</sub> ≧V <sub>CC</sub> −0.2V,                                                                           |                                                                                                                                                                                                                                                             | Ta≦70°C                   |                        | 0.01 | 1.0  |       |          |
|                   |                                       |                   | $V_{IN} \leq 0.2V$ or $V_{IN} \leq V_{CC} = 0.2V$                                                                                             | O = 0mA,<br>IN≦0.2V or<br>IN≧V <sub>CC</sub> −0.2V                                                                                                                                                                                                          |                           | Ta≦85°C                |      |      | 3.0   | μΑ       |
|                   |                                       | I <sub>CCA4</sub> | $V_{\overline{CE1}} \leq 0.2V$ , $V_{CE2} \geq V_{CC} = 0.2V$ ,                                                                               | min<br>cycle                                                                                                                                                                                                                                                |                           | 35645, SS,<br>I, ST-70 |      |      | 35    |          |
|                   |                                       |                   | I <sub>I/O</sub> = 0mA,<br>DUTY 100%                                                                                                          |                                                                                                                                                                                                                                                             | LC3564S, SS<br>SM, ST-85  |                        |      |      | 35    | mA       |
|                   |                                       |                   |                                                                                                                                               |                                                                                                                                                                                                                                                             |                           | 3564S, SS,<br>I, ST-10 |      |      | 30    |          |
|                   |                                       |                   |                                                                                                                                               | 1μs cy                                                                                                                                                                                                                                                      | /cle                      |                        |      | 4    |       | mA       |
|                   | TTL input                             | I <sub>CCA2</sub> | $V_{\overline{CE1}} = V_{ L}, V_{CE2} = V_{ L}$<br>$I_{ /O} = 0 \text{ mA}, V_{ N} = V_{ L}$                                                  |                                                                                                                                                                                                                                                             |                           |                        |      |      | 7     | mA       |
|                   |                                       | ICCA3             | $V_{\overline{CE1}} = V_{IL},$ $V_{CE2} = V_{IH},$                                                                                            | min<br>cycle                                                                                                                                                                                                                                                | LC3564S, SS,<br>SM, SS-70 |                        |      |      | 40    |          |
|                   |                                       |                   | I <sub>I/O</sub> = 0mA,<br>DUTY 100%                                                                                                          |                                                                                                                                                                                                                                                             |                           | 3564S, SS,<br>I, SS-85 |      |      | 40    | mA       |
|                   |                                       |                   |                                                                                                                                               |                                                                                                                                                                                                                                                             |                           | 3564S, SS,<br>I, SS-10 |      |      | 35    |          |
|                   |                                       | i                 |                                                                                                                                               | 1μs cy                                                                                                                                                                                                                                                      | /cle                      |                        |      | 7    |       | mA       |
| Standby           | V <sub>CC</sub> -0.2V/                | I <sub>CCS1</sub> | V <sub>CE2</sub> ≦0.2V                                                                                                                        | 2V                                                                                                                                                                                                                                                          |                           | Ta≦70°C                |      | 0.01 | 1.0   | μΑ       |
| current           | 0.2V input                            |                   | or VCE2 VCC -0                                                                                                                                | $\begin{array}{c} V_{\text{CE2}} \leq 0.2 \text{V} & \text{Ta} \leq 70^{\circ}\text{C} \\ \text{or} & V_{\text{CE1}} \geq V_{\text{CC}} - 0.2 \text{V} \\ V_{\text{CE2}} \geq V_{\text{CC}} - 0.2 \text{V} & \text{Ta} \leq 85^{\circ}\text{C} \end{array}$ |                           | Ta≦85°C                |      |      | 3.0   | μΛ       |
|                   | TTL input                             | I <sub>CCS2</sub> | $V_{CE2} = V_{IL} \text{ or } V_{\overline{CE1}} = V_{IN} = 0 \text{ to } V_{CC}$                                                             | V <sup>IH</sup>                                                                                                                                                                                                                                             |                           |                        |      |      | 2.0   | mA       |

<sup>\*)</sup> Reference value at  $V_{CC} = 5V$ , Ta = 25°C

AC Electrical Characteristics at  $Ta = -40 \text{ to } +85 ^{\circ}\text{C}$ ,  $V_{CC} = 4.5 \text{ to } 5.5 \text{V}$ 

AC test conditions

Input pulse levels

 $: V_{IH} = 2.4V, V_{IL} = 0.6V$ 

Input rise and fall time

: 5ns : 1.5V

Input and output timing reference levels Output load

LC3564S, SS, SM, ST-70

: 30pF + 1TTL gate

(including jig capacitance)

LC3564S, SS, SM, ST-85/10 : 100pF+1TTL gate

(including jig capacitance)

#### **Read Cycle**

|                           |                   |     | LC  | 3564S, | SS, SM,    | ST  |     |    |
|---------------------------|-------------------|-----|-----|--------|------------|-----|-----|----|
| Parameter                 | Symbol            |     | 70  | -      | <b>-85</b> |     | -10 |    |
|                           |                   | min | max | min    | max        | min | max |    |
| Read cycle time           | t <sub>RC</sub>   | 70  |     | 85     |            | 100 |     | ns |
| Address access time       | t <sub>AA</sub>   |     | 70  |        | 85         |     | 100 | ns |
| CE1 access time           | t <sub>CA1</sub>  |     | 70  |        | 85         |     | 100 | ns |
| CE2 access time           | t <sub>CA2</sub>  |     | 70  |        | 85         |     | 100 | ns |
| OE access time            | toA               |     | 35  |        | 45         |     | 50  | ns |
| Output hold time          | t <sub>OH</sub>   | 10  |     | 10     |            | 10  |     | ns |
| CE1 — output enable time  | t <sub>COE1</sub> | 10  |     | 10     |            | 10  |     | ns |
| CE2—output enable time    | t <sub>COE2</sub> | 10  |     | 10     |            | 10  |     | ns |
| OE – output enable time   | t <sub>OOE</sub>  | 5   |     | 5      |            | 5   |     | ns |
| CE1 — output disable time | t <sub>COD1</sub> |     | 30  |        | 35         |     | 35  | ns |
| CE2 — output disable time | t <sub>COD2</sub> |     | 30  |        | 35         |     | 35  | ns |
| OE – output disable time  | tood              |     | 25  |        | 25         |     | 25  | ns |

#### Write Cycle

|                          |                  |     | LC  | 35645,     | SS, SM, | ST  |     |      |
|--------------------------|------------------|-----|-----|------------|---------|-----|-----|------|
| Parameter                | Symbol           | _   | 70  | <b>-85</b> |         | _   | 10  | Unit |
|                          |                  | min | max | min        | max     | min | max |      |
| Write cycle time         | t <sub>WC</sub>  | 70  |     | 85         |         | 100 |     | ns   |
| Address setup time       | t <sub>AS</sub>  | 0   |     | 0          |         | 0   |     | ns   |
| Write pulse width        | t <sub>WP</sub>  | 50  |     | 55         |         | 55  |     | ns   |
| CE1 setup time           | t <sub>CW1</sub> | 60  |     | 65         |         | 65  |     | ns   |
| CE2 setup time           | t <sub>CW2</sub> | 60  |     | 65         |         | 65  |     | ns   |
| Write recovery time      | t <sub>WR</sub>  | 0   |     | 0          |         | 0   |     | ns   |
| CE1 write recovery time  | t <sub>WR1</sub> | 0   |     | 0          |         | 0   |     | ns   |
| CE2 write recovery time  | t <sub>WR2</sub> | 0   |     | 0          |         | 0   |     | ns   |
| Data setup time          | t <sub>DS</sub>  | 35  |     | 40         |         | 40  |     | ns   |
| Data hold time           | t <sub>DH</sub>  | 0   |     | 0          |         | 0   | ,   | ns   |
| CE1 data hold time       | t <sub>DH1</sub> | 0   |     | 0          |         | 0   |     | ns   |
| CE2 data hold time       | t <sub>DH2</sub> | 0   |     | 0          |         | 0   |     | ns   |
| WE — output enable time  | t <sub>WOE</sub> | 5   |     | 5          |         | 5   |     | ns   |
| WE – output disable time | t <sub>WOD</sub> |     | 30  |            | 35      |     | 35  | ns   |

## **3V Operation**

DC Recommended Operating Ranges at Ta = -40 to +85 °C,  $V_{CC} = 2.7$  to 3.3V

| Parameter     | Symbol          | min                 | typ | max | Unit     |
|---------------|-----------------|---------------------|-----|-----|----------|
| Supplyvoltage | Vcc             | 2.7                 | 3.0 | 3.3 | <b>V</b> |
| Input voltage | V <sub>IH</sub> | V <sub>CC</sub> 0.2 |     | Vcc | >        |
|               | V <sub>IL</sub> | 0                   |     | 0.2 | V        |

DC Electrical Characteristics at Ta = -40 to +85 °C,  $V_{CC} = 2.7 \text{ to } 3.3 \text{ V}$ 

| Para        | meter                  | Symbol            | Co                                                                                                                                                                                   | ndition      | S   |                      | min                       | typ*  | max   | Unit |
|-------------|------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-----|----------------------|---------------------------|-------|-------|------|
| Inputleakag | ge current             | lu                | $V_{IN} = 0 \text{ to } V_{CC}$                                                                                                                                                      |              |     |                      | -1.0                      |       | + 1.0 | μΑ   |
| I/O leakage | current                | I <sub>LO</sub>   | $V_{\overline{CE1}} = V_{IH} \text{ or } V_{CE2} = V_{IL} \text{ or}$ $V_{\overline{OE}} = V_{IH} \text{ or } V_{\overline{WE}} = V_{IL}$ , $V_{I/O} = 0 \text{ to } V_{CC}$         |              |     | -1.0                 |                           | + 1.0 | μΑ    |      |
| Output high | level voltage          | V <sub>OH</sub>   | I <sub>OH</sub> = <b>-</b> 0.5mA                                                                                                                                                     |              |     |                      | V <sub>CC</sub> -<br>0.2V |       |       | ٧    |
| Output low  | level voltage          | V <sub>OL</sub>   | I <sub>OL</sub> = 1.0mA                                                                                                                                                              |              |     |                      |                           |       | 0,2   | V    |
| Operating   | V <sub>CC</sub> -0.2V/ | I <sub>CCA1</sub> | $V_{\overline{CE1}} \leq V_{IL}, V_{CE2} \geq V_{IH},$ $I_{I/O} = 0 \text{mA}, V_{IN} \leq V_{IL},$ $V_{IN} \geq V_{IH}$ $Ta \leq 70 ^{\circ}\text{C}$ $Ta \leq 85 ^{\circ}\text{C}$ |              |     |                      | 0.01                      | 0.8   |       |      |
| current     | 0,2V input             |                   | IIIO = OITA, VIN⊒<br>VIN≧VIH                                                                                                                                                         | · VIL,       |     | Ta≦85°C              |                           |       | 2.5   | μΑ   |
|             |                        | I <sub>CCA4</sub> | V <del>CE1</del> ≦V <sub>IL</sub> ,<br>V <sub>CE2</sub> ≧V <sub>IH</sub> ,                                                                                                           | min<br>cycle |     | 564S, SS,<br>, ST-70 |                           |       | 20    |      |
|             |                        |                   | l <sub>I/O</sub> = 0mA,<br>DUTY = 100%                                                                                                                                               |              |     | 564S, SS,<br>, ST-85 |                           |       | 20    | mΑ   |
|             |                        |                   |                                                                                                                                                                                      |              |     | 564S, SS,<br>, ST-10 |                           |       | 10    | l    |
|             |                        |                   |                                                                                                                                                                                      | 1μs cy       | cle |                      |                           | 3     |       | mA   |
| Standby     | V <sub>CC</sub> -0.2V/ | I <sub>CCS1</sub> | V <sub>CE2</sub> ≦V <sub>IL</sub>                                                                                                                                                    |              |     | Ta≦70°C              |                           | 0.01  | 8.0   | μΑ   |
| current     | 0.2V input             |                   | or VCE1 \SVIH                                                                                                                                                                        |              |     | Ta≦85°C              |                           |       | 2.5   | μΑ.  |

<sup>\*)</sup> Reference value at  $V_{CC}\!=\!3V,\,Ta\!=\!25^{\circ}C$ 

AC Electrical Characteristics at  $\mathrm{Ta} = -40~\mathrm{to}~+85^{\circ}\mathrm{C}, \, V_{CC} = 2.7~\mathrm{to}~3.3\mathrm{V}$ 

AC test conditions

Input pulse levels  $: V_{IH} = V_{CC} - 0.2V, V_{IL} = 0.2V$ 

Input rise and fall time : 10ns
Input and output timing reference levels : 1.5V

Output load LC3564S, SS, SM, ST-70 : 30pF (including scope and jig) LC3564S, SS, SM, ST-85/10 : 100pF (including scope and jig)

#### **Read Cycle**

|                           |                   |            | LC  | 3564S, | SS, SM, | ST  |     |      |
|---------------------------|-------------------|------------|-----|--------|---------|-----|-----|------|
| Parameter                 | Symbol            | <b>-70</b> |     | -85    |         | -10 |     | Unit |
|                           |                   | min        | max | min    | max     | min | max |      |
| Read cycle time           | t <sub>RC</sub>   | 200        |     | 250    |         | 500 |     | ns   |
| Address access time       | t <sub>AA</sub>   |            | 200 |        | 250     |     | 500 | ns   |
| CE1 access time           | t <sub>CA1</sub>  |            | 200 |        | 250     |     | 500 | ns   |
| CE2 access time           | t <sub>CA2</sub>  |            | 200 |        | 250     |     | 500 | ns   |
| OE access time            | toA               |            | 100 |        | 130     |     | 250 | ns   |
| Output hold time          | t <sub>OH</sub>   | 20         |     | 20     |         | 20  |     | ns   |
| CE1 — output enable time  | t <sub>COE1</sub> | 20         |     | 20     |         | 20  |     | ns   |
| CE2 — output enable time  | t <sub>COE2</sub> | 20         |     | 20     |         | 20  |     | ns   |
| OE – output enable time   | tooe              | 10         |     | 10     |         | 10  |     | ns   |
| CE1 – output disable time | t <sub>COD1</sub> |            | 60  |        | 80      |     | 120 | ns   |
| CE2 – output disable time | t <sub>COD2</sub> |            | 60  |        | 80      |     | 120 | ns   |
| OE – output disable time  | toop              |            | 50  |        | 70      |     | 100 | ns   |

#### **Write Cycle**

|                          |                  |     | LC  | 3564S, | SS, SM, | ST  |     |      |
|--------------------------|------------------|-----|-----|--------|---------|-----|-----|------|
| Parameter                | Symbol           |     | 70  | 85     |         | -10 |     | Unit |
|                          |                  | min | max | min    | max     | min | max |      |
| Write cycle time         | t <sub>WC</sub>  | 200 |     | 250    |         | 500 |     | ns   |
| Address setup time       | t <sub>AS</sub>  | 0   |     | 0      |         | 0   |     | ns   |
| Write pulse width        | t <sub>WP</sub>  | 140 |     | 160    |         | 200 |     | ns   |
| CE1 setup time           | t <sub>CW1</sub> | 150 |     | 180    |         | 250 |     | ns   |
| CE2 setup time           | t <sub>CW2</sub> | 150 |     | 180    |         | 250 |     | ns   |
| Write recovery time      | t <sub>WR</sub>  | 0   |     | 0      |         | 0   |     | ns   |
| CE1 write recovery time  | t <sub>WR1</sub> | 0   |     | 0      |         | 0   |     | ns   |
| CE2 write recovery time  | t <sub>WR2</sub> | 0   |     | 0      |         | 0   |     | ns   |
| Data setup time          | t <sub>DS</sub>  | 130 |     | 150    |         | 180 |     | ns   |
| Data hold time           | t <sub>DH</sub>  | 0   |     | 0      |         | 0   |     | ns   |
| CE1 data hold time       | t <sub>DH1</sub> | 0   |     | 0      |         | 0   |     | ns   |
| CE2 data hold time       | t <sub>DH2</sub> | 0   |     | 0      |         | 0   |     | ns   |
| WE — output enable time  | t <sub>WOE</sub> | 10  |     | 10     |         | 10  |     | ns   |
| WE — output disable time | t <sub>WOD</sub> |     | 60  |        | 80      |     | 120 | ns   |

## **Timing Waveform**

## Read Cycle Note (1)



## Write Cycle 1 (WE Write) Note (6)



#### Write Cycle 2 (CE1 Write) Note (6)



#### Write Cycle 3 (CE2 Write) Note (6)



Notes: (1) In Read Cycle, WE should be high.

- (2) During this period, I/O pins are in the output state, therefore the input signals of opposite phase to the outputs must not be applied.
- (3) A write occurs during the overlap of a low \(\overlap{CE1}\), a high CE2 and a low \(\overlap{WE}\).
  A write begins at the latest transition among \(\overlap{CE1}\) going low, CE2 going high and \(\overlap{WE}\) going low.

A write ends at the earliest transition among  $\overline{CE1}$  going high, CE2 going low and  $\overline{WE}$  going high.

 $t_{WP}$  is measured from the beginning of write to the end of write.

- (4)  $t_{CW1}$ ,  $t_{CW2}$  are measured from the later of  $\overline{CE1}$  going low or CE2 going high to the end of write.
- (5) If one of these conditions ( $\overline{OE}$  is high,  $\overline{CE1}$  is high, CE2 is low,  $\overline{WE}$  is low) at least is satisfied, D<sub>OUT</sub> goes to high impedance state.
- (6) In Write Cycle,  $\overline{OE} = V_{IH}$  or  $V_{IL}$ .
- (7)  $D_{OUT}$  is in the same phase of written data of this cycle.

Data Retention Characteristics at Ta = -40 to +85 °C

| Parameter                     | Symbol Conditions |                                                                                                          |         | min               | typ | max | Unit |
|-------------------------------|-------------------|----------------------------------------------------------------------------------------------------------|---------|-------------------|-----|-----|------|
| Date retention supply voltage | V <sub>DR</sub>   | $V_{CE2} \le 0.2V$ , $V_{\overline{CE1}} \ge V_{CC} - 0.2V$ or $V_{CE2} \ge V_{CC} - 0.2V$               |         | 2.0               |     | 5.5 | v    |
| Data retention current        | I <sub>CCDR</sub> | $V_{CC} = 3V,$ $V_{CE2} \le 0.2V,$ or $V_{\overline{CE1}} \ge V_{CC} - 0.2V$ $V_{CE2} \ge V_{CC} - 0.2V$ | Ta≦70°C |                   |     | 8.0 | μА   |
|                               |                   |                                                                                                          | Ta≦85°C |                   |     | 2.5 |      |
| Chip enable setup time        | t <sub>CDR</sub>  |                                                                                                          |         | 0                 |     |     | ns   |
| Chip enable hold time         | t <sub>R</sub>    |                                                                                                          |         | t <sub>RC</sub> * |     |     | ns   |

<sup>\*)</sup>  $t_{RC}$  = Read Cycle Time

#### Data Retention Waveform (1) (CE1 CONTROL)



#### Data Retention Waveform (2) (CE2 CONTROL)



\*)V<sub>CCL</sub> - 5V operation: 4.5V 3V operation: 2.7V

- No products described or contained herein are intended for use in surgical implants, life-support systems, aerospace equipment, nuclear power control systems, vehicles, disaster/crime-prevention equipment and the like, the failure of which may directly or indirectly cause injury, death or property loss.
- Anyone purchasing any products described or contained herein for an above-mentioned use shall:
  ① Accept full responsibility and indemnify and defend SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors and all their officers and employees, jointly and severally, against any and all claims and litigation and all damages, cost and expenses associated with such use:
  - 2 Not impose any responsibility for any fault or negligence which may be cited in any such claim or litigation on SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors or any of their officers and employees jointly or severally.
- Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties.

This catalog provides information as of May, 1996. Specifications and information herein are subject to change without notice.