



#### Disclaimer

Anadigm reserves the right to make any changes without further notice to any products herein. Anadigm makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Anadigm assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including with out limitation consequential or incidental damages. "Typical" parameters can and do vary in different applications. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Anadigm does not in this document convey any license under its patent rights nor the rights of others. Anadigm software and associated products cannot be used except strictly in accordance with an Anadigm software license. The terms of the appropriate Anadigm software license shall prevail over the above terms to the extent of any inconsistency.

© Anadigm<sup>®</sup> Ltd. 2003 © Anadigm<sup>®</sup>, Inc. 2003 All Rights Reserved.

#### PRODUCT AND ARCHITECTURE OVERVIEW

The AN120E04 is a member of Anadigm®'s second generation FPAA family - the Anadigmvortex family. Based on fully differential switched-capacitor architecture, this new product family features higher bandwidth, improved total harmonic distortion (THD) and the ability to implement a host of advanced functions relative to Anadigm®'s first generation product. The AN120E04 device provides a low-cost path to implementing analog signal conditioning in high-volume applications.

The AN120E04 consists of a 2 x 2 matrix of fully configurable switched capacitor configurable analog blocks (CABs), enmeshed in a fabric of programmable interconnect resources. These programmable features are directed by an on-chip SRAM configuration memory. The four CABs have access to a single Look-Up Table (LUT) which can be used to implement non linear functions such as user-defined input-to-output transfer functions. and arbitrary signal waveform generation.

Analog input signals come in from the outside world via the four input cells. The fourth input cell of the AN120E04 has a special 'multiplexing' feature which allows the connection of up to four unique signal sources. An input cell can accept either a singleended signal or a differential signal pair. The input cells each have built-in programmable anti-aliasing filters, as well as a high gain amplifier which has an optional chopper stabilized operating mode designed for use with signals requiring significant gain and hence ultra low input offset voltages.



Figure 1: Architectural overview of the AN120E04 device

#### PRODUCT FEATURES

- Fully differential architecture
- Fully differential I/O buffering with options for single ended to differential conversion
- Low input offset through chopper stabilized amplifiers
- Built-in Successive Approximation Register (SAR)
- 256 Byte Look-Up Table (LUT) for linearization and arbitrary signal generation
- 4:1 Input multiplexer
- Typical Signal Bandwidth: DC-2MHz (Bandwidth is CAM dependent)
- Signal to Noise Ratio:
  - o Broadband 80dB
  - o Narrowband (audio) 100dB
- Total Harmonic Distortion (THD): 80dB
- DC offset <100µV
- Package: 44-pin QFP (10x10x2mm)
  - Lead pitch 0.8mm
- Supply voltage: 5V

#### ORDERING CODES

AN120E04-QFPSP Reconfigurable FPAA Sample Pack Reconfigurable FPAA AN120E04-QFPTY Tray (96 pcs) Reconfigurable FPAA AN120E04-QFPTR Tape & Reel (1000 pcs) AN220D04-EVAL AN220E04 Evaluation Kit AN220D04-DEVLP AN220E04 Development Kit

#### **APPLICATIONS**

- Sensor interfacing and signal conditioning
- Complex filtering applicable in a variety of applications
- Industrial control and automation
- Medical monitoring and diagnostics
- Adaptive designs
- Precision control
- Ultra-low frequency signal conditioning
- Custom analog signal processing 13P EXECUTE



[For more detailed information on the features of the AN220E04 device, please refer to the AN120E04/AN220E04 User Manual

#### **ELECTRICAL CHARACTERISTICS**

#### **Absolute Maximum Ratings**

| Parameter                        | Symbol                  | Min     | Тур | Max         | Unit | Comment                                                      |
|----------------------------------|-------------------------|---------|-----|-------------|------|--------------------------------------------------------------|
| DC Power Supplies                | AVDD(2)<br>BVDD<br>DVDD | -0.5    | -   | 5.5 V       | ٧    | AVSS, BVSS, DVSS and SVSS all held to 0.0 V <sup>a</sup>     |
| xVDD to xVDD Offset              |                         | -0.5    |     | 0.5         | ٧    | Ideally all supplies should be at the same voltage           |
| Package Power Dissipation        | Pmax 25°C<br>Pmax 85°C  | ı       | ı   | 1.8<br>0.73 | W    | Still air, No heatsink, 4 layer board, 44 pins. θja = 55°C/W |
| Analog and Digital Input Voltage | Vinmax                  | Vss-0.5 | -   | Vdd+0.5     | V    |                                                              |
| Ambient Operating Temperature    | Тор                     | -40     | -   | 85          | °C   |                                                              |
| Storage Temperature              | Tstg                    | -65     |     | 150         | °C   |                                                              |

<sup>&</sup>lt;sup>a</sup> Absolute Maximum DC Power Supply Rating - The failure mode is non-catastrophic for Vdd of up to 7 volts, but will cause reduced operating life time. The additional stress caused by higher local electric fields within the CMOS circuitry may induce metal migration, oxide leakage and other time/quality related issues.

#### **Recommended Operating Conditions**

| Parameter             | Symbol                  | Min     | Тур  | Max     | Unit | Comment                                   |
|-----------------------|-------------------------|---------|------|---------|------|-------------------------------------------|
| DC Power Supplies     | AVDD(2)<br>BVDD<br>DVDD | 4.75    | 5.00 | 5.25    | ٧    | AVSS, BVSS, DVSS and SVSS all held to 0 V |
| Analog Input Voltage. | Vina                    | VMR-1.9 | -    | VMR+1.9 | V    | VMR is 2.0 volts above AVSS               |
| Digital Input Voltage | Vind                    | 0       | -    | DVDD    | V    |                                           |
| Junction Temp         | Tj                      | -40     | -    | 125     | °C   | Assume a package θja = 55°C/W b           |

b In order to calculate the junction temperature you must first empirically determine the current draw (total ldd) for the design. Once the current consumption established then the following formula can be used; Tj = Ta + Idd x Vdd x 55 °C/W, where Ta is the ambient temperature. The worst case θja of 55 °C/W assumes no air flow and no additional heatsink of any type.

### General Digital I/O Characteristics (Vdd = 5v +/- 10%, -40 to 85 deg.C)

| Parameter             | Symbol | Min | Тур   | Max  | Unit | Comment                                                           |
|-----------------------|--------|-----|-------|------|------|-------------------------------------------------------------------|
| Input Voltage Low     | Vih    | 0   | -     | 30   | -    | % of DVDD                                                         |
| Input Voltage High    | Vil    | 70  | -     | 100  | -    | % of DVDD                                                         |
| Output Voltage Low    | Vol    | 0   | -     | 20   | -    | % of DVDD                                                         |
| Output Voltage High   | Voh    | 80  | -     | 100  | -    | % of DVDD                                                         |
| Input Leakage Current | lil    | -   | -     | ±1.0 | μΑ   | All pins except DCLK                                              |
| Input Leakage Current | lil    | ı   | ±12.0 | -    | μA   | DCLK if a crystal is connected and the on-chip oscillator is used |
| Max. Capacitive Load  | Cmax   | -   | -     | 10   | pF   | The maximum load for a digital output is 10 pF // 10 Kohm         |
| Min. Resistive Load   | Rmin   | 10  | -     | -    | Kohm | The maximum load for a digital output is 10 pF // 10 Kohm         |
| DCLK Frequency        | Fmax   | -   | -     | 40   | MHz  | For MODE = 1, Max DCLK is 16 MHz                                  |
| ACLK Frequency        | Fmax   | =   | -     | 40   | MHz  | Divide down to <8 MHz prior to use as a CAB clock                 |
| Clock Duty Cycle      | -      | 45  | -     | 55   | %    | All clocks                                                        |

## Detailed Digital I/O Interface Characteristics: Vdd = 5.0volts

### **LCCb**

| Parameter            | Symbol  | Min | Тур | Max | Unit | Comment                       |
|----------------------|---------|-----|-----|-----|------|-------------------------------|
| Output Voltage Low   | Vol     | Vss | -   | 150 | mV   | Load 20pF//50Kohm to Vss      |
| Output Voltage High  | Voh     | 4.5 | -   | Vdd | V    | Load 20pF//50Kohm to Vss      |
| Max. Capacitive Load | Cmax    | -   | -   | 20  | pF   | Maximum load 20 pF // 50 Kohm |
| Min. Resistive Load  | Rmin    | 50  | -   | -   | Kohm | Maximum load 20 pF // 50 Kohm |
| Current Sink         | Isnkmax | -   | -   | 15  | mA   | LCCb pin shorted to Vdd       |
| Current Source       | Isrcmax | -   | -   | 4   | mA   | LCCb pin shorted to Vss       |

## **CFGFLG, ACTIVATE**

| Parameter                 | Symbol     | Min | Тур | Max | Unit | Comment                                              |
|---------------------------|------------|-----|-----|-----|------|------------------------------------------------------|
| Input Voltage Low         | Vil        | 0   |     | 30  | %    | % of DVDD                                            |
| Input Voltage High        | Vih        | 70  |     | 100 | %    | % of DVDD                                            |
| Output Voltage Low        | Vol        | Vss | -   | 85  | mV   | Pin load =<br>Internal pullup + 20pF//50K to Vss     |
| Output Voltage High       | Voh        | 4.5 | -   | Vdd | V    | Pin load =<br>Internal pullup + 20pF//50K to Vss     |
| Output Voltage Low        | Vol        | Vss | -   | 200 | mV   | Pin Load = External 5K ohm pullup + 20pF//50K to Vss |
| Output Voltage High       | Voh        | 4.5 | -   | Vdd | V    | Pin Load = External 5Kohm pullup + 20pF//50K to Vss  |
| Max. Capacitive Load      | Cmax       | ı   | -   | 50  | pF   | Maximum load 50 pF // 50 Kohm                        |
| Min. Resistive Load       | Rmin       | 50  | -   | -   | Kohm | Maximum load 50 pF // 50 Kohm                        |
| Current Sink              | Isnkmax    | -   | -   | 2.5 | mA   | Pin shorted to Vdd                                   |
| Current Source            | Isrcmax    | -   | -   | 200 | μΑ   | Pin shorted to Vss                                   |
| External Resistive Pullup | Rpullupext | 5   | 7.5 | 10  | Kohm | Use only if internal pullup is deselected            |

#### **ERRb**

| Parameter                 | Symbol     | Min | Тур | Max | Unit | Comment                       |
|---------------------------|------------|-----|-----|-----|------|-------------------------------|
| Input Voltage Low         | Vil        | 0   |     | 30  | %    | % of DVDD                     |
| Input Voltage High        | Vih        | 70  |     | 100 | %    | % of DVDD                     |
| Output Voltage Low        | Vol        | Vss | -   | 50  | mV   |                               |
| Output Voltage High       | Voh        | 4.9 | -   | Vdd | V    |                               |
| Max. Capacitive Load      | Cmax       | -   | -   | 50  | pF   | Maximum load 50 pF // 50 Kohm |
| Min. Resistive Load       | Rmin       | 50  | -   | -   | Kohm | Maximum load 50 pF // 50 Kohm |
| Current Sink              | Isnkmax    | -   | -   | 10  | mA   |                               |
| Current Source            | Isrcmax    | -   | -   | 0   | μA   |                               |
| External Resistive Pullup | Rpullupext | 10  | 10  | 10  | Kohm |                               |

## DCLK,Mode,DIN,EXECUTE,PORb,CS1b,CS2b

| Parameter          | Symbol | Min | Тур | Max | Unit | Comment   |
|--------------------|--------|-----|-----|-----|------|-----------|
| Input Voltage Low  | Vil    | 0   | -   | 30  | %    | % of DVDD |
| Input Voltage High | Vih    | 70  | -   | 100 | %    | % of DVDD |

## OUTCLK/SPIMEM, DOUTCLK

| Parameter            | Symbol  | Min | Тур | Max | Unit | Comment                       |
|----------------------|---------|-----|-----|-----|------|-------------------------------|
| Output Voltage Low   | Vol     | 0   | -   | 20  | %    | % of DVDD                     |
| Output Voltage High  | Voh     | 80  | -   | 100 | %    | % of DVDD                     |
| Max. Capacitive Load | Cmax    | -   | -   | 50  | pF   | Maximum load 50 pF // 50 Kohm |
| Min. Resistive Load  | Rmin    | 10  | -   | -   | Kohm | Maximum load 50 pF // 50 Kohm |
| Current Sink         | Isnkmax | 1   | -   | 17  | mA   |                               |
| Current Source       | Isrcmax | ı   | =   | 4   | mA   |                               |

#### **ACLK/SPIP**

| Parameter            | Symbol  | Min | Тур | Max | Unit | Comment                       |
|----------------------|---------|-----|-----|-----|------|-------------------------------|
| Input Voltage Low    | Vil     | 0   | -   | 30  | %    | % of DVDD                     |
| Input Voltage High   | Vih     | 70  | -   | 100 | %    | % of DVDD                     |
| Output Voltage Low   | Vol     | 0   | -   | 20  | %    | % of DVDD                     |
| Output Voltage High  | Voh     | 80  | -   | 100 | %    | % of DVDD                     |
| Max. Capacitive Load | Cmax    | -   | -   | 50  | pF   | Maximum load 50 pF // 50 Kohm |
| Min. Resistive Load  | Rmin    | 10  | -   | -   | Kohm | Maximum load 50 pF // 50 Kohm |
| Current Sink         | Isnkmax | -   | -   | 15  | mA   |                               |
| Current Source       | Isrcmax | -   | -   | 4   | mA   |                               |

### **Analog Inputs General**

| Parameter                                      | Symbol   | Min | Тур | Max    | Unit | Comment                                                                                                                                                                  |
|------------------------------------------------|----------|-----|-----|--------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| High Precision Input Range <sup>c</sup>        | Vina     | 0.5 | -   | 3.5    | V    | VMR +/- 1.5v                                                                                                                                                             |
| Standard precision Input Range d               | Vina     | 0.1 | -   | 3.9    | V    | VMR +/- 1.9v                                                                                                                                                             |
| High Precision Differential Input <sup>c</sup> | Vdiffina | 0   | -   | +/-3.0 | V    | Common mode voltage = 2 V                                                                                                                                                |
| Standard Precision Differential Input d        | Vdiffina | 0   | -   | +/-3.8 | V    | Common mode voltage = 2 V                                                                                                                                                |
| Common Mode<br>Input Range                     | Vcm      | 1.8 | 2.0 | 2.2    | V    |                                                                                                                                                                          |
| Input Offset                                   | Vos      | -   | 5   | 15     | mV   | Non-chopper stabilized input                                                                                                                                             |
| Input Frequency                                | Fain     | 0   | <2  | 8      | MHz  | Max value is clock, CAM and input stage dependant. Input frequency is limited to approx <2MHz due to CAM signal processing which is based on sampled data architectures. |

### Input Differential Amplifier ON and filter OFF

| Parameter                                          | Symbol           | Min    | Тур       | Max     | Unit      | Comment                                                                                                                                       |
|----------------------------------------------------|------------------|--------|-----------|---------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| Input Range                                        | Vina<br>Vdiffina | See an | alog inpu | t above |           | Usable input range will be reduced by the effective gain setting                                                                              |
| Gain Setting                                       | Ginamp           | 16     | -         | 128     |           |                                                                                                                                               |
| Gain Accuracy                                      |                  | -      | 1.0       | 2.5     | %         |                                                                                                                                               |
| Gain Drift (Temperature, Supply Voltage zand Time) | Dist             | -      | -         | 1.0     | %         |                                                                                                                                               |
| Equivalent Input Offset Voltage                    | Vos              | ı      | 3         | 12      | mV        | Non-chopper stabilized input When the input amplifier and filter are used in combination Vos contribution comes only from the input amplifier |
| Offset Voltage Temperature Coefficient             | Voffsettc        | -      | 1         | 10      | μV/°C     | from -40°C to 125°C                                                                                                                           |
| Input Frequency <sup>c</sup>                       | Fain             | 0      | -         | 2       | MHz       |                                                                                                                                               |
| Input Frequency d                                  | Fain             | 0      | <2        | 8       | MHz       |                                                                                                                                               |
| Power Supply Rejection Ratio                       | PSRR             | 65     | -         | -       | dB        | d.c. Amp Gain =16 a.c. See graphs page 18                                                                                                     |
| Common Mode Rejection Ratio                        | CMRR             | -      | 67        | -       | dB        |                                                                                                                                               |
| Large Signal Harmonic Distortion                   | Dist             | -      | -65       | -       | dB        | 0.4v p-p Differential input at 660Hz<br>Gain setting = 16                                                                                     |
| Input Resistance                                   | Rin              | 10     |           | -       | Mohm      |                                                                                                                                               |
| Input Capacitance                                  | Cin              | -      |           | 5.0     | pF        |                                                                                                                                               |
| Input Referred Noise Figure                        | NF               | -      | 0.1       | -       | μV/sqrtHz | Input cell Gain = 16 Applies to audio frequency range (400Hz to 30KHz). See graphical data on page 18                                         |
| Signal-to Noise Ratio and Distortion               | SINAD            | -      | 75        | -       | dB        | Input signal = 285 mV p-p diff,<br>audio frequency range<br>See graphical data on page 18                                                     |
| Spurious Free Dynamic Range                        | SFDR             | -      | 73        | -       | dB        | Input signal = 100 mV p-p diff See graphical data on page 18                                                                                  |

<sup>&</sup>lt;sup>c.</sup> High precision operating range provides optimal linearity and dynamic range.
<sup>d.</sup> Standard precision operating range provides maximum dynamic range and reduced linearity.

<sup>&</sup>lt;sup>c.</sup> High precision operating range provides optimal linearity and dynamic range.
<sup>d.</sup> Standard precision operating range provides maximum dynamic range and reduced linearity.

## Input Differential Chopper Amplifier on and filter OFF

| Parameter                                          | Symbol           | Min       | Тур           | Max   | Unit      | Comment                                                                                                                                                                        |
|----------------------------------------------------|------------------|-----------|---------------|-------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Input Range                                        | Vina<br>Vdiffina | See ana   | alog input ab | ove   |           | Usable input range will be reduced by the effective gain setting                                                                                                               |
| Gain Setting                                       | Ginamp           | 16        | -             | 128   |           |                                                                                                                                                                                |
| Gain Accuracy                                      |                  | -         | 1.0           | 2.5   | %         |                                                                                                                                                                                |
| Gain Drift, (Temperature, Supply Voltage and Time) |                  | -         | -             | 1.0   | %         |                                                                                                                                                                                |
| Chopper Frequency Clock Range                      | Fch              | Fc/260100 | -             | >250  | KHz       | Fc = master clock frequency<br>Set Fch as slow as possible<br>Fch > 250KHz will result in some<br>signal attenuation                                                           |
| Equivalent Input Offset Voltage                    | Vos              | ı         | <100          | 200   | μV        | Chopper stabilized amplifier The maximum value of 200µV is guaranteed by production test This is a tester limitation                                                           |
| Offset Voltage Temperature Coefficient             | Voffsettc        | -         | 0.5           | 2.0   | μV/°C     | from -40°C to 125°C                                                                                                                                                            |
| Power Supply Rejection Ratio                       | PSRR             | 65        | -             | -     | dB        | d.c.<br>a.c. See graphs on page 18                                                                                                                                             |
| Common Mode Rejection Ratio                        | CMRR             | -         | 102           | -     | dB        |                                                                                                                                                                                |
| Large Signal Harmonic Distortion                   | Dist             | -         | -40           | -     | dB        | 0.4v p-p Differential input at<br>660Hz<br>Gain setting = 16                                                                                                                   |
| Input Frequency                                    | Fain             | 0         | Fch/20        | Fch/2 | KHz       | Fch=Chopper clock frequency The chopper frequency and input frequency should be chosen such that subsequent low pass filtering can remove the chopper stage frequency elements |
| Input Resistance                                   | Rin              | 10        |               | -     | Mohm      | Input to filter or chopper                                                                                                                                                     |
| Input Capacitance                                  | Cin              | -         |               | 5.0   | pF        |                                                                                                                                                                                |
| Input Referred Noise Figure                        | NF               | -         | 0.09          | -     | μV/sqrtHz | Input cell Gain = 16 Applies to Audio frequency range Chopper clock Fch = 250KHz See graphical data on page 18                                                                 |
| Signal-to Noise Ratio and Distortion               | SINAD            | -         | 75            | -     | dB        | Input signal = 285 mV p-p<br>differential,<br>Audio frequency range<br>See graphical data on page 18                                                                           |
| Spurious Free Dynamic Range                        | SFDR             | -         | 74            | -     | dB        | Input signal =100 mV p-p<br>differential<br>See graphical data on page 18                                                                                                      |

## Input Differential Amplifier OFF and filter ON

| Parameter                                 | Symbol           | Min    | Тур                    | Max   | Unit  | Comment                                                                                                                                                              |
|-------------------------------------------|------------------|--------|------------------------|-------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Input Range                               | Vina<br>Vdiffina | See ar | See analog input above |       |       |                                                                                                                                                                      |
| Equivalent Input Offset                   | Vos              | -      | 8                      | 32    | mV    | Non-chopper stabilized input,<br>Filter corner frequency =470KHz                                                                                                     |
| Offset Voltage Temperature<br>Coefficient | Voffsettc        | -      | 0.05                   | 1.0 " | mV/°C | from -40°C to 125°C I. measured at filter corner=470Khz II. maximum at Filter corner=76KHz                                                                           |
| Input Frequency                           | Fain             | -      | -                      | -     | MHz   | Input filter frequency will define the maximum frequency Input filter is recommended to be >30x higher than the max input frequency, for 80dB distortion performance |

| Common Mode Rejection Ration                                 | CMRR        | -  | 60   | -   | dB        |                                                                                                     |
|--------------------------------------------------------------|-------------|----|------|-----|-----------|-----------------------------------------------------------------------------------------------------|
| Power Supply Rejection Ratio                                 | PSRR        | 68 | -    | -   | dB        | d.c.<br>a.c. See graphical data on page 19                                                          |
| Large Signal Harmonic Distortion                             | Dist        | -  | -82  | -   | dB        | 4v p-p Differential input at 660Hz<br>Filter corner frequency 470KHz                                |
| Input Low Pass Filter (Anti-Alias) Corner Frequency Settings | Ffiltcorner | 76 | -    | 470 | KHz       |                                                                                                     |
| Input Resistance                                             | Rin         | 10 | -    | -   | Mohm      | Input to filter or chopper                                                                          |
| Input Capacitance                                            | Cin         | -  |      | 5.0 | pF        |                                                                                                     |
| Input Referred Noise Figure                                  | NF          | -  | 0.17 | -   | μV/sqrtHz | Input cell filter corner Fc = 470KHz Applies to Audio frequency range See graphical data on page 18 |
| Signal-To Noise Ratio and Distortion                         | SINAD       | -  | 84   | -   | dB        | Input signal = 1400 mV p-p diff,<br>Audio frequency range<br>See graphical data on page 18          |
| Spurious Free Dynamic Range                                  | SFDR        | -  | 90   | -   | dB        | Input signal =1400 mV p-p differential See graphical data on page 18                                |

## Input Differential Voltage mode, Amplifier OFF, Filter OFF and Unity Gain stage ON

| Parameter                              | Symbol           | Min    | Тур       | Max     | Unit      | Comment                                                                                    |
|----------------------------------------|------------------|--------|-----------|---------|-----------|--------------------------------------------------------------------------------------------|
| Input Range                            | Vina<br>Vdiffina | See an | alog inpu | t above | V         |                                                                                            |
| Equivalent Input Offset                | Vos              | -      | 5         | 15      | mV        | Non-chopper stabilized input                                                               |
| Offset Voltage Temperature Coefficient | Voffsettc        | -      | 20        | 50      | μV/°C     | from -40°C to 125°C                                                                        |
| Input Frequency                        | Fain             | -      | -         | 1.0     | MHz       | Gain Bandwidth limited by input impedance                                                  |
| Power Supply Rejection Ratio           | PSRR             | 60     | -         | -       | dB        | d.c.<br>a.c. See graphs on page 18                                                         |
| Common Mode Rejection Ratio            | CMRR             | -      | 60        | -       | dB        |                                                                                            |
| Large Signal Harmonic Distortion       | Dist             | -      | -80       | -       | dB        | 4v p-p Differential input at 660Hz                                                         |
| Large Signal Harmonic Distortion       | Dist             | -      | -80       | -       | dB        | 3v p-p single ended signal at 660Hz                                                        |
| Input Resistance                       | Rin              | -      | 126       | -       | Kohm      | Input to unity gain stage                                                                  |
| Input Capacitance                      | Cin              | -      | 2.0       | 5.0     | pF        |                                                                                            |
| Input Referred Noise Figure            | NF               | -      | 0.16      | -       | μV/sqrtHz | Applies to Audio frequency range<br>See graphical data on page 18                          |
| Signal-To Noise Ratio and Distortion   | SINAD            | -      | 84        | -       | dB        | Input signal = 1400 mV p-p diff,<br>Audio frequency range<br>See graphical data on page 18 |
| Spurious Free Dynamic Range            | SFDR             | -      | 90        | -       | dB        | Input signal =1400 mV p-p differential See graphical data on page 18                       |

## Input Differential Voltage mode, Amplifier OFF, Filter OFF and Unity Gain stage OFF

| Parameter                              | Symbol           | Min    | Тур       | Max     | Unit  | Comment                                                                                                                                                 |
|----------------------------------------|------------------|--------|-----------|---------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| Input Range                            | Vina<br>Vdiffina | See an | alog inpu | t above | V     |                                                                                                                                                         |
| Equivalent Input Offset                | Vos              | N/A    | N/A       | N/A     | mV    | See CAM Op Amp                                                                                                                                          |
| Offset Voltage Temperature Coefficient | Voffsettc        | N/A    | N/A       | N/A     | μV/°C | See CAM Op Amp.<br>from -40°C to 125°C                                                                                                                  |
| Input Frequency                        | Fain             | -      | -         | 8       | MHz   | Dependant upon CAM                                                                                                                                      |
| Power Supply Rejection Ratio           | PSRR             | N/A    | N/A       | N/A     | dB    | See CAM Op Amp                                                                                                                                          |
| Large Signal Harmonic Distortion       | Dist             | -      | -85       | -       | dB    | See CAM Op Amp                                                                                                                                          |
| Input Resistance                       | Rin              | -      | -         | -       | Mohm  | Input to CAM directly (Input cell<br>bypass mode). This variable is<br>influenced by CAB capacitor size,<br>CAB clock frequency and CAB<br>architecture |
| Input Capacitance                      | Cin              | -      | -         | -       | pF    | Input to CAM directly (Input cell<br>bypass mode)<br>This variable is influenced by CAB<br>capacitor size, CAB clock frequency<br>and CAB architecture  |

#### **Analog Outputs**

(See "Output Cell" section in the AN120E04/AN220E04 user manual for more details)

| Parameter                                       | Symbol    | Min | Тур | Max    | Unit | Comment                   |
|-------------------------------------------------|-----------|-----|-----|--------|------|---------------------------|
| High Precision Output Range <sup>c</sup>        | Vouta     | 0.5 | -   | 3.5    | V    | VMR +/- 1.5v              |
| Standard Precision Output Range d               | Vouta     | 0.1 | -   | 3.9    | V    | VMR +/- 1.9v              |
| High Precision Differential Output <sup>c</sup> | Vdiffouta | -   | -   | +/-3.0 | V    | Common mode voltage = 2 V |
| Standard precision Differential Output d        | Vdiffouta | -   | -   | +/-3.8 | V    | Common mode voltage = 2 V |
| Common Mode<br>Voltage                          | Vcm       | 1.9 | 2.0 | 2.1    | V    |                           |

## Output Voltage mode and filter ON, corner frequency 470KHz

| Parameter                                                    | Symbol           | Min     | Тур       | Max   | Unit      | Comment                                                                                                                                                               |
|--------------------------------------------------------------|------------------|---------|-----------|-------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Input Range                                                  | Vina<br>Vdiffina | See ana | log input | above | V         |                                                                                                                                                                       |
| Equivalent Input Offset                                      | Vos              | -       | 5         | 15    | mV        |                                                                                                                                                                       |
| Offset Voltage Temperature<br>Coefficient                    | Voffsettc        |         | 0.05      | 1.0 " | mV/°C     | from -40°C to 125°C  measured at filter corner: 470Khz maximum at filter corner: 76KHz                                                                                |
| Output Frequency                                             | Faout            | -       | -         | 1     | MHz       | Output filter frequency will define the maximum frequency Input filter is recommended to be >30x higher then the max input frequency, for good distortion performance |
| Power Supply Rejection Ratio                                 | PSRR             | 60      | -         | -     | dB        | d.c.<br>a.c. See graphical data on page 19                                                                                                                            |
| Large Signal Harmonic Distortion                             | Dist             | =       | -82       | ı     | dB        | 4v p-p Differential input at 660Hz<br>Filter corner frequency 470KHz                                                                                                  |
| Input Low Pass Filter (Anti-Alias) Corner Frequency Settings | Ffiltcorner      | 76      | -         | 470   | KHz       |                                                                                                                                                                       |
| Output Load <sup>ce</sup>                                    | Rload            | 0.1     | -         | -     | Mohm      |                                                                                                                                                                       |
| Output Load ce                                               | Cload            | -       | -         | 50    | pF        |                                                                                                                                                                       |
| Output Load <sup>d e</sup>                                   | Rload            | 1       | 10        | -     | Kohm      | Additional loading causes internal voltage drops across output stage and series resistances The output stage has a small signal output impedance of approx 100hm      |
| Output Load <sup>d e</sup>                                   | Cload            | -       | -         | 100   | pF        |                                                                                                                                                                       |
| Common Mode Rejection Ratio                                  | CMRR             | -       | 56        | -     | dB        |                                                                                                                                                                       |
| Input Referred Noise Figure                                  | NF               | -       | 0.22      | -     | μV/sqrtHz | Output filter corner fc = 470KHz<br>Applies to Audio frequency range<br>See graphical data on page 18                                                                 |
| Signal-To Noise Ratio and Distortion                         | SINAD            | -       | 82        | -     | dB        | Input signal = 1400 mV p-p diff,<br>Audio frequency range<br>See graphical data on page 18                                                                            |
| Spurious Free Dynamic Range                                  | SFDR             | -       | 90        | -     | dB        | Input signal =1400 mV p-p diff<br>See graphical data on page 18                                                                                                       |

<sup>°.</sup> High precision operating range provides optimal linearity and dynamic range. d. Standard precision operating range provides maximum dynamic range and reduced linearity.

<sup>&</sup>lt;sup>c</sup>. High precision operating range provides optimal linearity and dynamic range. <sup>d</sup>. Standard precision operating range provides maximum dynamic range and reduced linearity.

e. The maximum load for an analog output is 50 pF // 100 Kohms. This load maybe with respect to analog ground VMR or AVSS.

Output Voltage mode and filter off (bypass mode)

| Parameter                              | Symbol           | Min                    | Тур | Max | Unit  | Comment                                                                                                                               |
|----------------------------------------|------------------|------------------------|-----|-----|-------|---------------------------------------------------------------------------------------------------------------------------------------|
| Input Range                            | Vina<br>Vdiffina | See analog input above |     |     | V     |                                                                                                                                       |
| Equivalent Input Offset                | Vos              | N/A                    | N/A | N/A | mV    | See CAM Op Amp                                                                                                                        |
| Offset Voltage Temperature Coefficient | Voffsettc        | N/A                    | N/A | N/A | mV/°C | See CAM Op Amp                                                                                                                        |
| Output Frequency ce                    | Faout            | -                      | -   | 4   | MHz   |                                                                                                                                       |
| Output Frequency df                    | Faout            | -                      | -   | 8   | MHz   | The realizable output frequency is limited to approx <2MHz due to CAM signal processing which is based on sampled data architectures. |
| Power Supply Rejection Ratio           | PSRR             | N/A                    | N/A | N/A | dB    | See CAM Op Amp                                                                                                                        |
| Large Signal Harmonic Distortion       | Dist             | -                      | -85 | -   | dB    |                                                                                                                                       |
| Output Load                            | Rload            | N/A                    | N/A | N/A | Mohm  | See CAM Op Amp                                                                                                                        |
| Output Load                            | Cload            | N/A                    | N/A | N/A | pF    | See CAM Op Amp                                                                                                                        |

- <sup>c</sup>. High precision operating range provides optimal linearity and dynamic range.
  <sup>d</sup>. Standard precision operating range provides maximum dynamic range and reduced linearity.
- e. The maximum load for an analog output is 50 pF // 100 Kohms. This load maybe with respect to analog ground VMR or AVSS.
- f. The maximum load for an analog output is 100 pF // 100 Kohms. This load must be differential and with respect to analog ground(VMR).

#### VMR (voltage Mid Rail) and VREF (Reference Voltage) Ratings

| Parameter                                               | Symbol  | Min   | Тур   | Max   | Unit | Comment                                                      |
|---------------------------------------------------------|---------|-------|-------|-------|------|--------------------------------------------------------------|
| VMR Output Voltage                                      | Vvmr    | 1.925 | 2.01  | 2.075 | V    | At 25°C, Vdd=5.00 volts                                      |
| VREF+ Output Voltage                                    | Vref+   | 3.4   | 3.51  | 3.6   | V    | At 25°C, Vdd=5.00 volts                                      |
| VREF- Output Voltage                                    | Vref-   | 0.45  | 0.505 | 0.55  | V    | At 25°C, Vdd=5.00 volts                                      |
| Output Voltage Deviation VREF+, VMR, VREF-              | Vrefout | -     | 0.5   | 1     | %    | Over process and supply voltage corners                      |
| Voltage Temperature<br>Coefficient<br>VREF+, VMR, VREF- | Vreftc  | -     | -     | -     | -    | See typical graphical data below -40°C to 125°C <sup>f</sup> |
| Power Supply Rejection Ratio, VMR                       | PSSR    | 60    | -     | ı     | dB   |                                                              |
| Power Supply Rejection Ratio<br>Vref+ and Vref-         | PSSR    | 75    | -     | -     | dB   |                                                              |
| Start Up Time                                           | Tstart  | -     | -     | 1     | ms   | Assuming recommended capacitors                              |







## CAB (Configurable Analog Block) Differential Operational Amplifier

| Parameter                                              | Symbol    | Min | Тур  | Max    | Unit      | Comment                                                                                                                                                          |
|--------------------------------------------------------|-----------|-----|------|--------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| High Precision Input/Output Range <sup>c</sup>         | Vinouta   | 0.5 | -    | 3.5    | V         | VMR +/- 1.5v                                                                                                                                                     |
| Standard Precision Input/Output Range d                | Vinouta   | 0.1 | -    | 3.9    | V         | VMR +/-1.9v                                                                                                                                                      |
| High Precision. Differential Input/Output <sup>c</sup> | Vdiffioa  | -   | -    | +/-3.0 | V         | Common mode voltage = 2 V                                                                                                                                        |
| Standard Precision Differential Input/Output d         | Vdiffioa  | =   | -    | +/-3.8 | ٧         | Common mode voltage = 2 V                                                                                                                                        |
| Common Mode Input Voltage<br>Range <sup>d</sup>        | Vcm       | 0   | 2.0  | 4      | ٧         |                                                                                                                                                                  |
| Common Mode Output Voltage Range                       | Vcm       | 1.9 | 2.0  | 2.1    | V         |                                                                                                                                                                  |
| Equivalent Input Voltage Offset.                       | Voffset   | 0.1 | 5    | 15     | mV        | Some CAMs (Configurable<br>Analog Modules) can inherently<br>compensate                                                                                          |
| Offset Voltage Temperature<br>Coefficient              | Voffsettc | -   | 1    | 10     | μV/°C     | from -40°C to 125°C some<br>CAMs (Configurable Analog<br>Modules) can inherently<br>compensate                                                                   |
| Power Supply Rejection Ratio                           | PSSR      | -   | 80   | -      | dB        | Variation between CAMs is expected because of variations in architecture                                                                                         |
| Common Mode Rejection Ratio                            | CMRR      | -   | 77   | -      | dB        | Example 1 GainInv CAM CAM clock = 1MHz CAM parameter settings Gain = 1                                                                                           |
| Common Mode Rejection Ratio                            | CMRR      | -   | 60   | -      | dB        | Example 2 Filterbiquad Setting = Low pass filter CAM clock = 1MHz CAM parameter settings Gain = 1, Corner frequency = 50KHz Quality Factor = 0.707               |
| Differential Slew Rate, Internal                       | Slew      | -   | 50   | -      | V/µsec    | Applicable when the OpAmp load is internal to the FPAA                                                                                                           |
| Differential Slew Rate, External                       | Slew      | -   | 10   | -      | V/µsec    | Applicable when the OpAmp driving signal out of the FPAA package                                                                                                 |
| Unity Gain Bandwidth,<br>Full Power Mode.              | UGB       | -   | 50   | -      | MHz       | Applicable when sourcing and loading the OpAmp with a load internal to the FPAA                                                                                  |
| Input Impedance, Internal                              | Rin       | 10  | -    | -      | Mohm      |                                                                                                                                                                  |
| Output Impedance, Internal                             | Rout      | -   | -    | -      | Ohms      | The OpAmp output is designed to drive all internal nodes, these are dominantly capacitive loads                                                                  |
| Output Impedance, External                             | Rout      | -   | -    | -      | Ohms      | Output to an FPAA output pin<br>(ouput cell bypass mode). This<br>variable is influenced by CAB<br>capacitor size, CAB clock<br>frequency and CAB architecture   |
| Output Load, External ce                               | Rload     | 0.1 | -    | -      | Mohm      |                                                                                                                                                                  |
| Output Load, External ce                               | Cload     | -   | -    | 50     | pF        | A LEG LI II                                                                                                                                                      |
| Output Load, External def                              | Rload     | 1   | 10   | -      | Kohm      | Additional loading causes internal voltage drops across output stage and series resistances The output stage has a small signal output impedance of approx 10ohm |
| Output Load, External def                              | Cload     | -   | -    | 50     | pF        |                                                                                                                                                                  |
| Noise Figure <sup>g</sup>                              | Noise     | -   | 0.13 | -      | μV/sqrtHz | Example1 GainInv CAM CAM clock = 1MHz Gain = 1                                                                                                                   |

|                                                   |       |   |    |   |    | 1100001119                                                                                                                        |
|---------------------------------------------------|-------|---|----|---|----|-----------------------------------------------------------------------------------------------------------------------------------|
| Signal-To Noise Ratio and Distortion <sup>g</sup> | SINAD | - | 80 | - | dB | Input signal=1400 mV p-p<br>differential<br>Audio frequency range<br>Example. <b>GainInv CAM</b><br>CAM clock = 1MHz<br>Gain = 1  |
| Spurious Free Dynamic Range <sup>9</sup>          | SFDR  | - | 92 | - | dB | Input signal=1400 mV p-p<br>differential,<br>Audio frequency range<br>Example. <b>GainInv CAM</b><br>CAM clock = 1MHz<br>Gain = 1 |

- <sup>c</sup>. High precision operating range provides optimal linearity and dynamic range.
- <sup>d</sup>. Standard precision operating range provides maximum dynamic range and reduced linearity.
- <sup>e</sup>. The maximum load for an analog output is 50 pF || 100 Kohms. This load may be with respect to analog ground VMR or AVSS.
- f. Using the FPAA with CAB Op Amp's driving directly off-chip, requires care, full characterization of the performance of each application circuit by the circuit designer is necessary.
- <sup>9</sup> This specification parameter can only be characterized when a circuit topology is configured onto the CAB differential amplifier architecture. The figure provided here is an representative on the performance of one specific CAM, as specified in the comments.



The idealized open loop gain plot is provided for information only. This information is associated with the FPAA in full power mode of operation. The FPAA operation amplifier open loop gain cannot be observed nor used when associated with external connections to the device. Internal reprogrammable routing impedances and switched capacitor circuit architecture using this operational amplifier limit the effective usable bandwidth of a circuit realized in the FPAA to less than 2MHz.

## **CAB (Configurable Analog Block) Differential Comparator**

| Parameter                                                  | Symbol    | Min     | Тур      | Max     | Unit  | Comment                                                              |
|------------------------------------------------------------|-----------|---------|----------|---------|-------|----------------------------------------------------------------------|
| Input Range, Internal                                      | Vina      | 0.1     | -        | 3.9     | V     |                                                                      |
| Input Range, External                                      | Vina      | 0.0     | -        | Vdd     | V     |                                                                      |
| Differential Input, Internal                               | Vdiffina  | -       | -        | +/-3.8  | V     | Common mode voltage = 2 V                                            |
| Differential Input, External                               | Vdiffina  | +/- 0.0 | -        | +/- Vdd | V     |                                                                      |
| Common Mode Output Voltage<br>Range, Internal <sup>c</sup> | Vcm       | 1.9     | 2.0      | 2.1     | V     |                                                                      |
| Common Mode Input Voltage<br>Range, External <sup>c</sup>  | Vcm       | 0       | 2.0      | 4       | V     |                                                                      |
| Common Mode Input Voltage,<br>External <sup>d</sup>        | Vcm       | 0       | -        | 5       | V     | The comparator will function correctly                               |
| Differential Output                                        | Voutdiff  | -       | -        | +/-5    | V     |                                                                      |
| Single Pin Output (Ox1P)                                   | Vout      | 0       | -        | 5       | V     |                                                                      |
| Input Voltage Offset                                       | Voffcomp  | 1       | 2        | 10      | mV    | Zero hysterisis                                                      |
| Offset Voltage Temperature Coefficient                     | Voffsettc | ı       | 1        | 10      | μV/°C | from -40°C to 125°C,<br>Zero Hysterisis                              |
| Setup Time, Internal                                       | Tsetint   | ı       | -        | 125     | nsec  |                                                                      |
| Setup Time, External                                       | Tsetext   | ı       | -        | 500     | nsec  |                                                                      |
| Delay Time                                                 | Tdelay    | ½Td+25  | -        | 1½Td+25 | nsec  | Td = 1/Fc<br>Fc = master clock frequency                             |
| Output Load                                                | Rload     | 10      | -        | -       | Kohm  | Applies if comparator drive off chip with output cell in bypass mode |
| Output Load                                                | Cload     | -       | -        | 50      | pF    | Applies if comparator drive off chip with output cell in bypass mode |
| Differential Variable Reference Voltage Settings           | CompVref  | 0       | -        | +/-4.0  | V     |                                                                      |
| Differential Hysteresis                                    | Hysta1    | -       | Voffcomp | -       | mV    | Hysteresis setting = zero                                            |
| Differential Hysteresis                                    | Hysta2    | -       | 20       | -       | mV    | Hysteresis setting = 10mV                                            |
| Differential Hysteresis                                    | Hysta3    | -       | 40       | -       | mV    | Hysteresis setting = 20mV                                            |
| Differential Hysteresis                                    | Hysta4    | -       | 80       | -       | mV    | Hysteresis setting = 40mV                                            |
| Hysteresis Setting Accuracy                                | Hystb     | -       | 25       | -       | %     | •                                                                    |
| Hysteresis Temperature<br>Coefficient                      | Hysttc1   | -       | 5        | -       | μV/°C | Hysteresis setting = zero                                            |
| Hysteresis Temperature<br>Coefficient                      | Hysttc2   | 1       | 50       | -       | μV/°C | Hysteresis setting = 10mV                                            |
| Hysteresis Temperature<br>Coefficient                      | Hysttc3   | -       | 100      | -       | μV/°C | Hysteresis setting = 20mV                                            |
| Hysteresis Temperature<br>Coefficient                      | Hysttc4   | -       | 200      | -       | μV/°C | Hysteresis setting = 40mV                                            |

<sup>°.</sup> High precision operating range provides optimal linearity and dynamic range. d. Standard precision operating range provides maximum dynamic range and reduced linearity.

#### **ESD Characteristics**

| Pin Type              | Human<br>Body<br>Model | Machine<br>Model | Charged<br>Device<br>Model |
|-----------------------|------------------------|------------------|----------------------------|
| Digital Inputs        | 4000V                  | 250V             | 4kV                        |
| Digital Outputs       | 4000V                  | 250V             | 4kV                        |
| Digital Bidirectional | 4000V                  | 250V             | 4kV                        |
| Digital Open Drain    | 4000V                  | 250V             | 4kV                        |
| Analog Inputs         | 2000V                  | 200V             | 4kV                        |
| Analog Outputs        | 1500V                  | 100V             | 4kV                        |
| Reference Voltages    | 1500V                  | 100V             | 4kV                        |

The AN120E04 is an ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000V readily accumulate on the human body and test equipment and can discharge without detection. Although the AN120E04 device features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high-energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.

#### Power Consumption - Low Power Mode

| Parameter                       | Symbol | Min | Тур | Max | Unit  | Comment                   |
|---------------------------------|--------|-----|-----|-----|-------|---------------------------|
| Minimum Power <sup>1a</sup>     | ldd    | -   | 0.2 | -   | mA    | Vdd=5.00 volts, Tj=25°C   |
| Nominal 25% Power <sup>1b</sup> | ldd    | -   | 25  | 30  | mA    | Vdd=5.00 volts, Tj=25°C   |
| Nominal 50% Power 1c            | ldd    | -   | 42  | 47  | mA    | Vdd=5.00 volts, Tj=25°C   |
| Nominal 75% Power <sup>1d</sup> | ldd    | -   | 50  | 55  | mA    | Vdd=5.00 volts, Tj=25°C   |
| Maximum Power <sup>1e</sup>     |        |     | 60  | -   |       | Vdd=4.75 volts, Tj=85°C   |
|                                 | ldd    | -   | 63  | 68  | mA    | Vdd=5.00 volts, Tj=25°C   |
|                                 |        |     | 66  | -   |       | Vdd=5.25 volts, Tj= -40°C |
| Temperature Coefficient         | -      | -   | -2  | -10 | μΑ/°C |                           |

- 1a. External clock, all analog function disabled, memory active.
- 1b FPAA active elements Two core op-amps (low power mode), one comparator, one input (bypass mode), one output filter and differential to single-ended converter (low power mode).
- 1c. FPAA active elements Four core op-amps (low power mode), two comparators (one using SAR), two inputs (bypass mode), two output filters and two differential to single-ended converters (low power mode).
- 1d FPAA active elements Six core op-amps (low power mode), three comparators (two using SAR), three inputs (bypass mode, two output filters and two differential to single-ended converters (low power mode).
- 1e FPAA active elements Eight core op-amps (low power mode), four comparators (two using SAR), four inputs (bypass mode), two output filters and two differential to singleended converters (low power mode).



#### Power Consumption - Full Power Mode

| Parameter                                       | Symbol | Min | Тур               | Max           | Unit | Comment                                                                         |
|-------------------------------------------------|--------|-----|-------------------|---------------|------|---------------------------------------------------------------------------------|
| Full Power Mode Minimum Power <sup>2a</sup>     | ldd    | -   | 1.5               | -             | mA   | Vdd=5.00 volts, Tj=25°C                                                         |
| Full Power Mode Nominal 25% Power <sup>2b</sup> | ldd    | -   | 80                | 90            | mA   | Vdd=5.00 volts, Tj=25°C                                                         |
| Full Power Mode Nominal 50% Power <sup>2c</sup> | ldd    | -   | 150               | 160           | mA   | Vdd=5.00 volts, Tj=25°C                                                         |
| Full Power Mode Nominal 75% Power <sup>2d</sup> | ldd    | -   | 170               | 190           | mA   | Vdd=5.00 volts, Tj=25°C                                                         |
| Full Power Mode Maximum Power <sup>2e</sup>     | ldd    | -   | 200<br>210<br>220 | -<br>230<br>- | mA   | Vdd=4.75 volts, Tj=85°C<br>Vdd=5.00 volts, Tj=25°C<br>Vdd=5.25 volts, Tj= -40°C |

- 2a. AN220E04 Crystal Oscillator, all analog functions disabled, memory active.
- 2b. FPAA active elements Two core op-amps, one comparator, one input filter and chopper amplifier, one output filter and differential to single-ended converter.
- 2c. FPAA active elements Four core op-amps, two comparators (one using SAR), two Input filters and two chopper amplifiers, two output filters and two differential to single-ended converters.
- 2d FPAA active elements Six core op-amps, three comparators (two using SAR), three input filters and three chopper amplifiers, two output filters and two differential to single-ended converters.
- 2e FPAA active elements Eight core op-amps, four comparators (two using SAR), four input filters and two chopper amplifiers, two output filters and two differential to single-ended converters.



## **PINOUT**

| Pin<br>Numb<br>er | Pin<br>Name  | Pin<br>Type           | Comments                                                                                                                                                                     |
|-------------------|--------------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                 | I4PA         | Analog IN+            |                                                                                                                                                                              |
| 2                 | I4NA         | Analog IN-            |                                                                                                                                                                              |
| 3                 | O1P          | Analog OUT+           |                                                                                                                                                                              |
| 4                 | O1N          | Analog OUT-           |                                                                                                                                                                              |
| 5                 | AVSS         | Analog Vss            |                                                                                                                                                                              |
| 6                 | AVDD         | Analog Vdd            |                                                                                                                                                                              |
| 7                 | O2P          | Analog OUT            |                                                                                                                                                                              |
| 8                 | O2N          | Analog OUT            |                                                                                                                                                                              |
| 9                 | I1P          | Analog IN+            |                                                                                                                                                                              |
| 10                | I1N          | Analog IN-            |                                                                                                                                                                              |
| 11                | I2P          | Analog IN+            |                                                                                                                                                                              |
| 12                | I2N          | Analog IN-            |                                                                                                                                                                              |
| 13                | SHIELD       | Analog Vdd            | Low noise Vdd bias for capacitor array n-wells                                                                                                                               |
| 14                | AVDD2        | Analog Vdd            | Analog power                                                                                                                                                                 |
| 15                | VREFMC       | Vref                  | Attach filter capacitor for VREF-                                                                                                                                            |
| 16                | VREFPC       | Vref                  | Attach filter capacitor for VREF+                                                                                                                                            |
| 17                | VMRC         | Vref                  | Attach filter capacitor for VMR (Voltage Main Reference)                                                                                                                     |
| 18                | BVDD         | Analog Vdd            | Analog power for bandgap Vref Generators                                                                                                                                     |
| 19                | BVSS         | Analog Vss            | Analog ground for bandgap Vref Generators                                                                                                                                    |
| 20                | CFGFLGb      | Digital IN            | In multi-device systems 0, Ignore incoming data (unless currently addressed)                                                                                                 |
|                   |              | Digital OUT           | 1, Pay attention to incoming data (watching for address)     0, Device is being configured     Z, Device is not being configured (if internal pullup is selected)            |
| 21                | CS2b         | Digital IN            | 0, Chip is selected 1, Chip is not selected                                                                                                                                  |
| 22                | CS1b         | Digital IN            | Allow configuration to proceed                                                                                                                                               |
| 22                | 0010         | (during config)       | 1, Hold off configuration                                                                                                                                                    |
|                   |              | Digital IN            | Passes read-back data through to LCC B pin                                                                                                                                   |
|                   |              | (after config)_       | 1 46656 1044 5461 4414 4110491 to 256_5 pm                                                                                                                                   |
| 23                | DCLK         | Digital IN            |                                                                                                                                                                              |
| 24                | SVSS         | Digital Vss           | Digital ground - substrate tie                                                                                                                                               |
| 25                | MODE         | Digital IN            | 0, Synchronous serial interface 1, SPI EPROM Interface                                                                                                                       |
| 26                | ACLK / SPIP  | Digital IN            | MODE = 0, analog clock < 40 MHz                                                                                                                                              |
|                   |              | Digital OUT           | MODE = 1, SPI EPROM or serial EPROM clock                                                                                                                                    |
| 27                | OUTCLK /     | Digital OUT           | During power-up, sources SPI EPROM initialization command string                                                                                                             |
|                   | SPIMEM       | Digital OUT           | After power-up, sources any of the four internal analog clocks                                                                                                               |
| 28                | DVDD         | Digital Vdd           |                                                                                                                                                                              |
| 29                | DVSS         | Digital Vss           |                                                                                                                                                                              |
| 30                | DIN          | Digital IN            | Serial configuration data input                                                                                                                                              |
| 31                | LCCb         | Digital OUT           | Local configuration is needed. Once configuration is completed, it is a registered version of CS1b or if the device is addressed for read, it serves as serial data out port |
| 32                | ERRb         | Digital IN            | 0, Initiate reset                                                                                                                                                            |
|                   |              | (monitored OUT)       | 1, No action                                                                                                                                                                 |
|                   |              | Digital OUT           | 0, Error condition                                                                                                                                                           |
|                   |              |                       | Z, No error condition (external pullup required)                                                                                                                             |
| 33                | ACTIVATE     | Digital IN            | 0, Hold off completion of configuration                                                                                                                                      |
|                   |              |                       | Rising Edge, Allow completion of configuration                                                                                                                               |
|                   |              |                       | O.D. Output 0, device has not yet completed primary configuration Z. Device has completed primary configuration (if internal pullup is selected)                             |
| 34                | DOUTCLK /    | Digital OUT           | A buffered version of DCLK.                                                                                                                                                  |
| J-T               | TEST         | Digital IN            | (Factory reserved test input. Float if unused)                                                                                                                               |
| 35                | PORb         | Digital IN            | 0, Chip held in reset state                                                                                                                                                  |
| 33                | TORB         | Digital IIV           | Rising edge, re-initiates power on reset sequence To initiate a POR reset cycle, the minimum pulse width required on the PORb pin is 25ns.                                   |
| 36                | EXECUTE      | Digital IN            | 0, No action 1, Transfer shadow RAM into configuration RAM                                                                                                                   |
| 37                | I3P          | Analog IN+            |                                                                                                                                                                              |
| 38                | I3N          | Analog IN-            |                                                                                                                                                                              |
| 39                | I4PD         | Analog IN+            | Analog multiplexer input signals. The multiplexer can accept 4 differential inputs or 8 single ended inputs                                                                  |
| 40                | I4ND         | Analog IN-            |                                                                                                                                                                              |
| 41                | I4PC         | Analog IN+            |                                                                                                                                                                              |
| 42                | I4NC         | Analog IN-            |                                                                                                                                                                              |
| 43                | I4PB<br>I4NB | Analog IN+ Analog IN- |                                                                                                                                                                              |
| <del>44</del>     | 14IND        | Allalog IN-           |                                                                                                                                                                              |

#### **MECHANICAL AND HANDLING**

The AN120E04 comes in the industry standard 44 lead QFP package.

Dry pack handling is recommended. The package is qualified to MSL3 (JEDEC Standard, J-STD-020A, Level 3). Once the device is removed from dry pack, 30°C at 60% humidity for not longer than 168 hours is the maximum recommended exposure prior to solder reflow. If out of dry pack for longer than this recommended period of time, then the recommended bake out procedure prior to solder reflow is 24 hours at 125°C.



| S/N | SYM | DIMENSIONS   | REMARKS         |  |  |  |
|-----|-----|--------------|-----------------|--|--|--|
| 1   | Α   | MAX. 2.450   | OVERALL HEIGTH  |  |  |  |
| 2   | A1  | MAX. 0.5D0   | STANDOFF        |  |  |  |
| 3   | A2  | 2.000±0.200  | PKG THICKNESS   |  |  |  |
| 4   | D   | 13.200±0.250 | LEAD TIP TO TIP |  |  |  |
| 5   | D1  | 10.000±0.100 | PKG LENGTH      |  |  |  |
| 6   | Ε   | 13.200±0.250 | LEAD TIP TO TIP |  |  |  |
| 7   | E1  | 10.000±0.100 | PKG WIDTH       |  |  |  |
| 8   | L   | 0.880±0.150  | FODT LENGTH     |  |  |  |
| 9   | L1  | 1.600 REF.   | LEAD LENGTH     |  |  |  |
| 10  | Т   | 0.130~0.230  | FRAME THICKNESS |  |  |  |
| 11  | a   | 0~7          | LEAD FLAT ANGLE |  |  |  |
| 12  | Ь   | 0.300~0.450  | LEAD WIDTH      |  |  |  |
| 13  | е   | 0.800 BASE   | LEAD PITCH      |  |  |  |
| 14  | ccc | 0.100        | FOOT PLANARITY  |  |  |  |
| 15  | qqq | 0.100        | FOOT POSITION   |  |  |  |
|     |     |              |                 |  |  |  |

NOTES:

| S/N | DESCRIPT                                                                            | SPECIFICATION |        |  |  |  |
|-----|-------------------------------------------------------------------------------------|---------------|--------|--|--|--|
| 1   | GENERAL TOLERANCE.                                                                  | DISTANCE      | ±0.100 |  |  |  |
|     |                                                                                     | ANGLE         | ±2.5°  |  |  |  |
| 2   | MATTE FINISH ON PACKAGE BODY SURFACE Ra1.5~2.5um EXPECT EJECTION AND PIN 1 MARKING. |               |        |  |  |  |
| 3   | ALL MOLDED BODY SHARP CORNER RADII MAX. RO.200 UNLESS OTHERWISE SPECIFIED.          |               |        |  |  |  |
| 4   | PACKAGE/LEADFRAME MISALIGNMENT ( X, Y ): MAX. 0.127                                 |               |        |  |  |  |
| 5   | TOP/BTM PACKAGE MISALIGNMENT ( X, Y ): MAX. 0.127                                   |               |        |  |  |  |
| 6   | DRAWING DOES NOT INCLUDE PLASTIC OR METAL PROTRUSION OR CUTTING BURR.               |               |        |  |  |  |
| 7   | COMPLIANT TO JEDEC STANDARD: MS-022                                                 |               |        |  |  |  |

#### **Distortion, SINAD and SNR Measurements**

The following plots give an indication of the Distortion, SINAD and SNR for some representative CAMs.







#### INPUT CELL AMPLIFIER SNR, DSTN, SINAD

Measured with Inputcell Gain G = 16 Same results for Input Amplifier and Chopper Amplifier stage, If the signal from the chopper Amplifier is correctly filtered before measurement.





#### GAININV CAM SNR, DSTN, SINAD

This graph shows the typical performance of an FPAA CAB when configured with a CAM in this example GainInv CAM Input signal=1400 mV p-p differential,

CAM clock = 1MHz CAM parameter settings Gain = 1

#### Power Supply Rejection Ratio (PSRR) Measurements

The following plots give an indication of the PSRR for some representative CAMs.

AVDD to Power Supply (PS): 5v +/- 0.25v sinusoidal waveform (100 kHz to 1 MHz)













The following is provided for information only, as and when additional characterization data is collected 'noise measurements' will be added formally to the datasheet.

#### **Noise And Distortion Observations**

The following plots give an indication of the noise characteristics of Anadigm®'s AN120E04 FPAA device. These were done using a simple set-up and in many cases reflect the noise limit of the setup. Actual device noise margins are expected to be better.

Signal and Noise for the Input Cell (input signal - 50mVp-p differential to the FPAA at 10 kHz)



Signal and Noise for the Output Cell (with a differential input 4V p-p, 660Hz)



Measured THD for input and output cells (with a differential input 4V p-p, 660Hz)

| Settings                      |                |                       | ,                |          |             |       |               |       | Distortion in dB |
|-------------------------------|----------------|-----------------------|------------------|----------|-------------|-------|---------------|-------|------------------|
| Input cell with anti-aliasing | filter set at  | <sub>C</sub> = 470 kH | -lz              |          |             |       |               |       | 81.6             |
| Output cell with differentia  | l to single er | ded conve             | erter and output | smoothir | ng filter s | set a | at $f_C = 47$ | 0 kHz | 82               |

Signal and Noise for a representative CAM – Gaininv CAM (input signal of 700mV p-p differential at 10 kHz)



THD for a representative CAM – Gaininv CAM (with a differential input 4V p-p, 660Hz)

| CAM Clock | Distortion |  |  |  |  |
|-----------|------------|--|--|--|--|
| Frequency | (dB)       |  |  |  |  |
| 250 KHz   | 80.00      |  |  |  |  |
| 1 MHz     | 72.83      |  |  |  |  |
| 2 MHz     | 69.22      |  |  |  |  |
| 4 MHz     | 73.48      |  |  |  |  |

