# Schematic: Expansion Accessory

| SHEET | SHEET NAME             |
|-------|------------------------|
| 01    | Title/Revision History |
| 02    | System Block Diagram   |
| 03    | Power Tree Diagram     |
| 04    | Power Supply           |
| 05    | LPDDR4                 |
| 06    | eMMC/SD                |
| 07    | JTAG/SPI Flash         |
| 08    | Gigabit Ethernet       |
| 09    | USB OTG TYPE C         |
| 10    | USB HOST/ADC           |
| 11    | M.2 Key E/XCVR         |
| 12    | SoC BANK0/BANK2        |
| 13    | SoC BANK1              |
| 14    | SoC Power              |
| 15    | MISC                   |
| 16    | Exp Conn               |
|       |                        |
|       |                        |
|       |                        |
|       |                        |
|       |                        |

# Revision History

| REVISION | DESCRIPTION |
|----------|-------------|
| v0.1     | 1. Initial  |
|          |             |
|          |             |
|          |             |
|          |             |
|          |             |
|          |             |
|          |             |
|          |             |
|          |             |
|          |             |
|          |             |
|          |             |
|          |             |
|          |             |
|          |             |
|          |             |



# System Block Diagram

# **System Block Diagram**



MAIN

seeed

https://www.seeedstudio.com

Rev: v0.1

Sheet: 2 of 17

Beagleboard FPGA

02\_System Block Diagram

Date: Monday, August 23, 2021











# JTAG/SPI Flash



# Programming the SPI Flash Using External Master SPI\_EN OTP1 SPI\_MODE OTP2 SPI\_MOSI OTP3 SPI\_MISO OTP4 SPI\_SS OTP5 SPI\_SCK OTP6

# JTAG for Tag-Connect cable



### SPI Flash



















### **BANKO HSIO 1.8V**







### **SoC BANK1**







### BeagleBoard Header







### **MIPI CSI**



