

# Hardware Accelerated Real-time Selective Genome Sequencing

**Supervisor: Sri Parameswaran** Po Jui Shih

Co-supervisors: Hasindu Gamaarachchi, Hassaan Saadat

**Assessor: Hui Guo** 

#### Introduction





→ Fully *sequence* strands within <u>regions of interest</u>; *reject* <u>others</u>

- "<u>Needle</u> in a haystack" e.g. [regions of interest / others] → [pathogen / host] → [cancer / nontumor]
- **Nanopore Sequencing**
- Simple sample preparation (minimal priori knowledge)
- Real-time data output → real-time analysis
- Able to reject strands at individual nanopore channels



# **Read Until**

#### **Read Until Implementations**

- 1. Squiggle-domain sequence matching
  - First Read Until implementation (RUscripts [1]) Uses Dynamic Time Warping (DTW) to map sequences → Needed 22-core server to keep up with slower sequencing rate,

→ Requires high-end GPU to perform real-time base-calling

(excessive), loses portability, and has high performance-watt ratio

- deprecated after sequencing rate ↑ Base-domain sequence matching Reference (base-domain) Base-calls the squiggle and uses base-alignment to map [2] Able to scale to giga-base references

Base-alignment



Base-calling → A G C T

Reject?



MinION sequencer

Selective sequencing with MinION + HARU

 Minimal requirements for performing targeted smallgenome analysis

Portable laptop

**MPSoC running HARU** 

Exercise 7.6 from [Müller, FMP, Springer 2015]

HARU: The proposed Read Until implementation

First FPGA accelerated Read Until implementation

Extends the MinION sequencer's portable nature

Low performance requirement for host machine

Software-hardware co-design targeting low-cost MPSoCs

- Demonstrates the use of High-Level-Synthesis (HLS) for DNA sequencing and analysis acceleration
- Provides an extendible framework for Read Until

Algorithm: SUBSEQUENCE DTW

# **HARU: Hardware Accelerated Read Until**

#### Read Until with HARU (MinION + HARU)



# **HARU Client**

# Sequencer → HARU

- Collects real-time squiggle data via the Read Until API
- Pre-processes raw data
- Sends data to HARU via Ethernet

# HARU → Sequencer

- Receives sequence mapping results from HARU via Ethernet
- Determines whether the position of
- strand is within a region of interest Sends back rejection to sequencer
- software if not a necessary strand



#### **HARU Overview**



# **HARU Server**

- Server application running on a custom PetaLinux generated embedded Linux OS on the processing system of the Zynq MPSoC
- Responsible for query request handling
- Sends query over to accelerator via AXI stream (HP AXI) Controls the custom sDTW accelerator through custom drivers
- Sends results back to client via Ethernet using the same socket



#### **Documented AXIs throughput:** • MM2S = 399.04 MB/s S2MM = 298.59 MB/s **Benchmarked AXIs throughput:** • 333.16 MB/s

- sDTW accelerator driver HLS generated Accessed through UIO
- /dev/class/uio/uio0 **AXI DMA driver** HARU specific AXI DMA driver
- Accessed through physical address space /dev/mem

# **Subsequence DTW Accelerator**

# Original subsequence DTW algorithm [3]:

Given two sequences X, Y **X** :=  $(x_1, x_2, ..., x_M)$  of length **M**  $\in$  N •  $\mathbf{Y} := (y_1, y_2, ...y_N)$  of length  $\mathbf{N} \in \mathbb{N}$ 

and cost matrix  $\mathbf{C} \in \mathbb{R}^{M \times N}$ •  $C(m, n) := |x_m - y_n|$ 





#### b. 16-bit fixed point data type **Resulting accelerator:** ■ Oblique PE array with size of **M**

a. Pipelining of column computation

Cost matrix with size of 3M Oblique PE array propagates through the

reference sequence  $\rightarrow$  Task latency := (M + N -1) × Initiation Interval



Sequence y

# **Results and Evaluation**

# **Experiment Details and Results**

- Accelerator synthesised using Vivado HLS
- Targets the Xilinx Zynq-7020 device (xc7z020clg484-1)
- Tested on the target enrichment application for the bacteriophage lambda DNA
- Single direction has 48,502 bp, giving a full search space of 97,004 bp

# **Synthesis Results**

|                       | Slice LUTs      | Slice Register  | Slice          | BRAM          |
|-----------------------|-----------------|-----------------|----------------|---------------|
| Available (Zynq-7020) | 53,200          | 106,400         | 13,300         | 140           |
| HARU                  | 32,341 (60.79%) | 18.899 (17.76%) | 9,615 (72.29%) | 32.5 (23.21%) |
|                       |                 |                 |                |               |

# **HLS Latency Estimates**

| ies Eatericy Estimates                      |        |             |                |  |  |  |  |
|---------------------------------------------|--------|-------------|----------------|--|--|--|--|
|                                             | Cycles | Clock Freq. | Estimated Time |  |  |  |  |
| Single directional reference search         | 48875  | 90 MHz      | 0.543 ms       |  |  |  |  |
| Bi-directional reference search (Zynq-7020) | 97755  | 90 MHz      | 1.086 ms       |  |  |  |  |
| Inpack Streamed Query                       | 250    | 90 MHz      | 2.778us        |  |  |  |  |
| Overall Subseek DTW                         | 98005  | 90 MHz      | 1.089 ms       |  |  |  |  |

# **Comparison with RUscripts**

|                        | RUscripts (reference)    |                            | HARU (proposed) |                 |                 |
|------------------------|--------------------------|----------------------------|-----------------|-----------------|-----------------|
|                        | Laptop<br>Intel i7-8565U | Desktop<br>Intel i9-10850K | HARU<br>system  | Network latency | Overall latency |
| Avg. sDTW task latency | 345.75 ms                | 136.11 ms                  | 1 ms            | 3.36 ms         | 4.36 ms         |

# **Key results:**

- Core sDTW: 345.75x faster than Intel i7 Laptop, 136.11x faster than Intel i9 Desktop
- Overall: 79.3x faster than RUscripts on Intel i7 Laptop, 31.22x faster than RUscripts on Intel i9 Desktop → Bottleneck is now the network latency (currently unoptimized)

# **Evaluation**

# Substantial speedup at a low hardware cost

- Subsequence DTW search now linearly dependant to the length of reference sequence
- Cost matrix only requires three times the size of squiggle sequence (subsequence)
- Optimal for smaller genomes (e.g. bacteria, virus) → fast and direct search, can fully store the reference in on-chip memory (no sw-hw transfer overhead)

# Preserves portability while enabling scalability

- Accesses HARU's service through Ethernet
- No harsh requirements for host machine running HARU client
- Scalable by deploying a cluster of MPSoCs running HARU → In-the-field analysis with low hardware requirements



# Provides an extendible low-cost yet high performance-per-watt framework

- HARU demonstrated the use of HLS tools to perform acceleration for DNA sequencing and analysis techniques
- The framework is interchangeable and extendable based on application and algorithmic requirements