# **MCS-4 Instruction Set**

#### **INSTRUCTION FORMAT**

There are 2 types of instructions:

- 1 word instruction with an 8-bit code
- 2 word instruction with 16-bit code

The first 4-bit code is called OPR, the second 4-bit code is called OPA.

### SYMBOLS AND ABBREVIATION

() the content of
 → is transferred to
 ACC Accumulator (4-bit)
 CY Carry/link Flip-Flop

ACBR Accumulator Buffer Register (4-bit)

RRR Index register address
RRR Index register pair address

P<sub>L</sub> Low order program counter Field (4-bit)
P<sub>M</sub> Middle order program counter Field (4-bit)
P<sub>H</sub> High order program counter Field (4-bit)
a<sub>i</sub> Order i content of the accumulator
CM<sub>i</sub> Order i content of the command register

M RAM main character location M<sub>Si</sub> RAM status character i DB (T) Data bus content at time T

Stack The 3 registers in the address register other than the program counter.

~ Complement

### **MACHINE INSTRUCTIONS**

| MNEMONIC | 1ST BYTE<br>OPR OPA | 2ND BYTE<br>OPR OPA                                                                                                     | DESCRIPTION                                                                                                                                              |
|----------|---------------------|-------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| NOP      | 0000 0000           | -                                                                                                                       | No operation.                                                                                                                                            |
| FIM      | 0010 RRR0           | D <sub>2</sub> D <sub>2</sub> D <sub>2</sub> D <sub>2</sub> D <sub>1</sub> D <sub>1</sub> D <sub>1</sub> D <sub>1</sub> | Fetch immediate (direct) from ROM Data DDDD DDDD to index register pair location RRR. $ D_2D_2D_2D_2 \rightarrow RRR0 \\ D_1D_1D_1D_1 \rightarrow RRR1 $ |

| SRC | 0010 RRR1 | The 8 bit content of the designated index register pair is sent to the RAM address register at X <sub>2</sub> and X <sub>3</sub> . A subsequent read, write, or I/O operation of the RAM will use address. Specifically, the first 2 bits of the address designate a RAM chip; the second 2 bits designate 1 out of 4 registers within the chip; the last 4 bits designate 1 out of 16 4-bit main memory characters within the register. This command is also used to designate a ROM for a subsequent ROM I/O port operation. The first 4 bits designate the ROM chip number to be selected. The address in ROM or RAM is not cleared until the next SRC instruction is executed. The 8 bit content of the index register is unaffected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     |           | <ol> <li>When referencing a Data RAM data character (WRM, SBM, ADM, RDM):         XXYY ZZZZ,         where XX - 1 of 4 Data RAM chips within the Data RAM bank, previously selected by a DCL instruction,         YY - 1 of 4 registers within the Data RAM chip,         ZZZZ - 1 of 16 4-bit data characters within the register</li> <li>When referencing a Data RAM status character (WR0, WR1, WR2, WR3, RD0, RD1, RD2, RD3):         XXYY ZZZZ,         where XX - 1 of 4 Data RAM chips within the Data RAM bank, previously selected by a DCL instruction,         YY - 1 of 4 registers within the Data RAM chip,         ZZZZ - these bits are not relevant for this reference</li> <li>When referencing a RAM output port (WMP):         XXYY YYYY,         where XX - the port associated with 1 of 4 Data RAM chips within the Data RAM bank previously selected by a DCL         YY YYYY - these bits are not relevant for this reference</li> <li>When referencing a ROM input or output port (WRR, RDR):         XXXX YYYY,         where XXXX - the port associated with 1 of 16 ROM's         YYYY - these bits are not relevant for this reference</li> <li>(RRR0) → DB (X2)</li> <li>(RRR1) → DB (X3)</li> </ol> |

| JCN | 0001 C <sub>1</sub> C <sub>2</sub> C <sub>3</sub> C <sub>4</sub> | A <sub>2</sub> A <sub>2</sub> A <sub>2</sub> A <sub>2</sub> A <sub>1</sub> A <sub>1</sub> A <sub>1</sub> A <sub>1</sub> | If the designated condition code is true, program control is transferred to the instruction located at the 8 bit address A2A2A2A2 A1A1A1A1 on the same page ROM, where JCN is located.  If the condition is not true the next instruction in sequence after JCN is executed.  If C₁C₂C₃C₄ is true  A₂A₂A₂A₂→ PM,  A₁A₁A₁A₁→ PL,  PH unchanged  If C₁C₂C₃C₄ is false  (PH) → PH,  (PM) → PM,  (PL + 2) → PL  The condition bits are assigned as follows:  C₁ = 0 : Do not invert jump condition  C₁ = 1 : Invert jump condition  C₂ = 1 : Jump if the accumulator content is zero  C₃ = 1 : Jump if the carry/link content is 1  C₄ = 1 : Jump if the test signal is zero  Jump = ~C₁*((ACC=0)*C₂+(CY=1)*C₃+~TEST*C₄) + C₁*~((ACC=0)*C₂+(CY=1)*C₃+~TEST*C₄)  Exception: If JCN is located on words 0xFE and 0xFF of a ROM page, when JCN is executed and the condition is true, program control is transferred to the 8-bit address on the next page where JCN located. |
|-----|------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FIN | 0011 RRR0                                                        | -                                                                                                                       | Fetch indirect from ROM. Send contents of index register pair location 0 out as an address. Data fetched is placed into register pair location RRR.  (PH) (0000) (0001) → ROM address (OPR) → RRR0 (OPA) → RRR1  Exception: when FIN is located at address (PH) 1111 1111 data will be fetched from the next page (ROM) in sequence and not from the same page (ROM) where the FIN instruction is located. That is, next address is (PH+1) (0000) (0001) and not (PH) (0000) (0001)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| JIN | 0011 RRR1                                                        | <u>-</u>                                                                                                                | Jump indirect. Send contents of register pair RRR out as an address at AAAA AAAA.  (RRR0) → PM, (RRR1) → PL, PH unchanged  Exception: when JIN is located at the address (PH) 1111 1111 program control is transferred to the next page in sequence and not to the same page where the JIN instruction is located. That is, the next address is (PH+1) (RRR0) (RRR1) and not (PH) (RRR0) (RRR1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

| JUN | 0100 A <sub>3</sub> A <sub>3</sub> A <sub>3</sub> A <sub>3</sub> | A <sub>2</sub> A <sub>2</sub> A <sub>2</sub> A <sub>2</sub> A <sub>1</sub> A <sub>1</sub> A <sub>1</sub> A <sub>1</sub> | Jump unconditional to ROM address $A_3A_3A_3A_3$<br>$A_2A_2A_2A_2$ $A_1A_1A_1A_1$ .<br>$A_1A_1A_1A_1 \rightarrow P_L$ ,<br>$A_2A_2A_2A_2 \rightarrow P_M$ ,<br>$A_3A_3A_3A_3 \rightarrow P_H$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-----|------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| JMS | 0101 A <sub>3</sub> A <sub>3</sub> A <sub>3</sub> A <sub>3</sub> | A <sub>2</sub> A <sub>2</sub> A <sub>2</sub> A <sub>2</sub> A <sub>1</sub> A <sub>1</sub> A <sub>1</sub> A <sub>1</sub> | Jump to subroutine. The address of the next instruction in sequence following JMS (return address) is saved in the push down stack. Program control is transferred to the instruction located at the 12 bit address $A_3A_3A_3A_3$ $A_2A_2A_2A_2$ $A_1A_1A_1A_1$ . Execution of a return instruction (BBL) will caused the saved address to be pulled out of the stack, therefore, program control is transferred to the next sequential instruction after the last JMS. The push down stack has 4 registers. One of them is used as the program counter, therefore nesting of JMS can occur up to 3 levels. ( $P_H$ , $P_M$ , $P_L$ ) $\rightarrow$ Stack $A_1A_1A_1A_1 \rightarrow P_L$ , $A_2A_2A_2A_2 \rightarrow P_M$ , $A_3A_3A_3A_3 \rightarrow P_H$                           |
| INC | 0110 RRRR                                                        | -                                                                                                                       | Increment index register.  The 4 bit content of he designated index register is incremented by 1. The index register is set to 0 in case of overflow. The carry/link is unaffected.  (RRRR) + 1 → RRRR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| ISZ | 0111 RRRR                                                        | A <sub>2</sub> A <sub>2</sub> A <sub>2</sub> A <sub>2</sub> A <sub>1</sub> A <sub>1</sub> A <sub>1</sub> A <sub>1</sub> | Increment index register, skip if zero. Increment contents of register RRRR. Go to ROM address $A_2A_2A_2A_2$ $A_1A_1A_1A_1$ (within the same ROM that contains this ISZ instruction) if result $\neq 0$ , otherwise skip (go to the next instruction in sequence). The accumulator and carry/link are unaffected. (RRRR) + 1 $\rightarrow$ RRRR, If result = 0 (PH) $\rightarrow$ PH, (PM) $\rightarrow$ PH, (PM) $\rightarrow$ PH, (PM) $\rightarrow$ PH, $A_2A_2A_2A_2 \rightarrow$ PM, $A_1A_1A_1A_1 \rightarrow$ PL  Exception: if ISZ is located of words 0xFE and 0xFF of a ROM page, when ISZ is executed and the result is not zero, program control is transferred to the 8-bit address located on the next page in sequence and not on the same page where ISZ is located. |

| ADD | 1000 RRRR | - | Add contents of register RRRR to accumulator with carry.  The 4 bit content of the designated index register is added to the content of the accumulator with carry. The result is stored in the accumulator. The carry/link is set to 1 if a sum greater then 0xF was generated to indicate a carry out; otherwise, the carry/link is set to 0. The 4 bit content of the index register is unaffected.  (RRRR) + (ACC) + (CY) → ACC, CY                                                 |
|-----|-----------|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SUB | 1001 RRRR | - | Subtract contents of register RRRR to accumulator with borrow.  The 4 bit content of the designated register is complemented (ones complement) and added to content of the accumulator with borrow and the result is stored in the accumulator. If a borrow is generated, the carry bit is set to 0; otherwise, it is set to 1. The 4 bit content of the index register is unaffected.  (ACC) + ~(RRRR) + (CY) → ACC, CY                                                                |
| LD  | 1010 RRRR | - | Load contents of register RRRR to accumulator. The previous contents of the accumulator are lost. The 4 bit content of the index register and the carry/link bit are unaffected. (RRRR) → ACC                                                                                                                                                                                                                                                                                           |
| XCH | 1011 RRRR | - | Exchange contents of index register RRRR and accumulator. The carry/link bit is unaffected.  (ACC) → ACBR,  (RRRR) → ACC,  (ACBR) → RRRR                                                                                                                                                                                                                                                                                                                                                |
| BBL | 1100 DDDD | - | Branch back (down 1 level in stack) and load data DDDD to accumulator.  The program counter (address stack) is pushed down one level. Program control transfers to the next instruction following the last jump to subroutine (JMS) instruction.  The 4 bits of data DDDD stored in the OPA portion of the instruction are loaded to the accumulator.  BBL is used to return from subroutine to main program.  (Stack) → P <sub>L</sub> , P <sub>M</sub> , P <sub>H</sub> ;  DDDD → ACC |
| LDM | 1101 DDDD | - | Load data DDDD to accumulator. The previous contents of accumulator are lost. The carry/link bit is unaffected.  DDDD → ACC                                                                                                                                                                                                                                                                                                                                                             |

## **INPUT/OUTPUT AND RAM INSTRUCTIONS**

| MNEMONIC | 1ST BYTE  | 2ND BYTE | DESCRIPTION                                                                                                                                                        |
|----------|-----------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| WRM      | 1110 0000 | -        | Write the contents of the accumulator into the previously selected RAM main memory character. The accumulator and carry/link are unaffected. (ACC) $\rightarrow$ M |

| MNEMONIC | 1ST BYTE  | 2ND BYTE | DESCRIPTION                                                                                                                                                                                                                                                                                   |
|----------|-----------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| WMP      | 1110 0001 | -        | Write the contents of the accumulator into the previously selected RAM output ports. (Output lines) The data is available on the output pins until a new WMP is executed on the same RAM chip. The content of the accumulator and the carry/link are unaffected.  (ACC) → RAM output register |
| WRR      | 1110 0010 | -        | Write the contents of the accumulator into the previously selected ROM output ports. (I/O lines) The data is available on the output pins until a new WRR is executed on the same chip. The accumulator content and carry/link are unaffected.  (ACC) → ROM output lines                      |
| WR0      | 1110 0100 | -        | Write the contents of the accumulator into the previously selected RAM status character 0. The accumulator content and carry/link are unaffected. (ACC) $\rightarrow$ M <sub>S0</sub>                                                                                                         |
| WR1      | 1110 0101 | -        | Write the contents of the accumulator into the previously selected RAM status character 1. The accumulator content and carry/link are unaffected.<br>(ACC) $\rightarrow$ M <sub>S1</sub>                                                                                                      |
| WR2      | 1110 0110 | -        | Write the contents of the accumulator into the previously selected RAM status character 2. The accumulator content and carry/link are unaffected. (ACC) $\rightarrow$ M <sub>S2</sub>                                                                                                         |
| WR3      | 1110 0111 | -        | Write the contents of the accumulator into the previously selected RAM status character 3. The accumulator content and carry/link are unaffected. (ACC) $\rightarrow$ Ms3                                                                                                                     |
| SBM      | 1110 1000 | -        | Subtract the previously selected RAM main memory character from accumulator with borrow.  The RAM character is unaffected.  ~(M) + (ACC) + ~(CY) → ACC, CY                                                                                                                                    |
| RDM      | 1110 1001 | -        | Read the previously selected RAM main memory character into the accumulator.  The carry/link is unaffected. The 4-bit data in memory is unaffected.  (M) → ACC                                                                                                                                |
| RDR      | 1110 1010 | -        | Read the contents of the previously selected ROM input port into the accumulator. (I/O lines) The carry/link is unaffected. (ROM input lines) → ACC                                                                                                                                           |
| ADM      | 1110 1011 | -        | Add the previously selected RAM main memory character to accumulator with carry. The RAM character is unaffected.  (M) + (ACC) + (CY) → ACC, CY                                                                                                                                               |
| RD0      | 1110 1100 | -        | Read the previously selected RAM status character 0 into accumulator. The carry/link and the status character are unaffected.<br>( $M_{S0}$ ) $\rightarrow$ ACC                                                                                                                               |

| MNEMONIC | 1ST BYTE  | 2ND BYTE | DESCRIPTION                                                                                                                                                  |
|----------|-----------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RD1      | 1110 1101 | -        | Read the previously selected RAM status character 1 into accumulator. The carry/link and the status character are unaffected. $(M_{S1}) \rightarrow ACC$     |
| RD2      | 1110 1110 | -        | Read the previously selected RAM status character 2 into accumulator. The carry/link and the status character are unaffected. $(M_{S2}) \rightarrow ACC$     |
| RD3      | 1110 1111 | -        | Read the previously selected RAM status character 3 into accumulator. The carry/link and the status character are unaffected. ( $M_{S3}$ ) $\rightarrow$ ACC |

# **ACCUMULATOR GROUP INSTRUCTIONS**

| ACCOM    | CLAIOII   | anou     |                                                                                                                                                                                                                                           |
|----------|-----------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MNEMONIC | 1ST BYTE  | 2ND BYTE | DESCRIPTION                                                                                                                                                                                                                               |
| CLB      | 1111 0000 | -        | Clear both. (Accumulator and carry) 0 → ACC, 0 → CY                                                                                                                                                                                       |
| CLC      | 1111 0001 | -        | Clear carry. 0 → CY                                                                                                                                                                                                                       |
| IAC      | 1111 0010 | -        | Increment accumulator.  No overflow sets the carry/link to 0; overflow sets the carry/link to a 1.  (ACC) + 1 → ACC                                                                                                                       |
| CMC      | 1111 0011 | -        | Complement carry. ~(CY) → CY                                                                                                                                                                                                              |
| CMA      | 1111 0100 | -        | Complement accumulator. The carry link is unaffected. $\bar{A}_3\bar{A}_2\bar{A}_1\bar{A}_0 \rightarrow ACC$                                                                                                                              |
| RAL      | 1111 0101 | -        | Rotate left. (Accumulator and carry)<br>The content of the accumulator and carry/link are rotated left.<br>$CY \rightarrow A_0$ , $A_i \rightarrow A_{i+1}$ , $A_3 \rightarrow CY$                                                        |
| RAR      | 1111 0110 | -        | Rotate right. (Accumulator and carry) The content of the accumulator and carry/link are rotated right. $ A_0 \to CY, \\ A_i \to A_{i-1}, \\ CY \to A_3 $                                                                                  |
| TCC      | 1111 0111 | -        | Transmit carry to accumulator and clear carry. The accumulator is cleared. The least significant position of the accumulator is set to the value of the carry/link. The carry/link is set to 0. $0 \to ACC, \\ (CY) \to A_0, \\ 0 \to CY$ |

| MNEMONIC | 1ST BYTE  | 2ND BYTE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|----------|-----------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DAC      | 1111 1000 | -        | Decrement accumulator. A borrow sets the carry/link to 0; no borrow sets the carry/link to a 1.  (ACC) - 1 → ACC                                                                                                                                                                                                                                                                                                                                 |
| TCS      | 1111 1001 | -        | Transfer carry subtract and clear carry.  The accumulator is set to 9 if the carry/link is 0.  The accumulator is set to 10 if the carry/link is 1.  The carry/link is set to 0. $9 \rightarrow ACC$ if (CY) = 0 $10 \rightarrow ACC$ if (CY) = 1 $0 \rightarrow CY$                                                                                                                                                                             |
| STC      | 1111 1010 | -        | Set carry. 1 → CY                                                                                                                                                                                                                                                                                                                                                                                                                                |
| DAA      | 1111 1011 |          | Decimal adjust accumulator.  The accumulator is incremented by 6 if either the carry/ link is 1 or if the accumulator content is greater than 9.  The carry/link is set a 1 if the result generates a carry, otherwise it is unaffected (it is not reset).  This instruction is used when adding decimal numbers. If (ACC) > 9 or CY = 1  (ACC) + 6 → ACC  If result produces carry  1 → CY  Otherwise  CY unaffected  Otherwise  ACC unaffected |
| КВР      | 1111 1100 | -        | Keyboard process. Converts the contents of the accumulator from a one out of four code to a binary code. The carry/link is unaffected. The conversation table is shown below:  If (ACC) = 0b0000  0b0000 → ACC  Else if (ACC) = 0b0001  0b0001 → ACC  Else if (ACC) = 0b0010  0b0010 → ACC  Else if (ACC) = 0b1000  0b0011 → ACC  Else if (ACC) = 0b1000  0b0100 → ACC                                                                           |

| MNEMONIC | 1ST BYTE  | 2ND BYTE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|----------|-----------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DCL      | 1111 1101 | -        | Designate command line. The content of the three least significant accumulator bits is transferred to the command control register within CPU. This instruction provides RAM bank selection when multiple RAM banks are used. (if no DCL instruction is sent out, RAM Bank number 0 is automatically selected). DCL remains latched until is changed. The selection is made according to the following truth table.  (ACC) Bank No.  X000 0  X001 1  X010 2  X011 3  X100 4  X101 5  X110 6  x111 7 |