# FPGA Application Week 11 Exercise

# CYEE 10828241 Chen Da-Chuan

# May 8, 2023

# **Contents**

| 1   | Exerci  | se 11-1 2           |
|-----|---------|---------------------|
|     | 1.1 C   | Objective           |
|     | 1.2 C   | Operation           |
|     | 1.3 C   | Code                |
|     | 1.4 R   | Result              |
| 2   | Exerci  | se 11-2             |
| _   |         | Dbjective           |
|     |         | Operation           |
|     | _       | Code                |
|     |         | Result              |
|     |         |                     |
| 3   |         | se 11-3             |
|     |         | Objective           |
|     |         | peration            |
|     |         | Code                |
|     | 3.4 R   | Result              |
| 4   | Exerci  | se 11-4 7           |
|     | 4.1 C   | Objective           |
|     | 4.2 C   | Operation           |
|     |         | Code                |
|     | 4.4 R   | Result              |
| 5   | Exerci  | se 11-5             |
|     | 5.1 C   | Objective           |
|     |         | peration            |
|     | 5.3 C   | ode                 |
|     | 5.4 R   | Result              |
| 6   | Everci  | se 11-6             |
| Ŭ   |         | Dijective           |
|     |         | Operation           |
|     |         | Code                |
|     |         | Result              |
|     |         |                     |
| T i | et of l | Figures             |
|     | St OI   | 1164100             |
|     |         | Main file           |
|     |         | est file            |
|     | -       | xercise 11-1 Result |
|     |         | Main file           |
|     |         | est file            |
|     | 6 E     | xercise 11-2 Result |

| 7                                    | Main file                                                                                                                                                                                                                                  | 6                |
|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| 8                                    | Test file                                                                                                                                                                                                                                  | 6                |
| 9                                    | Exercise 11-3 Result                                                                                                                                                                                                                       | 7                |
| 10                                   | Main file                                                                                                                                                                                                                                  |                  |
| 11                                   | Test file                                                                                                                                                                                                                                  |                  |
| 12                                   | Exercise 11-4 Result                                                                                                                                                                                                                       | 8                |
| 13                                   | Main file                                                                                                                                                                                                                                  |                  |
| 14                                   | Test file                                                                                                                                                                                                                                  |                  |
| 15                                   | Exercise 11-5 Result                                                                                                                                                                                                                       |                  |
| 16                                   | Main file                                                                                                                                                                                                                                  |                  |
| 17                                   | Test file                                                                                                                                                                                                                                  |                  |
| 18                                   | Exercise 11-6 Result                                                                                                                                                                                                                       | 12               |
|                                      |                                                                                                                                                                                                                                            |                  |
| Listo                                | of Tables                                                                                                                                                                                                                                  |                  |
| List o                               | of Tables                                                                                                                                                                                                                                  |                  |
| List o                               |                                                                                                                                                                                                                                            | 2                |
|                                      | Of Tables  Homework 11-1 Operation detail                                                                                                                                                                                                  |                  |
| 1                                    | Homework 11-1 Operation detail                                                                                                                                                                                                             | 4                |
| 1 2                                  | Homework 11-1 Operation detail                                                                                                                                                                                                             | 4<br>4           |
| 1<br>2<br>3                          | Homework 11-1 Operation detail  Exercise 11-1 Truth Table  Homework 11-2 Operation detail  Exercise 11-2 Truth Table                                                                                                                       | 4<br>4<br>5      |
| 1<br>2<br>3<br>4                     | Homework 11-1 Operation detail                                                                                                                                                                                                             | 4<br>4<br>5      |
| 1<br>2<br>3<br>4<br>5                | Homework 11-1 Operation detail  Exercise 11-1 Truth Table  Homework 11-2 Operation detail  Exercise 11-2 Truth Table  Homework 11-3 Operation detail                                                                                       | 4<br>4<br>5<br>6 |
| 1<br>2<br>3<br>4<br>5<br>6           | Homework 11-1 Operation detail  Exercise 11-1 Truth Table  Homework 11-2 Operation detail  Exercise 11-2 Truth Table  Homework 11-3 Operation detail  Exercise 11-3 Truth Table  Homework 11-4 Operation detail                            | 4<br>5<br>6<br>7 |
| 1<br>2<br>3<br>4<br>5<br>6<br>7      | Homework 11-1 Operation detail  Exercise 11-1 Truth Table  Homework 11-2 Operation detail  Exercise 11-2 Truth Table  Homework 11-3 Operation detail  Exercise 11-3 Truth Table                                                            | 4 5 6 7 8        |
| 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8 | Homework 11-1 Operation detail  Exercise 11-1 Truth Table  Homework 11-2 Operation detail  Exercise 11-2 Truth Table  Homework 11-3 Operation detail  Exercise 11-3 Truth Table  Homework 11-4 Operation detail  Exercise 11-4 Truth Table |                  |

### 1 Exercise 11-1

### 1.1 Objective

12

Create a stack circuit, which writes program counter to a designated stack location when enabled. Also export the specified stack location value if its told to write.

### 1.2 Operation

Table 1: Homework 11-1 Operation detail

| type  | var  | operation                                            |
|-------|------|------------------------------------------------------|
| input | PCX  | program counter, which instruction is being executed |
| input | clk  | clock signal                                         |
| input | SP   | stack pointer, where to store PCX                    |
| input | PUSH | push signal, when high, store PCX to stack           |
| input | STKO | stack output, output the stored PCX specified by SP  |

#### **1.3** Code

Figure 2: Test file

Figure 1: Main file

- 1. Figure 1 Line1-6: Declare module name, input and output.
- 2. Figure 1 Line7-22: If triggered by clock signal, and if write enable is true, write PCX to specified stack location.
- 3. Figure 1 Line24-39: If triggered by pointer, output the specified stack location.
- 4. Figure 2 Line1-6: Define time unit and precision, module name, registers and wires.
- 5. Figure 2 Line8-8: Include main file.
- 6. Figure 2 Line10-17: Set initial value for PCX, clk, PUSH, and SP. At 400ns, set PUSH to 1.
- 7. Figure 2 Line18-18: Every 50ns, alternate clk between 0 and 1.
- 8. Figure 2 Line19-19: Every 100ns, add PCX by 1.
- 9. Figure 2 Line20-20: Every 100ns, add SP by 1.



Figure 3: Exercise 11-1 Result

Table 2: Exercise 11-1 Truth Table

| PCX (12'h)  | 2fc | 2fd | 2fe | 2ff | 300 | 301 | 302 | 303 | 304 | 305 |
|-------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| PUSH (1'b)  | 0   | 0   | U   | 0   | 1   | 1   | 1   | 1   | 1   | 1   |
| SP (4'h)    | 0   | 1   | 2   | 3   | 4   | 5   | 6   | 7   | 0   | 1   |
|             |     |     |     |     |     |     |     |     |     |     |
| STKO (12'h) | 000 | 000 | 000 | 000 | 300 | 301 | 302 | 303 | 304 | 305 |

### 2 Exercise 11-2

### 2.1 Objective

Code a stack pointer circuit which changes stack pointer location according to PUSH and POP signal.

### 2.2 Operation

Table 3: Homework 11-2 Operation detail

| type   | var  | operation                                                     |
|--------|------|---------------------------------------------------------------|
| input  | PUSH | push signal, point the stack pointer to the previous location |
| input  | POP  | pop signal, point the stack pointer to the next location      |
| input  | clk  | clock signal                                                  |
| output | SP   | stack pointer                                                 |

#### **2.3** Code

```
1 module sp_v (PUSH, POP,clk,SP);
2 input PUSH,POP,clk;
3 output[2:0] SP;
4 reg [2:0] SP;
5 always @(posedge clk)
6 Begin
7 if (POP==1)
8 SP=SP+1;
9 else if (PUSH ==1)
10 SP=SP-1;
end
12 endmodule
```

Figure 4: Main file

Figure 5: Test file

- 1. Figure 4 Line1-4: Declare module name, input and output.
- 2. Figure 4 Line7-8: If clock is triggered, if POP signal is 1, SP will be added by 1.
- 3. Figure 4 Line9-10: If clock is triggered, if PUSH signal is 1, SP will be subtracted by 1.
- 4. Figure 5 Line1-4: Define time scale, module name, registers, and wires.
- 5. Figure 5 Line6-6: Include main file.
- 6. Figure 5 Line7-12: Set initial value of PUSH, POP, and clk signals.
- 7. Figure 5 Line14-14: Every 50ns, alternate clock signal.
- 8. Figure 5 Line15-15: Every 100ns, alternate POP signal.
- 9. Figure 5 Line16-16: Every 200ns, alternate PUSH signal.

#### 2.4 Result



Figure 6: Exercise 11-2 Result

Table 4: Exercise 11-2 Truth Table

| clk↑(ns)    | 50                     | 150                              | 250                    | 350                              | 450                    | 550                              | 650                    | 750                              | 850                    | 950                              |
|-------------|------------------------|----------------------------------|------------------------|----------------------------------|------------------------|----------------------------------|------------------------|----------------------------------|------------------------|----------------------------------|
| PUSH (1'b)  | 0                      | 0                                | 1                      | 1                                | 0                      | 0                                | 1                      | 1                                | 0                      | 0                                |
| POP         | 1                      | 0                                | 1                      | 0                                | 1                      | 0                                | 1                      | 0                                | 1                      | 0                                |
| SP (4'h)    | 1                      | 1                                | 2                      | 1                                | 2                      | 2                                | 3                      | 2                                | 3                      | 3                                |
| description | POP=1<br>SP+=1<br>pass | POP=0<br>PUSH=0<br>SP=SP<br>pass | POP=1<br>SP+=1<br>pass | POP=0<br>PUSH=1<br>SP-=1<br>pass | POP=1<br>SP+=1<br>pass | POP=0<br>PUSH=0<br>SP=SP<br>pass | POP=1<br>SP+=1<br>pass | POP=0<br>PUSH=1<br>SP-=1<br>pass | POP=1<br>SP+=1<br>pass | POP=0<br>PUSH=0<br>SP=SP<br>pass |

### 3 Exercise 11-3

#### 3.1 Objective

Create a PC counter module which can return to stack pointer location, jump to specified location, or keep pointer at the next location.

#### 3.2 Operation

Table 5: Homework 11-3 Operation detail

| type   | var  | operation                                                 |
|--------|------|-----------------------------------------------------------|
| input  | clk  | clock signal                                              |
| input  | RET  | return signal, return to pointer poped from stack         |
| input  | JUMP | jump signal, jump to current pointer add specified number |
| input  | STKO | receive poped stack pointer location                      |
| input  | NUM  | receive number to jump from current location              |
| output | PC   | program counter                                           |

#### **3.3** Code

```
module pccounter_v(clk, RET, JUMP, STKO, NUM, PC);
input clk, RET, JUMP;
input [11:0] STKO, NUM;
output [11:0] PC;
feg [11:0] PC;
always @(posedge clk)
begin
if (RET==1)
PC = STKO;
else if (JUMP==1)
PC = PC+NUM;
else
PC=PC+1;
end
endmodule
```

Figure 7: Main file

Figure 8: Test file

- 1. Figure 7 Line1-5: Declare module name, input, and output.
- 2. Figure 7 Line9-10: If triggered by clock, if RET is 1, export PC as STKO.
- 3. Figure 7 Line11-12: If triggered by clock, if JUMP is 1, export PC as PC+NUM.
- 4. Figure 7 Line13-14: If triggered by clock, if RET and JUMP are not 1, export PC as PC+1.
- 5. Figure 8 Line1-5: Define time scale, module name, registers and wires.
- 6. Figure 8 Line9-10: Include main file.
- 7. Figure 8 Line11-17: Set initial value for clk, RET, JUMP, STKO, and NUM.
- 8. Figure 8 Line20-20: Every 50ns, alternate clk between 0 and 1.
- 9. Figure 8 Line21-21: Every 100ns, alternate RET between 0 and 1.
- 10. Figure 8 Line22-22: Every 200ns, alternate JUMP between 0 and 1.



Figure 9: Exercise 11-3 Result

Table 6: Exercise 11-3 Truth Table

| clk↑(ns)    | 50                                 | 150                      | 250                              | 350                      | 450                                | 550                      | 650                              | 750                      | 850                                | 950                      |
|-------------|------------------------------------|--------------------------|----------------------------------|--------------------------|------------------------------------|--------------------------|----------------------------------|--------------------------|------------------------------------|--------------------------|
| RET (1'b)   | 0                                  | 1                        | 0                                | 1                        | 0                                  | 1                        | 0                                | 1                        | 0                                  | 1                        |
| JUMP (1'b)  | 1                                  | 1                        | 0                                | 0                        | 1                                  | 1                        | 0                                | 0                        | 1                                  | 1                        |
| STKO (12'h) | 168                                | 168                      | 168                              | 168                      | 168                                | 168                      | 168                              | 168                      | 168                                | 168                      |
| NUM (12'h)  | 486                                | 486                      | 486                              | 486                      | 486                                | 486                      | 486                              | 486                      | 486                                | 486                      |
| PC (12'h)   | 486                                | 168                      | 169                              | 168                      | 5ee                                | 168                      | 169                              | 168                      | 5ee                                | 168                      |
| description | RET=0<br>JUMP=1<br>PC+=NUM<br>pass | RET=1<br>PC=STKO<br>pass | RET=0<br>JUMP=0<br>PC+=1<br>pass | RET=1<br>PC=STKO<br>pass | RET=0<br>JUMP=1<br>PC+=NUM<br>pass | RET=1<br>PC=STKO<br>pass | RET=0<br>JUMP=0<br>PC+=1<br>pass | RET=1<br>PC=STKO<br>pass | RET=0<br>JUMP=1<br>PC+=NUM<br>pass | RET=1<br>PC=STKO<br>pass |

# 4 Exercise 11-4

### 4.1 Objective

Create a module that can generate condition code for control system 2.

### 4.2 Operation

Table 7: Homework 11-4 Operation detail

| type   | var  | operation                           |
|--------|------|-------------------------------------|
| input  | PROM | program in rom                      |
| input  | ALU  | ALU module output signal            |
| output | tcnd | condition code for control system 2 |

#### **4.3** Code

Figure 11: Test file

Figure 10: Main file

- 1. Figure 10 Line1-5: Declare module name, input and output.
- 2. Figure 10 Line7-20: If either PROM or ALU is triggered, assign tend value based on different cases of PROM value.
- 3. Figure 11 Line1-6: Define time scale, module name, registers and wires.
- 4. Figure 11 Line9-9: Include main file.
- 5. Figure 11 Line10-14: Define initial value for PROM and ALU.
- 6. Figure 11 Line16-16: Every 50ns, add 1 to PROM.
- 7. Figure 11 Line17-17: Every 50ns, add 1 to ALU.

#### 4.4 Result



Figure 12: Exercise 11-4 Result

Table 8: Exercise 11-4 Truth Table

| clk↑ (ns)  | 25  | 75  | 125 | 175 | 225 | 275 | 775 | 825 | 875 | 925 |
|------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| PROM (4'h) | 0   | 1   | 2   | 3   | 4   | 5   | f   | 0   | 1   | 2   |
| ALU (12'h) | 0fa | 0fb | 0fc | 0fd | 0fe | 0ff | 109 | 10a | 10b | 10c |
|            |     |     |     |     |     |     |     |     |     |     |
| tcnd (1'b) | 0   | 1   | 1   | 1   | 0   | 1   | 0   | 0   | 1   | 1   |

#### **Exercise 11-5**

#### Objective **5.1**

Code the first part of controller. Ultimatily, the controller can execute base instructions like RET, JUMP, CALL, JZ, JNZ, JC, JNC, Not jump instruction.

#### 5.2 Operation

| type | var              | operation        |
|------|------------------|------------------|
| :    | -11 <sub>-</sub> | ala ala atama al |

Table 9: Homework 11-5 Operation detail

| type   | var   | operation      |
|--------|-------|----------------|
| input  | clk   | clock signal   |
| input  | PROM  | program in rom |
| input  | JUMP2 |                |
| input  | JUMP3 |                |
| output | JUMP1 |                |
| output | RET1  |                |
| output | PUSH1 |                |
| output | WE1   |                |

#### Code **5.3**

```
module controller1_v (clk,PROM,JUMP2,JUMP3,JUMP1,RET1,PUSH1,WE1);
input [3:0] PROM;
input clk, JUMP2, JUMP3;
output JUMP1, RET1,PUSH1,WE1;
reg JUMP1, RET1,PUSH1,WE1;
always @(posedge clk)
JUMP1=0;
RET1=0;
PUSH1=0;
                              (PROM)
                                 RET1 = ~(JUMP2 | JUMP3 );
JUMP1 = ~(JUMP2 | JUMP3 );
                             begin
JUMP1 = ~(JUMP2 | JUMP3 );
         PUSH1 = ~(JUMP2 |
JUMP1 = ~(JUMP2 |
                                       7, : JUMP1 = ~( JUMP2 | JUMP3 );
, 11, 12, 13, 14, 15 : WE1 = ~( JUMP2 | JUMP3 );
begin
JUMP1=0;
                                         RET1=0:
                                         PUSH1=0:
             endmodule
```

```
`timescale 1 ns/1 ns
module test_controller1;
reg [3:0] PROM;
reg clk, JUMP2, JUMP3;
wire JUMP1,RET1,PUSH1,WE1;
end
always #50 clk = ~clk;
always #100 PROM = PROM + 1
always #100 JUMP2 = ~JUMP2;
always #100 JUMP3 = ~JUMP3;
  endmodule
```

Figure 14: Test file

Figure 13: Main file

- 1. Figure 13 Line1-5: Declare module name, input and output.
- 2. Figure 13 Line8-11: If triggered by clock, reset JUMP1, RET1, PUSH1 and WE1.
- 3. Figure 13 Line13-25: If triggered by clock, assign RET1, PUSH1, JUMP1, and WE1 with corresponding value in truth table.
- 4. Figure 14 Line1-5: Define time scale, module name, registers, and wires.
- 5. Figure 14 Line9-9: Include main file.
- 6. Figure 14 Line11-17: Set initial value for registers.
- 7. Figure 14 Line18-18: Every 50ns, alternate clock signal.

- 8. Figure 14 Line19-19: Every 100ns, add PROM value by 1.
- 9. Figure 14 Line20-20: Every 100ns, alternate JUMP2 signal.
- 10. Figure 14 Line21-21: Every 100ns, alternate JUMP3 signal.



Figure 15: Exercise 11-5 Result

Table 10: Exercise 11-5 Truth Table

| clk↑(ns)    | 50                            | 150                                                    | 250                                        | 350                                                     | 450                                        | 550                                        | 650                                        | 750                                        | 850                                      | 950                                      |
|-------------|-------------------------------|--------------------------------------------------------|--------------------------------------------|---------------------------------------------------------|--------------------------------------------|--------------------------------------------|--------------------------------------------|--------------------------------------------|------------------------------------------|------------------------------------------|
| PROM (4'b)  | 0000                          | 0001                                                   | 0010                                       | 0011                                                    | 0100                                       | 0101                                       | 0110                                       | 0111                                       | 1000                                     | 1001                                     |
| JUMP2 (1'b) | 0                             | 1                                                      | 0                                          | 1                                                       | 0                                          | 1                                          | 0                                          | 1                                          | 0                                        | 1                                        |
| JUMP3 (1'b) | 0                             | 1                                                      | 0                                          | 1                                                       | 0                                          | 1                                          | 0                                          | 1                                          | 0                                        | 1                                        |
| JUMP1 (1'b) | 0                             | 0                                                      | 1                                          | 0                                                       | 1                                          | 0                                          | 1                                          | 0                                          | 0                                        | 0                                        |
| RET1 (1'b)  | 0                             | 0                                                      | 0                                          | 0                                                       | 0                                          | 0                                          | 0                                          | 0                                          | 0                                        | 0                                        |
| PUSH1 (1'b) | 0                             | 0                                                      | 0                                          | 0                                                       | 0                                          | 0                                          | 0                                          | 0                                          | 0                                        | 0                                        |
| WE1 (1'b)   | 0                             | 0                                                      | 0                                          | 0                                                       | 0                                          | 0                                          | 0                                          | 0                                          | 1                                        | 0                                        |
| description | PROM=0<br>set to zero<br>pass | PROM=1 RET1= ~(JUMP2 JUMP3) JUMP1= ~(JUMP2 JUMP3) pass | PROM=2<br>JUMP1=<br>~(JUMP2 JUMP3)<br>pass | PROM=3 PUSH1= ~(JUMP2 JUMP3) JUMP1= ~(JUMP2 JUMP3) pass | PROM=4<br>JUMP1=<br>~(JUMP2 JUMP3)<br>pass | PROM=5<br>JUMP1=<br>~(JUMP2 JUMP3)<br>pass | PROM=6<br>JUMP1=<br>~(JUMP2 JUMP3)<br>pass | PROM=7<br>JUMP1=<br>~(JUMP2 JUMP3)<br>pass | PROM=8<br>WE1=<br>~(JUMP2 JUMP3)<br>pass | PROM=9<br>WE1=<br>~(JUMP2 JUMP3)<br>pass |

### 6 Exercise 11-6

### 6.1 Objective

Create second part of the controller.

#### 6.2 Operation

Table 11: Homework 11-6 Operation detail

| type   | var     | operation                   |  |  |  |  |  |
|--------|---------|-----------------------------|--|--|--|--|--|
| input  | clk     | clock signal                |  |  |  |  |  |
| input  | PROM    | program in rom              |  |  |  |  |  |
| input  | tcnd    | condition value from ex11-4 |  |  |  |  |  |
| output | JUMP1   |                             |  |  |  |  |  |
| output | JUMP2   |                             |  |  |  |  |  |
| output | JUMP3   |                             |  |  |  |  |  |
| output | TEMPRET |                             |  |  |  |  |  |
| output | RET1    |                             |  |  |  |  |  |
| output | PUSH1   |                             |  |  |  |  |  |
| output | PUSH2   |                             |  |  |  |  |  |
| output | WE1     |                             |  |  |  |  |  |
| output | WE2     |                             |  |  |  |  |  |

#### 6.3 Code

Figure 16: Main file

Figure 17: Test file

- 1. Figure 16 Line1-6: Declare module name, input and output.
- 2. Figure 16 Line8-10: Include first part of controller.
- 3. Figure 16 Line15-21: If triggered by clock, assign corresponding value to JUMP2, JUMP3, PUSH2, WE2 from truth table.
- 4. Figure 17 Line1-6: Define time scale, module name, registers and wires.
- 5. Figure 17 Line10-13: Include main file.
- 6. Figure 17 Line14-19: Set initial value of PROM, clk, and tcnd.
- 7. Figure 17 Line21-21: Every 50ns, alternate clock value.
- 8. Figure 17 Line22-22: Every 100ns, add 1 to PROM.



Figure 18: Exercise 11-6 Result

Table 12: Exercise 11-6 Truth Table

| clk↑ (ns)     | 50                                                                                                    | 150  | 250  | 350  | 450  | 550  | 650  | 750  | 850  | 950  |
|---------------|-------------------------------------------------------------------------------------------------------|------|------|------|------|------|------|------|------|------|
| PROM (4'b)    | 0000                                                                                                  | 0001 | 0010 | 0011 | 0100 | 0101 | 0110 | 0111 | 1000 | 1001 |
| tcnd (1'b)    | 1                                                                                                     | 1    | 1    | 1    | 1    | 1    | 1    | 1    | 1    | 1    |
| JUMP1 (1'b)   | 0                                                                                                     | 1    | 1    | 0    | 0    | 1    | 1    | 0    | 0    | 0    |
| JUMP2 (1'b)   | 0                                                                                                     | 0    | 1    | 0    | 0    | 0    | 1    | 0    | 0    | 0    |
| JUMP3 (1'b)   | 0                                                                                                     | 0    | 0    | 1    | 0    | 0    | 0    | 1    | 0    | 0    |
| TEMPRET (1'b) | 0                                                                                                     | 1    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |
| RET1 (1'b)    | 0                                                                                                     | 1    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |
| PUSH1 (1'b)   | 0                                                                                                     | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |
| PUSH2 (1'b)   | 0                                                                                                     | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |
| WE1 (1'b)     | 0                                                                                                     | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 1    |
| WE2 (1'b)     | 0                                                                                                     | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |
| description   | JUMP2=~JUMP2& ~JUMP3&ttcnd&JUMP1<br>JUMP3=JUMP2<br>PUSH2=~JUMP2&~JUMP3&PUSH1<br>WE2=~JUMP2&~JUMP3&WE1 |      |      |      |      |      |      |      |      |      |