# MICROCHIP SAM E70/S70/V70/V71 Family

# SAM E70/S70/V70/V71 Family Silicon Errata and Data Sheet Clarification

# **SAM E70/S70/V70/V71 Family**

The SAM E70/S70/V70/V71 family of devices that you have received conform functionally to the current Device Data Sheet (DS60001527E), except for the anomalies described in this document.

The silicon issues discussed in the following pages are for silicon revisions with the Device and Revision IDs listed in the following tables. The silicon issues are summarized in 1. Silicon Issue Summary.

The errata described in this document will be addressed in future revisions of the SAM E70/S70/V70/V71 family silicon.

Note: This document summarizes all silicon errata issues from all revisions of silicon, previous as well as current.

Data Sheet clarifications and corrections (if applicable) are located in 25. Data Sheet Clarifications, following the discussion of silicon issues.

The Device and Revision ID values for the various SAM E70/S70/V70/V71 family silicon revisions are shown in the following tables.

**Table 1. SAM E70 Silicon Device Identification** 

| Part Number | Device Ide       | entification      | Revision<br>(CHIPID_CIDR.VERSION[4:0]) |     |  |
|-------------|------------------|-------------------|----------------------------------------|-----|--|
|             | CHPID_CIDR[31:0] | CHIPID_EXID[31:0] | A                                      | В   |  |
| SAME70Q19   | 0xA10D_0A0x      | 0x00000002        |                                        |     |  |
| SAME70Q20   | 0xA102_0C0x      | 0x00000002        |                                        |     |  |
| SAME70Q21   | 0xA102_0E0x      | 0x00000002        |                                        |     |  |
| SAME70N19   | 0xA10D_0A0x      | 0x0000001         |                                        |     |  |
| SAME70N20   | 0xA102_0C0x      | 0x0000001         | 0x0                                    | 0x1 |  |
| SAME70N21   | 0xA102_0E0x      | 0x0000001         |                                        |     |  |
| SAME70J19   | 0xA10D_0A0x      | 0x00000000        |                                        |     |  |
| SAME70J20   | 0xA102_0C0x      | 0x00000000        |                                        |     |  |
| SAME70J21   | 0xA102_0E0x      | 0x00000000        |                                        |     |  |

Table 2. SAM S70 Silicon Device Identification

| Part Number | Device Ide                         | entification | Revision (CHIPID_CIDR.VERSION[4:0]) |     |  |
|-------------|------------------------------------|--------------|-------------------------------------|-----|--|
|             | CHPID_CIDR[31:0] CHIPID_EXID[31:0] |              | Α                                   | В   |  |
| SAMS70Q19   | 0xA11D_0A0x                        | 0x00000002   |                                     |     |  |
| SAMS70Q20   | 0xA112_0C0x                        | 0x00000002   |                                     |     |  |
| SAMS70Q21   | 0xA112_0E0x                        | 0x00000002   |                                     |     |  |
| SAMS70N19   | 0xA11D_0A0x                        | 0x0000001    |                                     |     |  |
| SAMS70N20   | 0xA112_0C0x                        | 0x0000001    | 0x0                                 | 0x1 |  |
| SAMS70N21   | 0xA112_0E0x                        | 0x0000001    |                                     |     |  |
| SAMS70J19   | 0xA11D_0A0x                        | 0x00000000   |                                     |     |  |
| SAMS70J20   | 0xA112_0C0x                        | 0x00000000   |                                     |     |  |
| SAMS70J21   | 0xA112_0E0x                        | 0x00000000   |                                     |     |  |

**Table 3. SAM V70 Silicon Device Identification** 

| Part Number | Device Ide       | entification      | Revision<br>(CHIPID_CIDR.VERSION[4:0]) |     |  |
|-------------|------------------|-------------------|----------------------------------------|-----|--|
|             | CHPID_CIDR[31:0] | CHIPID_EXID[31:0] | A                                      | В   |  |
| SAMV70Q19   | 0xA13D_0A0x      | 0x00000002        |                                        |     |  |
| SAMV70Q20   | 0xA132_0C0x      | 0x00000002        |                                        |     |  |
| SAMV70N19   | 0xA13D_0A0x      | 0x0000001         | 0x0                                    | 0x1 |  |
| SAMV70N20   | 0xA132_0C0x      | 0x0000001         | UXU                                    | UXI |  |
| SAMV70J19   | 0xA13D_0A0x      | 0x00000000        |                                        |     |  |
| SAMV70J20   | 0xA132_0C0x      | 0x0000000         |                                        |     |  |

**Table 4. SAM V71 Silicon Device Identification** 

| Part Number | Device Ide       | entification      | Revision (CHIPID_CIDR.VERSION[4:0]) |     |  |
|-------------|------------------|-------------------|-------------------------------------|-----|--|
|             | CHPID_CIDR[31:0] | CHIPID_EXID[31:0] | A                                   | В   |  |
| SAMV71Q19   | 0xA12D_0A0x      | 0x00000002        |                                     |     |  |
| SAMV71Q20   | 0xA122_0C0x      | 0x00000002        |                                     |     |  |
| SAMV71Q21   | 0xA122_0E0x      | 0x00000002        |                                     |     |  |
| SAMV71N19   | 0xA12D_0A0x      | 0x0000001         |                                     |     |  |
| SAMV71N20   | 0xA122_0C0x      | 0x0000001         | 0x0                                 | 0x1 |  |
| SAMV71N21   | 0xA122_0E0x      | 0x0000001         |                                     |     |  |
| SAMV71J19   | 0xA12D_0A0x      | 0x0000000         |                                     |     |  |
| SAMV71J20   | 0xA122_0C0x      | 0x0000000         |                                     |     |  |
| SAMV71J21   | 0xA122_0E0x      | 0x0000000         |                                     |     |  |

## Note:

1. Refer to the "Chip Identifier (CHIPID)" section in the current Device Data Sheet (DS60001527E) for detailed information on Chip Identification and Revision IDs for your specific device.

# **Table of Contents**

| SAI | M E70/S70/V70/V71 Family                               | 1  |  |  |  |  |  |  |
|-----|--------------------------------------------------------|----|--|--|--|--|--|--|
| 1.  | Silicon Issue Summary                                  | 7  |  |  |  |  |  |  |
| 2.  | Analog Front-End Controller (AFEC)                     |    |  |  |  |  |  |  |
|     | 2.1. Write Protection                                  | 10 |  |  |  |  |  |  |
|     | 2.2. Performance                                       | 10 |  |  |  |  |  |  |
|     | 2.3. AOFF bit                                          | 10 |  |  |  |  |  |  |
| 3.  | Arm® Cortex®-M7                                        | 11 |  |  |  |  |  |  |
|     | 3.1. Arm Cortex-M7                                     | 11 |  |  |  |  |  |  |
| 4.  | Boundary Scan Mode                                     | 12 |  |  |  |  |  |  |
|     | 4.1. Internal Regulator                                | 12 |  |  |  |  |  |  |
| 5.  | Device                                                 | 13 |  |  |  |  |  |  |
|     | 5.1. AHB Peripheral (AHBP) Port Frequency Ratio        |    |  |  |  |  |  |  |
|     | 5.2. AHB Client (AHBS) Port Latency Access             |    |  |  |  |  |  |  |
|     | 5.3. Reserved                                          | 13 |  |  |  |  |  |  |
| 6.  | Extended DMA Controller (XDMAC)                        | 14 |  |  |  |  |  |  |
|     | 6.1. TCM Accesses                                      | 14 |  |  |  |  |  |  |
|     | 6.2. Byte and Half-Word Accesses                       | 14 |  |  |  |  |  |  |
|     | 6.3. Request Overflow Error                            | 14 |  |  |  |  |  |  |
| 7.  | Fast Flash Programming Interface (FFPI)                | 15 |  |  |  |  |  |  |
|     | 7.1. Flash Programming                                 | 15 |  |  |  |  |  |  |
| 8.  | Ethernet MAC (GMAC)                                    | 16 |  |  |  |  |  |  |
|     | 8.1. Priority Queues                                   | 16 |  |  |  |  |  |  |
| 9.  | Inter-IC Sound Controller (I2SC)                       | 17 |  |  |  |  |  |  |
|     | 9.1. Module Availability                               | 17 |  |  |  |  |  |  |
|     | 9.2. Corrupted First Sent Data                         | 17 |  |  |  |  |  |  |
| 10. | Controller Area Network (MCAN)                         | 18 |  |  |  |  |  |  |
|     | 10.1. Non-ISO Operation                                | 18 |  |  |  |  |  |  |
|     | 10.2. MCAN_CCCR Register                               |    |  |  |  |  |  |  |
|     | 10.3. Transmitter Delay Compensation Value (TDCV) Bits |    |  |  |  |  |  |  |
|     | 10.4. MCAN_PSR Register                                |    |  |  |  |  |  |  |
|     | 10.5. MCAN_IR Register                                 |    |  |  |  |  |  |  |
|     | 10.6. MCAN_IE Register                                 |    |  |  |  |  |  |  |
|     | 10.7. MCAN_ILS Register                                |    |  |  |  |  |  |  |
|     | 10.8. MCAN Data Bit Timing and Prescaler Register      |    |  |  |  |  |  |  |
|     | 10.9. MCAN Transmitter Policy Companyation Register    |    |  |  |  |  |  |  |
|     | 10.10. MCAN Transmitter Delay Compensation Register    |    |  |  |  |  |  |  |
|     |                                                        |    |  |  |  |  |  |  |
| 11. | Parallel Input/Output (PIO)                            | 22 |  |  |  |  |  |  |

|     | 11.1. PIO Line Configuration for AFEC and DACC Analog Inputs    | 22 |  |  |  |  |  |
|-----|-----------------------------------------------------------------|----|--|--|--|--|--|
| 12. | Power Management Controller (PMC)                               | 23 |  |  |  |  |  |
|     | 12.1. Wait Mode Exit Fail from Flash                            |    |  |  |  |  |  |
|     | 12.2. PMC_OCR Register Calibration Reporting                    | 23 |  |  |  |  |  |
| 13. | Quad Serial Peripheral Interface (QSPI)                         | 24 |  |  |  |  |  |
|     | 13.1. Module Hangs with Long DLYCS                              | 24 |  |  |  |  |  |
|     | 13.2. WDRBT bit                                                 | 24 |  |  |  |  |  |
| 14. | Real-Time Clock (RTC)                                           | 25 |  |  |  |  |  |
|     | 14.1. RTC_CALR Reset Value                                      | 25 |  |  |  |  |  |
| 15. | SDRAM Controller (SDRAMC)                                       | 26 |  |  |  |  |  |
|     | 15.1. Reserved                                                  | 26 |  |  |  |  |  |
|     | 15.2. Reserved                                                  |    |  |  |  |  |  |
|     | 15.3. Reserved                                                  |    |  |  |  |  |  |
|     | 15.4. SDRAM Support                                             | 26 |  |  |  |  |  |
| 16. | Static Memory Controller (SMC)                                  | 27 |  |  |  |  |  |
|     | 16.1. SMC_WPSR Register Write Protection                        | 27 |  |  |  |  |  |
| 17. | Serial Synchronous Controller (SSC)                             | 28 |  |  |  |  |  |
|     | 17.1. Inverted Left/Right Channels                              | 28 |  |  |  |  |  |
|     | 17.2. Unexpected TD Output Delay                                | 28 |  |  |  |  |  |
| 18. | Supply Controller (SUPC)                                        |    |  |  |  |  |  |
|     | 18.1. Write-Protection                                          |    |  |  |  |  |  |
|     | 18.2. Programmable Clock Controller                             | 29 |  |  |  |  |  |
| 19. | TWI High-Speed (TWIHS)                                          | 30 |  |  |  |  |  |
|     | 19.1. I <sup>2</sup> C Hold Timing Incompatibility              |    |  |  |  |  |  |
|     | 19.2. Clear Command                                             | 30 |  |  |  |  |  |
| 20. | Universal Synchronous Asynchronous Receiver Transmitter (USART) | 31 |  |  |  |  |  |
|     | 20.1. Flow Control with DMA                                     | 31 |  |  |  |  |  |
|     | 20.2. Bad Frame Detection                                       | 31 |  |  |  |  |  |
| 21. | USB High-Speed (USBHS)                                          | 32 |  |  |  |  |  |
|     | 21.1. USBHS Host Does Not Function in Low-Speed Mode            | 32 |  |  |  |  |  |
|     | 21.2. 64-pin LQFP Package                                       |    |  |  |  |  |  |
|     | 21.3. No DMA for Endpoint 7                                     |    |  |  |  |  |  |
|     | 21.4. USBHS Detach Can Fail While SE0 Condition Exists          | 32 |  |  |  |  |  |
| 22. | Digital-to-Analog Converter Controller (DACC)                   |    |  |  |  |  |  |
|     | 22.1. Interpolation Mode                                        | 34 |  |  |  |  |  |
| 23. | Reset Controller (RSTC)                                         | 35 |  |  |  |  |  |
|     | 23.1. Watchdog Reset                                            | 35 |  |  |  |  |  |
| 24  | Image Sensor Interface (ISI)                                    | 36 |  |  |  |  |  |

| 24.1. Greyscale Little Endian              | 36 |
|--------------------------------------------|----|
| 25. Data Sheet Clarifications              | 37 |
| 25.1. Controller Area Network (MCAN)       | 37 |
| 26. Appendix A: Revision History           | 38 |
| The Microchip Web Site                     | 40 |
| Customer Change Notification Service       | 40 |
| Customer Support                           | 40 |
| Microchip Devices Code Protection Feature  | 40 |
| Legal Notice                               | 41 |
| Trademarks                                 | 41 |
| Quality Management System Certified by DNV | 41 |
| Worldwide Sales and Service                | 42 |

# 1. Silicon Issue Summary

Table 1-1. Silicon Issue Summary

| Module                | Feature                                                | Errata | Summary                                                                                                                                                                                                                                                                           |   | Affected Silicon<br>Revisions |  |
|-----------------------|--------------------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-------------------------------|--|
|                       |                                                        | Number |                                                                                                                                                                                                                                                                                   | А | В                             |  |
| AFEC                  | Write Protection                                       | 2.1    | The AFEC Channel Selection (AFEC_CSELR) register is not write-protected.                                                                                                                                                                                                          | Х | Х                             |  |
| AFEC                  | Performance                                            | 2.2    | The AFEC is sensitive to noise. Too much noise may lead to reduced AFEC performance, especially INL, DNL and SNR.                                                                                                                                                                 | Х | Х                             |  |
| AFEC                  | AOFF bit                                               | 2.3    | Changing the Analog Offset (AOFF) bit in the AFEC Channel Offset Compensation (AFEC_COCR) register during conversions is not safe.                                                                                                                                                | х | х                             |  |
| ARM Cortex-M7         | ARM® Cortex®-M7                                        | 3.1    | All issues related to the ARM r0p1 (for MRLA) and r1p1 (and MRLB) cores are described on the ARM site.                                                                                                                                                                            | Х | х                             |  |
| Boundary Scan<br>Mode | Internal Regulator                                     | 4.1    | The internal regulator is OFF in Boundary Scan mode.                                                                                                                                                                                                                              | х |                               |  |
| Device                | AHB Peripheral (AHBP)                                  | 5.1    | Peripheral accesses done through the AHBP with a Core/Bus ratio of 1/3 and 1/4 may lead to unpredictable results.                                                                                                                                                                 | Х | х                             |  |
| Device                | AHB Client (AHBS) Port<br>Latency Access               | 5.2    | DMA accesses done through the AHBS to the TCM with a Core/Bus ratio of 1/2, 1/3, and 1/4 may lead to latency due to one Wait state added to the access from the bus to AHBS.                                                                                                      | Х | х                             |  |
| Device                | Reserved                                               | 5.3    | Reserved                                                                                                                                                                                                                                                                          |   |                               |  |
| XDMAC                 | TCM Accesses                                           | 6.1    | If TCM accesses are generated through the AHBS port of the core, only 32-bit accesses are supported.                                                                                                                                                                              | Х |                               |  |
| XDMAC                 | Byte and Half-Word Accesses                            | 6.2    | If XDMAC is used to transfer 8-bit or 16-bit data in Fixed Source Address mode or Fixed Destination Address mode, source and destination addresses are incremented by 8-bit or 16-bit.                                                                                            | Х | Х                             |  |
| XDMAC                 | Request Overflow Error                                 | 6.3    | When a DMA memory-to-memory transfer is performed, if the hardware request line selected by the field PERID bit in the XDMAC_CCx register toggles when the copy is enabled, the Request Overflow Error Interrupt Status (ROIS) bit in the XDMAC_CISx register is set incorrectly. | х | x                             |  |
| FFPI                  | Flash Programming                                      | 7.1    | The FFPI programs only 1 MB of Flash memory.                                                                                                                                                                                                                                      | Х |                               |  |
| GMAC                  | Priority Queues                                        | 8.1    | Only three priority queues are available.                                                                                                                                                                                                                                         | Х |                               |  |
| I2SC                  | Module Availability                                    | 9.1    | The Inter-IC Sound Controller (I2SC) is not available.                                                                                                                                                                                                                            | Х |                               |  |
| I2SC                  | Corrupted First Sent Data                              | 9.2    | Immediately after the I2SC module is reset, the first data sent by the controller on the Serial Data Output (I2SC_DO) line is corrupted.                                                                                                                                          |   | х                             |  |
| MCAN                  | Non-ISO Operation                                      | 10.1   | The default frame format does not match the default format specified in the current device data sheet.                                                                                                                                                                            | Х |                               |  |
| MCAN                  | MCANN_CCCR Register                                    | 10.2   | The MCAN CC Control register content does not match the content of the current device data sheet.                                                                                                                                                                                 | Х |                               |  |
| MCAN                  | Transmitter Delay<br>Compensation Value (TDCV)<br>Bits | 10.3   | The Transmitter Delay Compensation Value (TDCV) bit field does not match the content in the current device data sheet.                                                                                                                                                            | x |                               |  |
| MCAN                  | MCAN_PSR Register                                      | 10.4   | The content of the MCAN Protocol Status register differs from the content in the current device data sheet.                                                                                                                                                                       |   |                               |  |
| MCAN                  | MCAN_IR Register                                       | 10.5   | The content of the MCAN Interrupt register differs from the content in the current device data sheet.                                                                                                                                                                             |   |                               |  |
| MCAN                  | MCAN_IE Register                                       | 10.6   | The content in the MCAN Interrupt Enable register does not match the content in the current device data sheet.                                                                                                                                                                    |   |                               |  |
| MCAN                  | MCAN_ILS Register                                      | 10.7   | The content in the MCAN Interrupt Line Support Register does not match the content in the current device data sheet.                                                                                                                                                              | X |                               |  |
| MCAN                  | MCAN Data Bit Timing and<br>Prescaler Register         | 10.8   | The MCAN Data Bit Timing and Prescaler register (MCAN_DBTP) is named MCAN Fast Bit Timing and Prescaler register (MCAN_FBTP).                                                                                                                                                     | Х |                               |  |
|                       |                                                        |        |                                                                                                                                                                                                                                                                                   |   |                               |  |

# Silicon Issue Summary

| continued |                                                              |                  |                                                                                                                                                                                                                                                                                                     |                   |   |
|-----------|--------------------------------------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|---|
| Module    | Feature                                                      | Errata<br>Number | Summary                                                                                                                                                                                                                                                                                             | Affected<br>Revis |   |
|           |                                                              |                  |                                                                                                                                                                                                                                                                                                     | A                 | В |
| MCAN      | MCAN Nominal Bit Timing and<br>Prescaler Register            | 10.9             | The MCAN Nominal Bit Timing and Prescaler register (MCAN_NBTP) is named MCAN Bit Timing and Prescaler register (MCAN_BTP).                                                                                                                                                                          | х                 |   |
| MCAN      | MCAN Transmitter Delay<br>Compensation Register              | 10.10            | The MCAN Transmitter Delay Compensation Register (MCAN_TDCR) does not exist.                                                                                                                                                                                                                        | ×                 |   |
| MCAN      | Timestamping Function                                        | 10.11            | TC Counter 0 is not connected to PCK6 and PCK7; therefore, the timestamping functionality does not exist.                                                                                                                                                                                           | х                 |   |
| PIO       | PIO Line Configuration for<br>AFEC and DACC Analog<br>Inputs | 11.1             | Analog inputs, AFE_ADx or DACx, may not properly enable when internal pull-up or pull-down resistors are enabled.                                                                                                                                                                                   | Х                 | х |
| PMC       | Wait Mode Exit Fail from<br>Flash                            | 12.1             | The delay to exit from Wait mode is too short to respect the Flash wake-up time from Stand-by mode and Deep Power-down mode. This delay may lead to bad opcode fetching.                                                                                                                            | х                 | х |
| PMC       | PMC_OCR Register<br>Calibration Reporting                    | 12.2             | When reading the PMC Oscillator Calibration Register (PMC_OCR) with the SEL8 and SEL12 bits cleared, the CAL8 and CAL12 bits are not updated with the manufacturing calibration bits of the Main RC Oscillator. However, the Main RC Oscillator is loaded with this manufacturing calibration data. | х                 | x |
| QSPI      | Module Hangs with Long DLYCS                                 | 13.1             | The QSPI module hangs if a command is written to any QSPI register during the delay defined in the DLYCS bit. There is no status bit to flag the end of the delay.                                                                                                                                  | Х                 | х |
| QSPI      | WDRBT bit                                                    | 13.2             | When the QSPI is in SPI mode, the Wait Data Read Before Transfer (WDRBT) feature is not functional.                                                                                                                                                                                                 |                   | х |
| RTC       | RTC_CALR Reset Value                                         | 14.1             | The reset value of the RTC_CALR register is 0x01E11220.                                                                                                                                                                                                                                             |                   |   |
| SDRAMC    | Reserved                                                     | 15.1             | Reserved                                                                                                                                                                                                                                                                                            |                   |   |
| SDRAMC    | Reserved                                                     | 15.2             | Reserved                                                                                                                                                                                                                                                                                            |                   |   |
| SDRAMC    | Reserved                                                     | 15.3             | Reeserved                                                                                                                                                                                                                                                                                           |                   |   |
| SDRAMC    | SDRAM                                                        | 15.4             | The SDRAM module will not meet specifications and is not suggested for use.                                                                                                                                                                                                                         | Х                 | Х |
| SMC       | SMC_WPSR Register Write<br>Protection                        | 16.1             | When the write protection feature is enabled and a write attempt into a protected register is performed, the Write Protection Violation Source (WPVSRC) bit field in the SMC_WPSR register does not report the right violation source.                                                              | Х                 | х |
| SSC       | Inverted Left/Right Channels                                 | 17.1             | When the SSC is in Client mode, the Transmit Frame Synchronization (TF) signal is derived from the codec and not controlled by the SSC.                                                                                                                                                             | х                 |   |
| SSC       | Unexpected TD Output Delay                                   | 17.2             | An unexpected delay on Transmit Data (TD) output may occur when the SSC is configured under certain conditions.                                                                                                                                                                                     | х                 | х |
| SUPC      | Write-Protection                                             | 18.1             | The SUPC_WUIR register is not write-protected.                                                                                                                                                                                                                                                      | Х                 | Х |
| SUPC      | Programmable Clock<br>Controller                             | 18.2             | Programmable Clock Outputs, PCK0–PCK2, selected from the clock generator outputs to drive the device PCK pins are not supported and should not be used.                                                                                                                                             | Х                 | х |
| TWIHS     | I <sup>2</sup> C Hold Timing<br>Incompatibility              | 19.1             | The TWIHS module is not compatible with I <sup>2</sup> C hold timing.                                                                                                                                                                                                                               | х                 |   |
| TWIHS     | Clear Command                                                | 19.2             | A bus reset using the CLEAR bit of the TWIHS Control register does not work correctly during a bus busy state.                                                                                                                                                                                      |                   |   |
| USART     | Flow Control with DMA                                        | 20.1             | The RTS signal is not connected to the DMA. Therefore, when DMA is used, Flow Control is not supported.                                                                                                                                                                                             |                   | х |
| USART     | Bad Frame Detection                                          | 20.2             | If a bad frame is received (i.e., incorrect baud rate) with the last data bit being sampled at 1, frame error detection does not occur.                                                                                                                                                             |                   | х |
| USBHS     | USBHS Host                                                   | 21.1             | The USB Host does not function in Low-Speed mode.                                                                                                                                                                                                                                                   | Х                 |   |
| USBHS     | 64-pin LQFP Package                                          | 21.2             | The USBHS module does not function in 64-pin LQFP package devices.                                                                                                                                                                                                                                  | Х                 | Х |
| USBHS     | No DMA for Endpoint 7                                        | 21.3             | The DMA feature is not available for Pipe/Endpoint 7.                                                                                                                                                                                                                                               | Х                 | Х |

Errata

# Silicon Issue Summary

| continued | continued                |                  |                                                                                                                                                                                                  |   |                               |  |  |  |  |  |
|-----------|--------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-------------------------------|--|--|--|--|--|
| Module    | Feature                  | Errata<br>Number | Summary                                                                                                                                                                                          |   | Affected Silicon<br>Revisions |  |  |  |  |  |
|           |                          | i vanibei        |                                                                                                                                                                                                  |   | В                             |  |  |  |  |  |
| USBHS     | High-Speed Detach/Attach | 21.4             | Detaching the USB Device by setting the USBHS_DEVCTRL_DETACH bit when a Single Ended Zero(SE0) condition is present on the USB Data lines will cause the USBHS module to enter an unknown state. |   | х                             |  |  |  |  |  |
| DACC      | Interpolation Mode       | 22.1             | Interpolation Mode is not functional                                                                                                                                                             |   | Х                             |  |  |  |  |  |
| RSTC      | Watchdog Reset           | 23.1             | Infinite Watchdog Reset loop.                                                                                                                                                                    |   | Х                             |  |  |  |  |  |
| ISI       | Grayscale Little Endian  | 24.1             | Grayscale Little Endian feature (ISI_CFG1.GRAYLE) is not supported.                                                                                                                              | Х |                               |  |  |  |  |  |

# 2. Analog Front-End Controller (AFEC)

## 2.1 Write Protection

The AFEC Channel Selection (AFEC CSELR) register is not write-protected.

### Workaround

None.

#### **Affected Silicon Revisions**

| Α | В |  |  |  |
|---|---|--|--|--|
| Χ | X |  |  |  |

## 2.2 Performance

The AFEC is sensitive to noise. Too much noise may lead to reduced AFEC performance, especially INL, DNL and SNR. The following situations will generate the noise:

- Using a 64-pin QFP package option (it does not have the VREFN pin)
- · Device activity (that is, clock tree)
- External components (that is, missing on-board supply decoupling capacitors)

#### Workaround

Adapt the environment to the expected level of performances.

### **Affected Silicon Revisions**

| Α | В |  |  |  |
|---|---|--|--|--|
| X | X |  |  |  |

## 2.3 AOFF bit

Changing the Analog Offset (AOFF) bit in the AFEC Channel Offset Compensation (AFEC\_COCR) register during conversions is not safe.

The recommended value of the AOFF bit is 512 (the default value is zero). Different values are possible for each channel. The AOFF bit is read and updated during the AFE start-up sequence and at the end of each conversion. If during AFE idle time (no conversion is on-going) the user updates the AOFF bit for the next channel to be converted, the next conversion will be incorrect.

#### Workaround

The value of the AOFF bit can be updated only if the AFEC module is restarted, or if two conversions are run; the second one will have the correct AOFF bit setting.

| Α | В |  |  |  |
|---|---|--|--|--|
| X | X |  |  |  |

# 3. Arm® Cortex®-M7

## 3.1 Arm Cortex-M7

All issues related to the Arm r0p1 (for MRLA) and r1p1 (and MRLB) cores are described on the Arm website.

### Workaround

Refer to the following Arm documentation:

- For Arm Cortex-M7 r0p1 core (MRLA device): https://silver.arm.com/download/download.tm?pv=2004343
- For Arm Cortex-M7 r1p1 core (MRLB device): https://silver.arm.com/download/download.tm? pv=3257391&p=1929427
- Arm Embedded Trace Macrocell CoreSight ETM–M7 (TM975) Software Developers Errata Notice: https://silver.arm.com/download/download.tm?pv=1998309

| A | В |  |  |  |
|---|---|--|--|--|
| Χ | X |  |  |  |

# 4. Boundary Scan Mode

# 4.1 Internal Regulator

The internal regulator is OFF in Boundary Scan mode.

### Workaround

The user must provide external VDDCORE (1.2V Typ.) to perform Boundary Scan mode.

| Α | В |  |  |  |
|---|---|--|--|--|
| X |   |  |  |  |

## 5. Device

## 5.1 AHB Peripheral (AHBP) Port Frequency Ratio

Peripheral accesses done through the AHBP with a Core/Bus ratio of 1/3 and 1/4 may lead to unpredictable results.

### Workaround

The user must use a Core/Bus frequency ratio of 1 or 1/2.

### **Affected Silicon Revisions**

| Α | В |  |  |  |
|---|---|--|--|--|
| X | X |  |  |  |

## 5.2 AHB Client (AHBS) Port Latency Access

DMA accesses done through the AHBS to the TCM with a Core/Bus ratio of 1/2, 1/3, and 1/4 may lead to latency due to one Wait state added to the access from the bus to AHBS.

### Workaround

The user must use only the Core/Bus frequency ratio of 1 to guarantee the length of the access.

### **Affected Silicon Revisions**

| Α | В |  |  |  |
|---|---|--|--|--|
| Χ | X |  |  |  |

## 5.3 Reserved

# 6. Extended DMA Controller (XDMAC)

## 6.1 TCM Accesses

If TCM accesses are generated through the AHBS port of the core, only 32-bit accesses are supported. Accesses that are not 32-bit aligned may overwrite bytes at the beginning and at the end of 32-bit words.

#### Workaround

The user application must use 32-bit aligned buffers and buffers with a size of a multiple of 4 bytes when transferring data to or from the TCM through the AHBS port of the core.

#### **Affected Silicon Revisions**

| Α | В |  |  |  |
|---|---|--|--|--|
| X |   |  |  |  |

## 6.2 Byte and Half-Word Accesses

If XDMAC is used to transfer 8-bit or 16-bit data in Fixed Source Address mode or Fixed Destination Address mode, source and destination addresses are incremented by 8-bit or 16-bit.

#### Workaround

The user can resolve this issue by setting the source and destination addressing mode to use microblock and data striding with microblock stride set to 0 and data stride set to -1.

#### **Affected Silicon Revisions**

| А | , | В |  |  |  |
|---|---|---|--|--|--|
| X | , | Х |  |  |  |

## 6.3 Request Overflow Error

When a DMA memory-to-memory transfer is performed, if the hardware request line selected by the field PERID bit in the XDMAC\_CCx register toggles when the copy is enabled, the Request Overflow Error Interrupt Status (ROIS) bit in the XDMAC\_CISx register is set incorrectly. The memory transfer proceeds normally and the data area is correctly transferred.

#### Workaround

Configure the PERID bit to an unused peripheral ID.

| Α | В |  |  |  |
|---|---|--|--|--|
| X | X |  |  |  |

# 7. Fast Flash Programming Interface (FFPI)

# 7.1 Flash Programming

The FFPI programs only 1 MB of Flash memory.

## Workaround

None.

| Α | В |  |  |  |
|---|---|--|--|--|
| X |   |  |  |  |

# 8. Ethernet MAC (GMAC)

# 8.1 Priority Queues

Only three priority queues are available with the following sizes:

| Queue Number         | Queue Size |
|----------------------|------------|
| 2 (highest priority) | 4 KB       |
| 1                    | 2 KB       |
| 0 (lowest priority)  | 2 KB       |

## Workaround

None.

| Α | В |  |  |  |
|---|---|--|--|--|
| X |   |  |  |  |

Inter-IC Sound Controller (I2SC)

# 9. Inter-IC Sound Controller (I2SC)

## 9.1 Module Availability

The Inter-IC Sound Controller (I2SC) is not available.

### Workaround

None.

### **Affected Silicon Revisions**

| Α | В |  |  |  |
|---|---|--|--|--|
| X |   |  |  |  |

## 9.2 Corrupted First Sent Data

Immediately after the I2SC module is reset, the first data sent by the controller on the Serial Data Output (I2SC\_DO) line is corrupted. Any data that follows is not affected.

### Workaround

None.

| Α | В |  |  |  |
|---|---|--|--|--|
|   | Χ |  |  |  |

# 10. Controller Area Network (MCAN)

## 10.1 Non-ISO Operation

The default frame format does not match the default format specified in the current device data sheet.

#### Workaround

Set the MCAN\_CCCR.NISO bit to '1'.

#### **Affected Silicon Revisions**

| Α | В |  |  |  |
|---|---|--|--|--|
| X |   |  |  |  |

## 10.2 MCAN\_CCCR Register

The MCAN CC Control register content does not match the content of the current device data sheet.

- · The NISO bit is missing
- · The EFBI bit is named as FDBS
- · The PXHD bit is named as FDO
- The BRSE and FDOE bits are named as CME[1:0]
- The CMR[1:0] bits are present

### Workaround

None.

### **Affected Silicon Revisions**

| Α | В |  |  |  |
|---|---|--|--|--|
| Х |   |  |  |  |

## 10.3 Transmitter Delay Compensation Value (TDCV) Bits

The Transmitter Delay Compensation Value (TDCV) bit field does not match the content in the current device data sheet.

The TDCV bits are located in the MCAN\_TEST register.

In the current device data sheet, the TDCV bits are located in the MCAN\_PSR register.

### Workaround

None.

| Α | В |  |  |  |
|---|---|--|--|--|
| X |   |  |  |  |

## 10.4 MCAN\_PSR Register

The content of the MCAN Protocol Status register differs from the content in the current device data sheet.

- · The PXE bit is not available
- · The RFDF bit is named as REDL
- The DLEC[2:0] bits are named as FLEC[2:0]

#### Workaround

None.

#### **Affected Silicon Revisions**

| Α | В |  |  |  |
|---|---|--|--|--|
| X |   |  |  |  |

## 10.5 MCAN\_IR Register

The content of the MCAN Interrupt register differs from the content in the current device data sheet.

- · The STE and FOE bits are present
- · The ARA bit is replaced by the ACKE bit
- · The PED bit is replaced by the BE bit
- · The PEA bit is replaced by the CRCE bit

#### Workaround

None.

## **Affected Silicon Revisions**

| Α | В |  |  |  |
|---|---|--|--|--|
| X |   |  |  |  |

## 10.6 MCAN\_IE Register

The content in the MCAN Interrupt Enable register does not match the content in the current device data sheet.

- · The STEE and FOEE bits are present
- · The ARAE bit is replaced by the ACKEE bit
- · The PEDE bit is replaced by the BEE bit
- · The PEAE bit is replaced by the CRCEE bit

## Workaround

None.

### **Affected Silicon Revisions**

| Α | В |  |  |  |
|---|---|--|--|--|
| X |   |  |  |  |

© 2021 Microchip Technology Inc. Errata DS80000767J-page 19

## 10.7 MCAN\_ILS Register

The content in the MCAN Interrupt Line Support Register does not match the content in the current device data sheet.

- · The STEL and FOEL bits are present
- · The ARAL bit is replaced by the ACKEL bit
- . The PEDL bit is replaced by the BEL bit
- · The PEAL bit is replaced by the CRCEL bit

#### Workaround

None.

#### **Affected Silicon Revisions**

| А | В |  |  |  |
|---|---|--|--|--|
| X |   |  |  |  |

## 10.8 MCAN Data Bit Timing and Prescaler Register

The MCAN Data Bit Timing and Prescaler (MCAN\_DBTP) register is named MCAN Fast Bit Timing and Prescaler (MCAN\_FBTP) register. The MCAN\_DBTP and MCAN\_FBTP registers do not share the same bit fields.

#### Workaround

Ensure that the name MCAN FBTP and the MCAN FBTP settings are used.

#### **Affected Silicon Revisions**

| Α | В |  |  |  |
|---|---|--|--|--|
| X |   |  |  |  |

## 10.9 MCAN Nominal Bit Timing and Prescaler Register

The MCAN Nominal Bit Timing and Prescaler (MCAN\_NBTP) register is named MCAN Bit Timing and Prescaler (MCAN\_BTP) register.

## Workaround

Ensure that the name MCAN BTP is used.

#### **Affected Silicon Revisions**

| Α | В |  |  |  |
|---|---|--|--|--|
| X |   |  |  |  |

## 10.10 MCAN Transmitter Delay Compensation Register

The MCAN Transmitter Delay Compensation Register (MCAN TDCR) does not exist.

## Workaround

The transmit delay compensation offset is configured in the TDCO field of the MCAN FBTP register.

**Controller Area Network (MCAN)** 

### **Affected Silicon Revisions**

| Α | В |  |  |  |
|---|---|--|--|--|
| X |   |  |  |  |

# 10.11 Timestamping Function

TC Counter 0 is not connected to PCK6 and PCK7; therefore, the timestamping functionality does not exist.

## Workaround

None.

| Α | В |  |  |  |
|---|---|--|--|--|
| Х |   |  |  |  |

DS80000767J-page 22

#### 11. Parallel Input/Output (PIO)

#### PIO Line Configuration for AFEC and DACC Analog Inputs 11.1

Analog inputs, AFE\_ADx or DACx, may not enable when internal pull-up or pull-down resistors are enabled.

### Workaround

Disable the internal pull-up or pull-down resistors by writing a '1' to the PIO\_PUDR or PIO\_PPDDR for the port pins where analog inputs are needed.

| Α | В |  |  |  |
|---|---|--|--|--|
| Χ | X |  |  |  |

# 12. Power Management Controller (PMC)

### 12.1 Wait Mode Exit Fail from Flash

The delay to exit from Wait mode is too short to respect the Flash wake-up time from Stand-by mode and Deep Power-Down mode. This delay may lead to bad opcode fetching.

#### Workaround 1

Use the Flash in Idle mode (FLPM = 2).

#### Workaround 2

If Flash in Stand-by mode (FLPM = 0) or in Deep Power-Down mode (FLPM = 1) is used, run the wake-up routine from SRAM. This option provides a slight improvement in power consumption.

#### **Affected Silicon Revisions**

| Α | В |  |  |  |
|---|---|--|--|--|
| X | X |  |  |  |

## 12.2 PMC OCR Register Calibration Reporting

When reading the PMC Oscillator Calibration (PMC\_OCR) register with the SEL8 and SEL12 bits cleared, the CAL8 and CAL12 bits are not updated with the manufacturing calibration bits of the Main RC Oscillator. However, the Main RC Oscillator is loaded with this manufacturing calibration data.

#### Workaround

To recover the manufacturing calibration bits of the Main RC oscillator, use the following steps:

- Execute the 'Get CALIB Bit' command by writing the FCMD bit in the EEFC\_FCR register with the GCALB command.
- 2. Read the EEFC\_FRR register. The 8 MHz RC calibration bits are EEFC\_FRR bits [17-11] and the the 12 MHz RC calibration bits are EEFC\_FRR bits [25-19].

| Α | В |  |  |  |
|---|---|--|--|--|
| X | X |  |  |  |

# 13. Quad Serial Peripheral Interface (QSPI)

## 13.1 Module Hangs with Long DLYCS

The QSPI module hangs if a command is written to any QSPI register during the delay defined in the DLYCS bit. There is no status bit to flag the end of the delay.

#### Workaround

The DLYCS bit defines a minimum period over which the Chip Select is deasserted, which is required by some memories. This delay is generally less than 60 ns and comprises internal execution time, arbitration, and latencies. Therefore, the DLYCS bit must be configured to be slightly higher than the value specified for the client device. The software must wait for at least this same period of time before a command can be written to the QSPI module.

## **Affected Silicon Revisions**

| Α | В |  |  |  |
|---|---|--|--|--|
| X | X |  |  |  |

## 13.2 WDRBT bit

When the QSPI is configured in SPI mode, the Wait Data Read Before Transfer (WDRBT) feature does not work.

#### Workaround

None.

| Α | В |  |  |  |
|---|---|--|--|--|
| Χ | X |  |  |  |

# 14. Real-Time Clock (RTC)

# 14.1 RTC\_CALR Reset Value

The reset value of the RTC\_CALR register is 0x01E11220.

### Workaround

None.

| Α | В |  |  |  |
|---|---|--|--|--|
| X |   |  |  |  |

**SDRAM Controller (SDRAMC)** 

- 15. SDRAM Controller (SDRAMC)
- 15.1 Reserved
- 15.2 Reserved
- 15.3 Reserved

## 15.4 SDRAM Support

The SDRAM Controller is not suggested for use in new designs. Refer to the previous revision of this Errata document (DS80000767**H**) for existing designs.

### Workaround

None.

| Α | В |  |  |  |
|---|---|--|--|--|
| X | X |  |  |  |

**Static Memory Controller (SMC)** 

# 16. Static Memory Controller (SMC)

## 16.1 SMC\_WPSR Register Write Protection

When the write protection feature is enabled and a write attempt into a protected register is performed, the Write Protection Violation Source (WPVSRC) bit field in the SMC\_WPSR register does not report the right violation source. As a consequence, the value in the WPVSRC bit field is incorrect. This issue does not affect the write protection feature itself, which is fully functional.

## Workaround

None.

| Α | В |  |  |  |
|---|---|--|--|--|
| X | X |  |  |  |

# 17. Serial Synchronous Controller (SSC)

## 17.1 Inverted Left/Right Channels

When the SSC is in Client mode, the Transmit Frame Synchronization (TF) signal is derived from the codec and not controlled by the SSC. The SSC transmits the data when detecting the falling edge on the TF signal after the SSC transmission is enabled. In some cases of overflow, a left/right channel inversion may occur. When this occurs, the SSC must be reinitialized.

#### Workaround

Using the SSC in Host mode will ensure that TF is controlled by the SSC and no error occurs. If the SSC must be used in TF Client mode, the SSC must be started by writing TXEN and RXEN synchronously with the TXSYN flag rising in the SSC\_SR.

### **Affected Silicon Revisions**

| Α | В |  |  |  |
|---|---|--|--|--|
| X |   |  |  |  |

## 17.2 Unexpected TD Output Delay

An unexpected delay on Transmit Data (TD) output may occur when the SSC is configured with the following conditions:

- The START bit in the RCMR register = Start on falling edge/Start on Rising edge/Start on any edge
- The FSOS bit in the RFMR register = None (input)
- The START bit in the TCMR register = Receive Start

Under these conditions, an unexpected delay of two or three system clock cycles is added to the TD output.

#### Workaround

None.

| A | В |  |  |  |
|---|---|--|--|--|
| X | X |  |  |  |

**Supply Controller (SUPC)** 

# 18. Supply Controller (SUPC)

## 18.1 Write-Protection

The SUPC\_WUIR register is not write-protected.

### Workaround

None.

### **Affected Silicon Revisions**

| Α | В |  |  |  |
|---|---|--|--|--|
| X | Х |  |  |  |

## 18.2 Programmable Clock Controller

Programmable Clock Outputs, PCK0 and PCK2, selected from the clock generator outputs to drive the device PCK pins are not supported and should not be used.

## Workaround

Use PCK1.

#### Table 18-1. Affected Silicon Revisions

| Α | В |  |  |  |
|---|---|--|--|--|
| Х | X |  |  |  |

# 19. TWI High-Speed (TWIHS)

## 19.1 I<sup>2</sup>C Hold Timing Incompatibility

The TWIHS module is not compatible with  $I^2C$  hold timing. The divider to program the hold time is too short to achieve the expected hold time at high frequency. The achieved time is 227 ns maximum at 150 MHz, instead of the required 300 ns.

### Workaround

None.

### **Affected Silicon Revisions**

| Α | В |  |  |  |
|---|---|--|--|--|
| X |   |  |  |  |

## 19.2 Clear Command

A bus reset using the CLEAR bit of the TWIHS Control register does not work correctly during a bus busy state.

#### Workaround

Reconfigure the TWCK line in GPIO output and generate nine clock pulses through software to unlock the I<sup>2</sup>C device. After that the TWCK line can be reconfigured as a peripheral line.

| Α | В |  |  |  |
|---|---|--|--|--|
| Χ |   |  |  |  |

#### 20. **Universal Synchronous Asynchronous Receiver Transmitter (USART)**

#### 20.1 Flow Control with DMA

The CTS and RTS signals are not connected to DMA. Therefore, when DMA is used, Flow Control is not supported.

### Workaround

None.

#### **Affected Silicon Revisions**

| 1 | Α | В |  |  |  |
|---|---|---|--|--|--|
|   | Χ | X |  |  |  |

#### 20.2 **Bad Frame Detection**

If a bad frame is received (i.e., incorrect baud rate) with the last data bit being sampled at 1, frame error detection does not occur.

#### Workaround

There is no general workaround. When performing baud rate detection with receive part, the transmit frame must be sent with a parity bit set to '0'.

| Α | В |  |  |  |
|---|---|--|--|--|
| X | X |  |  |  |

# 21. USB High-Speed (USBHS)

## 21.1 USBHS Host Does Not Function in Low-Speed Mode

The USB Host does not function in Low-Speed mode.

#### Workaround

None.

#### **Affected Silicon Revisions**

| Α | В |  |  |  |
|---|---|--|--|--|
| Χ |   |  |  |  |

## 21.2 64-pin LQFP Package

The USBHS module does not function in 64-pin LQFP package devices.

#### Workaround

None.

#### **Affected Silicon Revisions**

| Α | В |  |  |  |
|---|---|--|--|--|
| X | X |  |  |  |

## 21.3 No DMA for Endpoint 7

The DMA feature is not available for Pipe/Endpoint 7.

### Workaround

None.

## **Affected Silicon Revisions**

| Α | В |  |  |  |
|---|---|--|--|--|
| X | Х |  |  |  |

## 21.4 USBHS Detach Can Fail While SE0 Condition Exists

Detaching the USB device by setting the USBHS\_DEVCTRL\_DETACH bit when a Single-Ended Zero (SE0) condition is present on the USB data lines will cause the USBHS module to enter an unknown state. This issue occurs only in the high-speed operation. Attempting to reattach the device by clearing the USBHS\_DEVCTRL\_DETACH bit will not work.

### Workaround

When operating in High-Speed mode, ensure that the device detach (USBHS\_DEVCTRL\_DETACH = 1) is followed by a USB module disable (USBHS\_CTRL.USBE = 0). To attach the device, enable the USB module ((USBHS\_CTRL.USBE = 1) and then clear the detach bit (USBHS\_DEVCTRL\_DETACH = 0).

**USB High-Speed (USBHS)** 

| Α | В |  |  |  |
|---|---|--|--|--|
| X | X |  |  |  |

# 22. Digital-to-Analog Converter Controller (DACC)

## 22.1 Interpolation Mode

The Interpolation mode that allows Oversampling Ratio (OSR) of 2x, 4x, 8x, 16x, or 32x is not functional.

### Workaround

None.

| F | ۸        | В |  |  |  |
|---|----------|---|--|--|--|
| > | <b>(</b> | Χ |  |  |  |

**Reset Controller (RSTC)** 

# 23. Reset Controller (RSTC)

## 23.1 Watchdog Reset

With External Reset Length set to 0 (MR.ERSTL= 0) in the Reset Controller Mode register, a Watchdog Reset may cause an Infinite Reset loop.

### Workaround

To ensure a correct Watchdog Reset of the system, the ERSTL field in the Reset Controller Mode register must be set to a non-zero value (MR.ERSTL >= 1).

| Α | В |  |  |  |
|---|---|--|--|--|
| X | X |  |  |  |

Image Sensor Interface (ISI)

# 24. Image Sensor Interface (ISI)

# 24.1 Greyscale Little Endian

Grayscale Little Endian feature (ISI\_CFG1.GRAYLE) is not supported.

Workaround:

None.

| Α | В |  |  |  |
|---|---|--|--|--|
| Χ |   |  |  |  |

**Data Sheet Clarifications** 

## 25. Data Sheet Clarifications

The following typographic corrections and clarifications are to be noted for the latest revision of the device data sheet (DS60001527E):

**Note:** Corrections in tables, registers, and text are shown in **bold**. Where possible, the original bold text formatting has been removed for clarity.

## 25.1 Controller Area Network (MCAN)

The MCAN\_CREL register reset value documented in the data sheet is applicable to devices with silicon revision B. The MCAN\_CREL register reset value for devices with silicon revision A is 0x30130506.

Appendix A: Revision History

#### 26. **Appendix A: Revision History**

#### Revision J (08/2021)

The following silicon errata were added in this revision:

SDRAMC: 15.4 SDRAM

The following errata were removed:

- Device 5.3
- **SDRAMC 15.1**
- **SDRAMC 15.2**
- **SDRAMC 15.3**

## Revision H (05/2021)

The SPI and I<sup>2</sup>C standards use the terminology "Master" and "Slave". The equivalent Microchip terminology, "Host" and "Client" is used in this document. This terminology has been updated throughout this document for this revision.

**Errata** 

Added a new silicon issue:

24.1 ISI Greyscale Little Endian

### Revision G (12/2020)

Added a new Silicon Issue:

23.1 RSTC Watchdog Reset

## Revision F (02/2020)

Added a new Silicon issue:

21.4 USBHS High Speed Detach/Attach

#### Revision E (09/2019)

The following silicon issues were updated with new verbiage:

- 10.8 MCAN Data Bit Timing and Prescaler Register
- 11.1 PIO Line Configuration for AFEC and DACC Analog Inputs

### **Revision D (5/2019)**

Updated the Silicon Issue Summary table to be more readable.

The following Silicon Issues were updated:

- Boundary Scan Mode: Internal Regulator
- XDMAC: TCM Accesses
- FFPI: Flash Programming
- · PMC: Wait Mode Exit Fail from Flash
- SDRAMC: SDRAM Controller Scrambling Use Limitation
- SMC: SMC\_WPSR Register Write Protection
- TWIHS: I<sup>2</sup>C Hold Timing Incompatibility
- TWIHS: Clear Command

The following Silicon Issues were added:

- **DEVICE: System Performance**
- SDRAMC:Operational Voltage

### **Revision C (11/2018)**

The following Silicon Issues were added:

18.2 Programmable Clock Controller

**Appendix A: Revision History** 

• 22.1 Interpolation Mode

The following Data Sheet Clarifications were added:

- Controller Area Network (MCAN)
- Quad Serial Peripheral Interface (QSPI)

## **Revision B (8/2018)**

This revision was updated for Revision B silicon.

The following Silicon Issue was added:

13.2 WDRBT

## Revision A (11/2017)

Initial release of this document.

# The Microchip Web Site

Microchip provides online support via our web site at www.microchip.com/. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information:

- Product Support Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software
- General Technical Support Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing
- Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives

## **Customer Change Notification Service**

Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest.

To register, access the Microchip web site at www.microchip.com/. Under "Support", click on "Customer Change Notification" and follow the registration instructions.

## **Customer Support**

Users of Microchip products can receive assistance through several channels:

- Distributor or Representative
- Local Sales Office
- Field Application Engineer (FAE)
- **Technical Support**

Customers should contact their distributor, representative or Field Application Engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document.

Technical support is available through the web site at: www.microchip.com/support

# **Microchip Devices Code Protection Feature**

Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

## **Legal Notice**

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

## **Trademarks**

The Microchip name and logo, the Microchip logo, AnyRate, AVR, AVR logo, AVR Freaks, BeaconThings, BitCloud, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, Heldo, JukeBlox, KeeLoq, KeeLoq logo, Kleer, LANCheck, LINK MD, maXStylus, maXTouch, MediaLB, megaAVR, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, Prochip Designer, QTouch, RightTouch, SAM-BA, SpyNIC, SST, SST Logo, SuperFlash, tinyAVR, UNI/O, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

ClockWorks, The Embedded Control Solutions Company, EtherSynch, Hyper Speed Control, HyperLight Load, IntelliMOS, mTouch, Precision Edge, and Quiet-Wire are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, AnyIn, AnyOut, BodyCom, chipKIT, chipKIT logo, CodeGuard, CryptoAuthentication, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet logo, Mindi, MiWi, motorBench, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PureSilicon, QMatrix, RightTouch logo, REAL ICE, Ripple Blocker, SAM-ICE, Serial Quad I/O, SMART-I.S., SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2017, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

ISBN: 978-1-5224-8785-2

## Quality Management System Certified by DNV

### ISO/TS 16949

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.



# **Worldwide Sales and Service**

| AMERICAS                  | ASIA/PACIFIC               | ASIA/PACIFIC            | EUROPE                |
|---------------------------|----------------------------|-------------------------|-----------------------|
| Corporate Office          | Asia Pacific Office        | China - Xiamen          | Austria - Wels        |
| 2355 West Chandler Blvd.  | Suites 3707-14, 37th Floor | Tel: 86-592-2388138     | Tel: 43-7242-2244-39  |
| Chandler, AZ 85224-6199   | Tower 6, The Gateway       | Fax: 86-592-2388130     | Fax: 43-7242-2244-393 |
| Tel: 480-792-7200         | Harbour City, Kowloon      | China - Zhuhai          | Denmark - Copenhagen  |
| Fax: 480-792-7277         | Hong Kong                  | Tel: 86-756-3210040     | Tel: 45-4450-2828     |
| Technical Support:        | Tel: 852-2943-5100         | Fax: 86-756-3210049     | Fax: 45-4485-2829     |
| http://www.microchip.com/ | Fax: 852-2401-3431         | India - Bangalore       | Finland - Espoo       |
| support                   | Australia - Sydney         | Tel: 91-80-3090-4444    | Tel: 358-9-4520-820   |
| Web Address:              | Tel: 61-2-9868-6733        | Fax: 91-80-3090-4123    | France - Paris        |
| www.microchip.com         | Fax: 61-2-9868-6755        | India - New Delhi       | Tel: 33-1-69-53-63-20 |
| Atlanta                   | China - Beijing            | Tel: 91-11-4160-8631    | Fax: 33-1-69-30-90-79 |
| Duluth, GA                | Tel: 86-10-8569-7000       | Fax: 91-11-4160-8632    | France - Saint Cloud  |
| Tel: 678-957-9614         | Fax: 86-10-8528-2104       | India - Pune            | Tel: 33-1-30-60-70-00 |
| Fax: 678-957-1455         | China - Chengdu            | Tel: 91-20-3019-1500    | Germany - Garching    |
| Austin, TX                | Tel: 86-28-8665-5511       | Japan - Osaka           | Tel: 49-8931-9700     |
| Tel: 512-257-3370         | Fax: 86-28-8665-7889       | Tel: 81-6-6152-7160     | Germany - Haan        |
| Boston                    | China - Chongqing          | Fax: 81-6-6152-9310     | Tel: 49-2129-3766400  |
| Westborough, MA           | Tel: 86-23-8980-9588       | Japan - Tokyo           | Germany - Heilbronn   |
| Tel: 774-760-0087         | Fax: 86-23-8980-9500       | Tel: 81-3-6880- 3770    | Tel: 49-7131-67-3636  |
| Fax: 774-760-0088         | China - Dongguan           | Fax: 81-3-6880-3771     | Germany - Karlsruhe   |
| Chicago                   | Tel: 86-769-8702-9880      | Korea - Daegu           | Tel: 49-721-625370    |
| Itasca, IL                | China - Guangzhou          | Tel: 82-53-744-4301     | Germany - Munich      |
| Tel: 630-285-0071         | Tel: 86-20-8755-8029       | Fax: 82-53-744-4302     | Tel: 49-89-627-144-0  |
| Fax: 630-285-0075         | China - Hangzhou           | Korea - Seoul           | Fax: 49-89-627-144-44 |
| Dallas                    | Tel: 86-571-8792-8115      | Tel: 82-2-554-7200      | Germany - Rosenheim   |
| Addison, TX               | Fax: 86-571-8792-8116      | Fax: 82-2-558-5932 or   | Tel: 49-8031-354-560  |
| Tel: 972-818-7423         | China - Hong Kong SAR      | 82-2-558-5934           | Israel - Ra'anana     |
| Fax: 972-818-2924         | Tel: 852-2943-5100         | Malaysia - Kuala Lumpur | Tel: 972-9-744-7705   |
| Detroit                   | Fax: 852-2401-3431         | Tel: 60-3-6201-9857     | Italy - Milan         |
| Novi, MI                  | China - Nanjing            | Fax: 60-3-6201-9859     | Tel: 39-0331-742611   |
| Tel: 248-848-4000         | Tel: 86-25-8473-2460       | Malaysia - Penang       | Fax: 39-0331-466781   |
| Houston, TX               | Fax: 86-25-8473-2470       | Tel: 60-4-227-8870      | Italy - Padova        |
| Tel: 281-894-5983         | China - Qingdao            | Fax: 60-4-227-4068      | Tel: 39-049-7625286   |
| Indianapolis              | Tel: 86-532-8502-7355      | Philippines - Manila    | Netherlands - Drunen  |
| Noblesville, IN           | Fax: 86-532-8502-7205      | Tel: 63-2-634-9065      | Tel: 31-416-690399    |
| Tel: 317-773-8323         | China - Shanghai           | Fax: 63-2-634-9069      | Fax: 31-416-690340    |
| Fax: 317-773-5453         | Tel: 86-21-3326-8000       | Singapore               | Norway - Trondheim    |
| Tel: 317-536-2380         | Fax: 86-21-3326-8021       | Tel: 65-6334-8870       | Tel: 47-7289-7561     |
| Los Angeles               | China - Shenyang           | Fax: 65-6334-8850       | Poland - Warsaw       |
| Mission Viejo, CA         | Tel: 86-24-2334-2829       | Taiwan - Hsin Chu       | Tel: 48-22-3325737    |
| Tel: 949-462-9523         | Fax: 86-24-2334-2393       | Tel: 886-3-5778-366     | Romania - Bucharest   |
| Fax: 949-462-9608         | China - Shenzhen           | Fax: 886-3-5770-955     | Tel: 40-21-407-87-50  |
| Tel: 951-273-7800         | Tel: 86-755-8864-2200      | Taiwan - Kaohsiung      | Spain - Madrid        |
| Raleigh, NC               | Fax: 86-755-8203-1760      | Tel: 886-7-213-7830     | Tel: 34-91-708-08-90  |
| Tel: 919-844-7510         | China - Wuhan              | Taiwan - Taipei         | Fax: 34-91-708-08-91  |
| New York, NY              | Tel: 86-27-5980-5300       | Tel: 886-2-2508-8600    | Sweden - Gothenberg   |
| Tel: 631-435-6000         | Fax: 86-27-5980-5118       | Fax: 886-2-2508-0102    | Tel: 46-31-704-60-40  |
| San Jose, CA              | China - Xian               | Thailand - Bangkok      | Sweden - Stockholm    |
| Tel: 408-735-9110         | Tel: 86-29-8833-7252       | Tel: 66-2-694-1351      | Tel: 46-8-5090-4654   |
| Tel: 408-436-4270         | Fax: 86-29-8833-7256       | Fax: 66-2-694-1350      | UK - Wokingham        |
| Canada - Toronto          |                            |                         | Tel: 44-118-921-5800  |
| Tel: 905-695-1980         |                            |                         | Fax: 44-118-921-5820  |
| Fax: 905-695-2078         |                            |                         |                       |