## 1-Introduction:

The main idea behind of this project is for us to learn about how to design and implement a finite state machine that models a specified behavior and to use the Xilinx ISE software to design and test these state machines. Finite State Machines (FSMs) are a powerful tool that can be used to model many real-world systems, and are particularly useful for the behavioral modelling of sequential circuits. An FSM has a finite number of 'states' and can be in any one of these states at a given time. The machine transitions from one state to another based on the inputs it receives and the state that it is currently in. There are two kinds of FSM machines: Moore Machine and Mealy Machine. Moore machine is a FSM in which its output only depends on which state it is in, but a Mealy machine its output depends on both the current state and input.

# 2-Requirement:

For this assignment, we're tasked with designing a vending machine with the following characteristics:

- 1. Vending machine has 20 different snacks for sale. Each snack has two-digit code (00 to 19).
- 2. Each snack is stored in separate slot. There can be up to 10 units of snack stored in 1 slot.
- 3. A buyer can purchase only 1 item at a time.
- 4. The machine only accepts payment by card.

| Example Item 00 : Doughnuts (<=10 pieces) | 0            | 0 1 | 02  | 03  | CARD<br>SLOT |
|-------------------------------------------|--------------|-----|-----|-----|--------------|
|                                           | 0 4          | 0 5 | 0 6 | 0 7 |              |
|                                           | 0 8          | 0 9 | 10  | 11  |              |
|                                           | 12           | 13  | 14  | 15  |              |
|                                           | 16           | 17  | 18  | 19  |              |
|                                           | MACHINE DOOR |     |     |     |              |

# **3-Design Description:**

For this assignment, I designed my FSM following to the guidance of the lab description. The vending Machine is designed to have the following inputs and outputs:



The COST output should be determined based on the user entered ITEM\_CODE following this this table:

| ITEM CODE    | COST (\$) | ITEM CODE   | COST (\$) |
|--------------|-----------|-------------|-----------|
| 00, 01,02,03 | 1         | 12,13,14,15 | 4         |
| 04,05,06,07  | 2         | 16,17       | 5         |
| 08,09,10,11  | 3         | 18,19       | 6         |

I designed my vending machine using around 11 states to correctly models the behavior described in the lab requirements.

My states diagram is designed as follow:



State diagram of the vending machine

#### Descriptions of states and transitions:

In the RESET state all item counters and outputs are set to 0. The FSM transition to this state whenever RST input is set to 1. When RST is set to 0 the FSM transition to IDLE state in which the machine will be waiting for a transaction to start.

When RELOAD input is set to 1 the FSM transition to the reload state where all snack items are set 10 modeling the reload of items' stocks. When RELOAD is set to 0, the machine will transition to IDLE state to wait for a transition to start.

In IDLE state, if the CARD\_IN input is set to 1, the FSM will transition to Transaction Start state in which the machine would wait the first digit to be entered. If the first digit is not entered in 5 clocks cycles the machine will return to IDLE state.

If the first digit is entered, the machine would transition to the Select first Digit state in which it would wait for the second digit to be entered. If the second digit is not entered, the machine would transition to IDLE state.

If the second digit is entered, the machine would transition to Select Second Digit state in which the machine would check if the two digits are valid and the stock of the chosen item is greater than 0.

If the two digits are invalid (are not between 00 and 19) or the stock of the chosen item is equal to 0, then the machine would transition to Invalid Selection sate in which the INVALID\_SEL output will be set to 1, and then the machine would transition to IDLE to wait for a new state.

If the two digits are valid and there is enough in stock of the chosen item, the FSM would transition to Valid Selection state in which the COST output will be set with corresponding cost of the chosen item's code. In the state, the machine will wait for VALID\_TRAN signal.

If VALID\_TRAN is not set to 1 in 5 cycles, the machine would transition to Invalid Transaction state in which the machine would set FAILED-TRAN output to 1, and then it would transition to IDLE to wait for a new transaction.

If the VALID\_TRAN is set to 1 in less than 5 cycles, the machine would transition to Vend state in which the VEND output set to 1 and the stock of the corresponding item would decrement by 1. In this state, the machine also wat for DOOR\_OPEN to be set to 1 and then to be set to 0 to transition to IDLE state to wait for anew transaction. If the DOOR\_OPEN is not set to 1 in 5 clock cycles the machine would transition to IDLE state.

### 4-The RTL Schematic:









The RTL Schematic divided in thee part top-middle-bottom (first - second -third)

The vending machine as a top module contains three modules:

FiveCounter module: responsible on counting the cycles required to transition to the next state if the required in put is not set to 1.

StateController module: responsible on transitioning the machine from the current state to a specified state based on the current state.

Output module: responsible on setting the output of machine for each state that the machine transition to.

#### 5-Simulation Testbench:

To test if my vending machine works appropriately, I designed the testbench to test all the cases including the tests that would terminate with a successful operation and the others that would fail depending in a given scenario.

# As for the successful operations test I created two tests:

One by providing an item code less than 10 and the other by providing an item code more than to test the behavior of the machine on providing the correct cost for both items and show that the operation flow correctly in a successful manner.

# Successful operation with code item less than 10

First, we reset the machine (20ns) to make sure that all items stock, and the outputs are properly set to 0. Then We put the machine in reload state by setting the RELOAD input to 1 at (70ns).



Firstly, at the time 100ns the CARD\_IN input is set to high to mimic the card insert. At the time 130ns we submitted the first digit which was 0, and at 170ns we submitted the second digit which was 8. The machine in this state is waiting for valid transaction signal which will occur at the time 210ns (less than 5 clock cycles). Then the machine would transition to VEND state at the time 220ns which will wait for the DOOR OPEN signal to go high and go down to transition to IDLE state. The DOOR\_OPEN input will go high at the time 230ns and then will go down at the 250ns, and right after that the machine would transition to IDLE state. At that time, we set the CARD\_IN signal to low. This test simulates a successful operation in which our vending machine performed correctly. We also noticed that the output COST in this test after we entered the second digit is 3 which is the correct cost of the item code 08 entered in this test.

# • Successful operation with code item greater than 10:

This test is similar to the previous test except is that it is performed to test if the cost output is calculated correctly for items greater than 10.



As we can see that for an entered item code equal to 18 the cost outputted is 6 which is the correct cost corresponding to the item code 18 based on the given table.

#### Failed Operation test with no digit entered.

In this case, we set the CARD\_IN to high and we didn't enter no digit. The normal flow if the machine indicate that the machine should set the INVALID\_SEL output to high and transition to IDLE state. This is exactly what our vending machine did. As at the time 510ns, we set the CARD\_IN input to high and we didn't enter any code item. After 5 cycles (at 620ns), INVALID\_SEL was set to high and the machine transitioned to IDLE state.



## • Failed Operation with only one digit entered:

In this case, we simulated the scenario when a user enters his card but it will enter only one digit. In this case, machine would have to wait for the second digit to be entered for 5 clocks cycles. If no digit is entered during that time. The machine would set the INVALID\_SEL output to 1 and transition to IDLE state. This is exactly what our machine did. At the time 770ns, we set CARD\_IN input to 1 and then at the time 810ns we entered the first digit which was 0. The machine waited for 5 clock cycles and then it set the INVALID\_SEL output to 1 at 920ns and transitioned to IDLE state.



#### Failed operation by entering Invalid digits

For this case, we entered an item code of 42 which is not within the range 00 to 19. For this case the machine would immediately set the INVALID\_SEL output to 1 and transition to IDLE state. And this exactly what our machine did. As at the time 970ns we set CARD\_IN to 1 and then we entered the first digit at the time 990ns which was 4. At the time, 1030ns we entered the second digit which was 2. At the time 1060, the machine set the INVALID\_SEL output to 1 and transitioned to IDLE state.



## Failed Operation with no valid transaction signal.

For this test I simulated the case where the machine didn't receive a valid transaction signal. After setting CARD\_IN to 1 and entering the two digits correctly. The machine is now waiting for VALID\_TRAN input signal to be set to 1 to complete the operation. The machine would wait for 5 clock cycles. If the the VALID\_TRAN is not set to 1 during that time, the Machine would set the FAILED\_TRAN output to 1 and transition to IDLE state. This is exactly what happened in our machine as the FAILED\_TRAN output was set to 1 at the time 1300ns and then machine transitioned to IDLE.



## Reloading the machine during a transaction.

As the machine should transition to the reload transition only when it is in IDLE state, the machine should not transition to the reloading state and should continue its transaction. In this test we set the RELOAD input to high just after entering the first digit which didn't affect the machine. The machine continued the transaction successfully and items counters are still at 9 (as the items were purchased in earlier transactions). This test is illustrated between the time frames 1370ns and 1540ns



## • Failed Operation when there is no item in stock:

To simulate this test, we reset the machine to put all items' stock to 0. And the we proceeded with a normal operation by setting the CARD\_IN to one and entering the two digits. Right after entering the second digit, the Machine would set INVALID\_SEL to 1 at the time 1720ns, and it transitioned to IDLE state.



#### Failed transaction when RELOAD is set to 1:

In this test, we simulated the case where we start an operation while the machine in the reloading state. In this state, the machine should remain in the reloading state and not output should be set illustrating that no transaction has been started. In this case, we proceeded with normal operation by setting CARD\_IN to 1 and entering the two digits. After that we set VALID\_TRAN to 1, but nothing has been changed in the machine and no out put is set to 1. This what has been shown between the time frames: 1970ns -1990ns



## • Failed Operation without inserting the card.

We simulated this case by starting an operation without setting the input CARD\_IN to 1. We Entered the first digit at the time frame 2010ns the second digit at 2050ns. Then, I set VALID\_TRAN to 1 at 2090ns. We see that the machine didn't change the state and remained in the IDLE state and no output was set to 1.



# 6-Conclusion:

In this assignment, I built a parking meter FSM that models the behavior described in project description. This FSM is built in Moore machine. One of the most difficulties that I encountered in this assignment is how to deal with several states, transition between them, and keep track of the 5 cycles counting. Drawing the state diagram was very useful to overcome these difficulties.

# 7-Synthesize summary:

\* Design Summary \*

Top Level Output File Name : vending\_machine.ngc

Primitive and Black Box Usage:

# BELS : 176 # INV : 1 # LUT2 : 1 # LUT3 : 3 # LUT4 : 48

# LUT5 : 53

# LUT6 : 67 # MUXF7 : 2 VCC # : 1 # FlipFlops/Latches :82 FD :23 # :12 **FDR** # **FDRE** : 25 # **FDS** : 2 # LD :14 # LDC : 1 # : 3 **LDCE** # : 1 LDCE\_1 # LDE\_1 : 1 # Clock Buffers : 1 # **BUFGP** : 1 # IO Buffers : 24 **IBUF** :10 **OBUF** # : 14

## Device utilization summary:

\_\_\_\_\_

Selected Device: 6slx16csg324-3

Slice Logic Utilization:

Number of Slice Registers: 79 out of 18224 0% Number of Slice LUTs: 173 out of 9112 1% Number used as Logic: 173 out of 9112 1%

# Slice Logic Distribution:

Number of LUT Flip Flop pairs used: 182

Number with an unused Flip Flop: 103 out of 182 56% Number with an unused LUT: 9 out of 182 4% Number of fully used LUT-FF pairs: 70 out of 182 38%

Number of unique control sets: 12

### **IO** Utilization:

Number of IOs: 25

Number of bonded IOBs: 25 out of 232 10%

IOB Flip Flops/Latches: 3

Specific Feature Utilization:

Number of BUFG/BUFGCTRLs: 1 out of 16 6%

| Partition Resource Summary:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                      |                                                                      |                                      |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|--------------------------------------|
| No Partitions were found in this design.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                      |                                                                      |                                      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                      |                                                                      |                                      |
| Timing Report                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | =========                                                                                                                            | ========                                                             | ===                                  |
| NOTE: THESE TIMING NUMBERS ARE ONLY A SY<br>FOR ACCURATE TIMING INFORMATION PLEA<br>GENERATED AFTER PLACE-and-ROUTE.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                      | CE REPORT                                                            |                                      |
| Clock Information:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                      |                                                                      |                                      |
| Clock Signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Clock buffer                                                                                                                         | (FF name)                                                            |                                      |
| CLK c2/current_state[3]_GND_3_o_MUX_253_o(c2/MO)   NONE(*)(c2/next_state_1)   5   c2/current_state[3]_GND_3_o_equal_1_o(c2/current_state[3]_GND_3_o_equal_1_o(c2/current_state[3]_current_state[3]_AND_47_o(c1.0)  NONE(*)(c2/secondDigit_0)   4   c2/current_state[3]_current_state[3]_AND_17_o(c1.0)  NONE(*)(c2/firstDigit_0)   4   c3/current_state[3]_GND_18_o_equal_10_o(c3/current_state[3]_GND_18_o_equal_10_o(c3/current_state[3]_current_state[3]_AND_76_o(c1.0)  NONE(*)(c3/cost_0)   4   c3/current_state[3]_current_state[3]_current_state[3]_NONE(*)(c3/invalid)   1   c3/invalid_G(c3/current_state[3]_current_state[3]_current_state[3]_none(*)(c3/invalid)   1   c3/invalid_G(c3/invalid)   1   c3/invalid_G(c3/invalid) | ent_state[3]_GND_3_o_6<br>c2/current_state[3]_curr<br>c2/current_state[3]_curr<br>urrent_state[3]_GND_18<br>c3/current_state[3]_curr | ND_3_o_MUX_equal_1_o1:0) ent_state[3]_A ent_state[3]_A _o_equal_10_c | <br>.ND_47_0<br>.ND_17_0<br>o<3>1:0) |
| (*) These 7 clock signal(s) are generated by com and XST is not able to identify which are the prim Please use the CLOCK_SIGNAL constraint to spe combinatorial logic.  INFO:Xst:2169 - HDL ADVISOR - Some clock sign with BUFG/BUFR resources. Please use the buffe buffers to the clock signals to help prevent skew                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | nary clock signals. cify the clock signal(s) of all were not automatical er_type constraint in ord                                   | ally buffered by                                                     | -                                    |

Asynchronous Control Signals Information:

\_\_\_\_\_

No asynchronous control signals found in this design

**Timing Summary:** 

\_\_\_\_\_

Speed Grade: -3

Minimum period: 3.267ns (Maximum Frequency: 306.119MHz)

Minimum input arrival time before clock: 4.582ns Maximum output required time after clock: 3.820ns Maximum combinational path delay: No path found

Timing Details:

\_\_\_\_\_

All values displayed in nanoseconds (ns)

\_\_\_\_\_

Timing constraint: Default period analysis for Clock 'CLK'

Clock period: 3.267ns (frequency: 306.119MHz)
Total number of paths / destination ports: 607 / 95

\_\_\_\_\_

Delay: 3.267ns (Levels of Logic = 3)

Source: array4\_0\_33 (FF)
Destination: array4\_0\_34 (FF)
Source Clock: CLK rising
Destination Clock: CLK rising

Data Path: array4\_0\_33 to array4\_0\_34

Gate Net

Cell:in->out fanout Delay Delay Logical Name (Net Name)

\_\_\_\_\_\_

FDRE:C->Q 5 0.447 0.943 array4\_0\_33 (array4\_0\_33)

LUT6:I3->O 1 0.205 0.580 Mmux\_array4[19][3]\_array4[19][3]\_mux\_49\_OUT281

(array4[19][3]\_array4[19][3]\_mux\_49\_OUT<34>)

LUT5:I4->O 1 0.205 0.580 array4\_0\_34\_dpot (array4\_0\_34\_dpot) LUT4:I3->O 1 0.205 0.000 array4\_0\_34\_rstpot (array4\_0\_34\_rstpot)

FD:D 0.102 array4\_0\_34

Total 3.267ns (1.164ns logic, 2.103ns route)

(35.6% logic, 64.4% route)

\_\_\_\_\_\_

Timing constraint: Default period analysis for Clock 'c2/current\_state[3]\_GND\_3\_o\_equal\_1\_o' Clock period: 2.537ns (frequency: 394.120MHz)

Source: c2/firstDigitinputted (LATCH)
Destination: c2/firstDigitinputted (LATCH)

Source Clock: c2/current\_state[3]\_GND\_3\_o\_equal\_1\_o rising Destination Clock: c2/current\_state[3]\_GND\_3\_o\_equal\_1\_o rising

Data Path: c2/firstDigitinputted to c2/firstDigitinputted

Gate Net

Cell:in->out fanout Delay Delay Logical Name (Net Name)

\_\_\_\_\_\_

LDE\_1:G->Q 13 0.498 0.933 c2/firstDigitinputted (c2/firstDigitinputted)

LUT6:I5->O 1 0.205 0.579 c2/current\_state[3]\_current\_state[3]\_OR\_160\_o

(c2/current\_state[3]\_current\_state[3]\_OR\_160\_o)

LDE\_1:GE 0.322 c2/firstDigitinputted

\_\_\_\_\_

Total 2.537ns (1.025ns logic, 1.512ns route)

(40.4% logic, 59.6% route)

Timing constraint: Default period analysis for Clock 'c2/current\_state[3]\_current\_state[3]\_AND\_47\_o'
Clock period: 2.192ns (frequency: 456.223MHz)
Total number of paths / destination ports: 4 / 4

\_\_\_\_\_\_

Delay: 2.192ns (Levels of Logic = 1)
Source: c2/secondDigit\_1 (LATCH)
Destination: c2/secondDigit\_1 (LATCH)

Source Clock: c2/current\_state[3]\_current\_state[3]\_AND\_47\_o falling Destination Clock: c2/current\_state[3]\_current\_state[3]\_AND\_47\_o falling

Data Path: c2/secondDigit\_1 to c2/secondDigit\_1

Gate Net

Cell:in->out fanout Delay Delay Logical Name (Net Name)

LD:G->Q 26 0.498 1.454 c2/secondDigit\_1 (c2/secondDigit\_1)

(c2/secondDigit[3]\_secondDigit[3]\_MUX\_382\_o)
LD:D 0.037 c2/secondDigit\_1

Total 2.192ns (0.738ns logic, 1.454ns route)

(33.7% logic, 66.3% route)

Timing constraint: Default period analysis for Clock 'c2/current\_state[3]\_current\_state[3]\_AND\_17\_o'
Clock period: 2.377ns (frequency: 420.757MHz)
Total number of paths / destination ports: 4 / 4

Delay: 2.377ns (Levels of Logic = 1)

Delay: 2.377ns (Levels of Logic = Source: c2/firstDigit\_0 (LATCH)

Destination: c2/firstDigit\_0 (LATCH)

Source Clock: c2/current\_state[3]\_current\_state[3]\_AND\_17\_o falling Destination Clock: c2/current\_state[3]\_current\_state[3]\_AND\_17\_o falling

Data Path: c2/firstDigit\_0 to c2/firstDigit\_0

Gate Net

Cell:in->out fanout Delay Delay Logical Name (Net Name)

LD:G->Q 39 0.498 1.639 c2/firstDigit\_0 (c2/firstDigit\_0)

LUT5:I1->0 1 0.203 0.000 c2/Mmux\_firstDigit[3]\_firstDigit[3]\_MUX\_344\_o11

(c2/firstDigit[3]\_firstDigit[3]\_MUX\_344\_o)

LD:D 0.037 c2/firstDigit\_0

\_\_\_\_\_

Total 2.377ns (0.738ns logic, 1.639ns route)

(31.1% logic, 68.9% route)

Timing constraint: Default period analysis for Clock 'c3/current\_state[3]\_GND\_18\_o\_equal\_10\_o'

Clock period: 1.585ns (frequency: 630.815MHz) Total number of paths / destination ports: 3 / 3

Delay: 1.585ns (Levels of Logic = 1)

Source: c3/cost\_2 (LATCH)
Destination: c3/cost\_2 (LATCH)

Source Clock: c3/current\_state[3]\_GND\_18\_o\_equal\_10\_o falling Destination Clock: c3/current\_state[3]\_GND\_18\_o\_equal\_10\_o falling

Data Path: c3/cost\_2 to c3/cost\_2

Gate Net

Cell:in->out fanout Delay Delay Logical Name (Net Name)

\_\_\_\_\_\_

LDCE:G->Q 2 0.498 0.845 c3/cost\_2 (c3/cost\_2)

LUT6:I3->0 1 0.205 0.000 c3/Mmux\_cost[2]\_cost[2]\_MUX\_444\_o12

(c3/cost[2]\_cost[2]\_MUX\_444\_o)

LDCE:D 0.037 c3/cost\_2

Total 1.585ns (0.740ns logic, 0.845ns route)

(46.7% logic, 53.3% route)

Timing constraint: Default OFFSET IN BEFORE for Clock 'CLK'

Total number of paths / destination ports: 14 / 14

-----

Offset: 2.633ns (Levels of Logic = 1)

Source: RESET (PAD)

Destination: current\_state\_0 (FF)

**Destination Clock: CLK rising** 

Data Path: RESET to current\_state\_0

Gate Net

Cell:in->out fanout Delay Delay Logical Name (Net Name)

\_\_\_\_\_\_

IBUF:I->O 15 1.222 0.981 RESET\_IBUF (RESET\_IBUF)

FDS:S 0.430 current\_state\_0

Total 2.633ns (1.652ns logic, 0.981ns route)

(62.7% logic, 37.3% route)

Timing constraint: Default OFFSET IN BEFORE for Clock

'c2/current\_state[3]\_GND\_3\_o\_MUX\_253\_o'

Total number of paths / destination ports: 23 / 5

\_\_\_\_\_

Offset: 3.727ns (Levels of Logic = 4)

Source: KEY\_PRESS (PAD)

Destination: c2/next\_state\_3 (LATCH)

Destination Clock: c2/current\_state[3]\_GND\_3\_o\_MUX\_253\_o falling

Data Path: KEY\_PRESS to c2/next\_state\_3

Gate Net

Cell:in->out fanout Delay Delay Logical Name (Net Name)

IBUF:I->O 16 1.222 1.005 KEY\_PRESS\_IBUF (KEY\_PRESS\_IBUF)

LUT6:I5->0 1 0.205 0.924 c2/Mmux\_GND\_3\_o\_next\_state[3]\_mux\_88\_0UT<0>182

(c2/Mmux\_GND\_3\_o\_next\_state[3]\_mux\_88\_OUT<0>181)

LUT6:I1->0 1 0.203 0.000 c2/Mmux\_GND\_3\_o\_next\_state[3]\_mux\_88\_OUT<0>187\_F

(N49)

MUXF7:I0->0 1 0.131 0.000 c2/Mmux\_GND\_3\_o\_next\_state[3]\_mux\_88\_0UT<0>187

(c2/GND\_3\_o\_next\_state[3]\_mux\_88\_OUT<3>)

LD:D 0.037 c2/next\_state\_3

Total 3.727ns (1.798ns logic, 1.929ns route)

(48.2% logic, 51.8% route)

```
Timing constraint: Default OFFSET IN BEFORE for Clock
'c2/current_state[3]_GND_3_o_equal_1_o'
 Total number of paths / destination ports: 1 / 1
Offset:
             4.582ns (Levels of Logic = 3)
 Source:
             KEY_PRESS (PAD)
 Destination:
               c2/firstDigitinputted (LATCH)
 Destination Clock: c2/current_state[3]_GND_3_o_equal_1_o rising
 Data Path: KEY_PRESS to c2/firstDigitinputted
                Gate Net
 Cell:in->out
              fanout Delay Delay Logical Name (Net Name)
  IBUF:I->O
                16 1.222 1.369 KEY_PRESS_IBUF (KEY_PRESS_IBUF)
                  1 0.203 0.684 c2/current_state[3]_current_state[3]_OR_160_o_SW0
  LUT6:I0->0
(N23)
  LUT6:14->0
                  1 0.203 0.579 c2/current_state[3]_current_state[3]_OR_160_o
(c2/current_state[3]_current_state[3]_OR_160_o)
  LDE_1:GE
                    0.322
                              c2/firstDigitinputted
 Total
                 4.582ns (1.950ns logic, 2.632ns route)
                   (42.6% logic, 57.4% route)
______
Timing constraint: Default OFFSET IN BEFORE for Clock
'c2/current_state[3]_current_state[3]_AND_47_o'
Total number of paths / destination ports: 8 / 4
             2.571ns (Levels of Logic = 2)
Offset:
             KEY_PRESS (PAD)
 Source:
               c2/secondDigit_0 (LATCH)
 Destination:
 Destination Clock: c2/current_state[3]_current_state[3]_AND_47_o falling
 Data Path: KEY_PRESS to c2/secondDigit_0
                Gate
                      Net
              fanout Delay Delay Logical Name (Net Name)
 Cell:in->out
  IBUF:I->O
                16 1.222 1.109 KEY_PRESS_IBUF (KEY_PRESS_IBUF)
  LUT5:I3->0
                  1 0.203 0.000 c2/Mmux_secondDigit[3]_secondDigit[3]_MUX_356_o11
(c2/secondDigit[3]_secondDigit[3]_MUX_356_o)
  LD:D
                 0.037
                           c2/secondDigit_3
  Total
                 2.571ns (1.462ns logic, 1.109ns route)
```

### (56.9% logic, 43.1% route)

\_\_\_\_\_\_ Timing constraint: Default OFFSET IN BEFORE for Clock 'c2/current\_state[3]\_current\_state[3]\_AND\_17\_o' Total number of paths / destination ports: 8 / 4 2.697ns (Levels of Logic = 2) Offset: KEY\_PRESS (PAD) Source: c2/firstDigit\_0 (LATCH) Destination: Destination Clock: c2/current\_state[3]\_current\_state[3]\_AND\_17\_o falling Data Path: KEY\_PRESS to c2/firstDigit\_0 Gate Net fanout Delay Delay Logical Name (Net Name) Cell:in->out 16 1.222 1.233 KEY\_PRESS\_IBUF (KEY\_PRESS\_IBUF) IBUF:I->0 LUT5:12->0 1 0.205 0.000 c2/Mmux\_firstDigit[3]\_firstDigit[3]\_MUX\_311\_o11 (c2/firstDigit[3]\_firstDigit[3]\_MUX\_311\_o) 0.037 LD:D c2/firstDigit\_3 2.697ns (1.464ns logic, 1.233ns route) Total (54.3% logic, 45.7% route) \_\_\_\_\_\_ Timing constraint: Default OFFSET IN BEFORE for Clock 'c3/current\_state[3]\_GND\_18\_o\_equal\_10\_o' Total number of paths / destination ports: 4 / 4 Offset: 3.346ns (Levels of Logic = 2) RELOAD (PAD) Source: c3/cost\_0 (LATCH) Destination: Destination Clock: c3/current\_state[3]\_GND\_18\_o\_equal\_10\_o falling Data Path: RELOAD to c3/cost\_0 Gate Net fanout Delay Delay Logical Name (Net Name) Cell:in->out IBUF:I->0 6 1.222 0.745 RELOAD\_IBUF (RELOAD\_IBUF) LUT5:14->0 6 0.205 0.744 c3/current\_state[3]\_current\_state[3]\_OR\_168\_o1 (c3/invalid\_G) LDCE:CLR 0.430 c3/cost\_2

3.346ns (1.857ns logic, 1.489ns route)

(55.5% logic, 44.5% route)

Total

.\_\_\_\_\_

Timing constraint: Default OFFSET IN BEFORE for Clock

'c3/current\_state[3]\_current\_state[3]\_AND\_76\_o'
Total number of paths / destination ports: 1 / 1

\_\_\_\_\_

Offset: 3.346ns (Levels of Logic = 2)

Source: RELOAD (PAD)
Destination: c3/vend (LATCH)

Destination Clock: c3/current\_state[3]\_current\_state[3]\_AND\_76\_o falling

Data Path: RELOAD to c3/vend

Gate Net

Cell:in->out fanout Delay Delay Logical Name (Net Name)

IBUF:I->O 6 1.222 0.745 RELOAD\_IBUF (RELOAD\_IBUF)

LUT5:I4->0 6 0.205 0.744 c3/current\_state[3]\_current\_state[3]\_OR\_168\_o1

(c3/invalid\_G)

LDC:CLR 0.430 c3/vend

\_\_\_\_\_

Total 3.346ns (1.857ns logic, 1.489ns route)

(55.5% logic, 44.5% route)

Timing constraint: Default OFFSET IN BEFORE for Clock 'c3/invalid\_G'

Total number of paths / destination ports: 1 / 1

Offset: 2.454ns (Levels of Logic = 2)

Source: RELOAD (PAD)

Destination: c3/invalid (LATCH)

Destination Clock: c3/invalid\_G falling

Data Path: RELOAD to c3/invalid

Gate Net

Cell:in->out fanout Delay Delay Logical Name (Net Name)

IBUF:I->O 6 1.222 0.992 RELOAD\_IBUF (RELOAD\_IBUF) LUT5:I1->O 1 0.203 0.000 c3/invalid\_D (c3/invalid\_D)

LD:D 0.037 c3/invalid

\_\_\_\_\_

Total 2.454ns (1.462ns logic, 0.992ns route)

(59.6% logic, 40.4% route)

\_\_\_\_\_\_

Timing constraint: Default OFFSET OUT AFTER for Clock

'c3/current\_state[3]\_GND\_18\_o\_equal\_10\_o'

Total number of paths / destination ports: 4 / 4

Offset: 3.685ns (Levels of Logic = 1)

Source: c3/cost\_2 (LATCH)
Destination: COST<2> (PAD)

Source Clock: c3/current\_state[3]\_GND\_18\_o\_equal\_10\_o falling

Data Path: c3/cost\_2 to COST<2>

Gate Net

Cell:in->out fanout Delay Delay Logical Name (Net Name)

-----

LDCE:G->Q 2 0.498 0.616 c3/cost\_2 (c3/cost\_2)
OBUF:I->O 2.571 COST\_2\_OBUF (COST<2>)

\_\_\_\_\_

Total 3.685ns (3.069ns logic, 0.616ns route)

(83.3% logic, 16.7% route)

Timing constraint: Default OFFSET OUT AFTER for Clock 'CLK'

Total number of paths / destination ports: 8 / 8

Offset: 3.820ns (Levels of Logic = 1)

Source: array4\_0\_32 (FF)
Destination: slotOutput<0> (PAD)

Source Clock: CLK rising

Data Path: array4\_0\_32 to slotOutput<0>

Gate Net

Cell:in->out fanout Delay Delay Logical Name (Net Name)

\_\_\_\_\_

FD:C->Q 8 0.447 0.802 array4\_0\_32 (array4\_0\_32)

OBUF:I->O 2.571 slotOutput\_0\_OBUF (slotOutput<0>)

\_\_\_\_\_

Total 3.820ns (3.018ns logic, 0.802ns route)

(79.0% logic, 21.0% route)

\_\_\_\_\_\_

Timing constraint: Default OFFSET OUT AFTER for Clock

'c3/current\_state[3]\_current\_state[3]\_AND\_76\_o'
Total number of paths / destination ports: 1 / 1

Offset: 3.648ns (Levels of Logic = 1)

Source: c3/vend (LATCH)

Destination: VEND (PAD) Source Clock: c3/current\_state[3]\_current\_state[3]\_AND\_76\_o falling Data Path: c3/vend to VEND Gate Net Cell:in->out fanout Delay Delay Logical Name (Net Name) 1 0.498 0.579 c3/vend (c3/vend) LDC:G->0 OBUF:I->O VEND\_OBUF (VEND) 2.571 Total 3.648ns (3.069ns logic, 0.579ns route) (84.1% logic, 15.9% route) \_\_\_\_\_\_ Timing constraint: Default OFFSET OUT AFTER for Clock 'c3/invalid\_G' Total number of paths / destination ports: 1 / 1 3.648ns (Levels of Logic = 1) Offset: Source: c3/invalid (LATCH) Destination: INVALID\_SEL (PAD) Source Clock: c3/invalid\_G falling Data Path: c3/invalid to INVALID\_SEL Gate Net Cell:in->out fanout Delay Delay Logical Name (Net Name) LD:G->Q 1 0.498 0.579 c3/invalid (c3/invalid) OBUF:I->O INVALID\_SEL\_OBUF (INVALID\_SEL) 2.571 Total 3.648ns (3.069ns logic, 0.579ns route) (84.1% logic, 15.9% route) \_\_\_\_\_\_ Cross Clock Domains Report: Clock to Setup on destination clock CLK .+----+





Number of errors : 0 ( 0 filtered) Number of warnings : 61 ( 0 filtered) Number of infos : 1 ( 0 filtered)

Implementation Summary Release 14.7 Map P.20131013 (nt64) Xilinx Mapping Report File for Design 'vending\_machine'

**Design Information** 

\_\_\_\_\_

Command Line : map -filter "C:/Users/kbenl/Desktop/My

classes\_fall\_2020/M152A/Project4/vending\_machine/iseconfig/filter.filter"

-intstyle ise -p xc6slx16-csg324-3 -w -logic\_opt off -ol high -t 1 -xt 0

-register\_duplication off -r 4 -global\_opt off -mt off -ir off -pr off -lc off

-power off -o vending\_machine\_map.ncd vending\_machine.ngd vending\_machine.pcf

Target Device: xc6slx16 Target Package: csg324 Target Speed: -3

Mapper Version : spartan6 - \$Revision: 1.55 \$

Mapped Date : Sat Dec 12 21:02:02 2020

# 8-Implementation Summary

Number of errors: 0 Number of warnings: 7 Slice Logic Utilization:

Number of Slice Registers: 79 out of 18,224 1%

Number used as Flip Flops: 62
Number used as Latches: 17
Number used as Latch-thrus: 0
Number used as AND/OR logics:

Number of Slice LUTs: 157 out of 9,112 1% Number used as logic: 157 out of 9,112 1%

Number using O6 output only: 141
Number using O5 output only: 0
Number using O5 and O6: 16
Number used as ROM: 0

Number used as Memory: 0 out of 2,176 0%

Slice Logic Distribution:

Number of occupied Slices: 65 out of 2,278 2% Number of MUXCYs used: 0 out of 4,556 0%

Number of LUT Flip Flop pairs used: 171

Number with an unused Flip Flop: 93 out of 171 54% Number with an unused LUT: 14 out of 171 8% Number of fully used LUT-FF pairs: 64 out of 171 37%

Number of unique control sets: 9

Number of slice register sites lost

to control set restrictions: 33 out of 18,224 1%

A LUT Flip Flop pair for this architecture represents one LUT paired with one Flip Flop within a slice. A control set is a unique combination of clock, reset, set, and enable signals for a registered element. The Slice Logic Distribution report is not meaningful if the design is over-mapped for a non-slice resource or if Placement fails.

IO Utilization:

Number of bonded IOBs: 25 out of 232 10%

Specific Feature Utilization:

Number of RAMB16BWERs: 0 out of 32 0% Number of RAMB8BWERs: 0 out of 64 0% Number of BUFI02/BUFI02\_2CLKs: 32 0% 0 out of Number of BUFI02FB/BUFI02FB\_2CLKs: 32 0% 0 out of Number of BUFG/BUFGMUXs: 1 out of 16 6%

Number used as BUFGs: 1

Number used as BUFGMUX: 0

Number of DCM/DCM\_CLKGENs: 0 out of 4 0% Number of ILOGIC2/ISERDES2s: 0 out of 248 0%

Number of IODELAY2/IODRP2/IODRP2\_MCBs: 0 out of 248 0%

Number of OLOGIC2/OSERDES2s: 3 out of 248 1%

Number used as OLOGIC2s: 3 Number used as OSERDES2s: 0

Number of BSCANs: 0 out of 0% 4 Number of BUFHs: 128 0% 0 out of Number of BUFPLLs: 0 out of 8 0% Number of BUFPLL\_MCBs: 4 0% 0 out of 32 0% Number of DSP48A1s: 0 out of Number of ICAPs: 0 out of 1 0% Number of MCBs: 2 0% 0 out of Number of PCILOGICSEs: 0 out of 2 0% Number of PLL\_ADVs: 2 0% 0 out of Number of PMVs: 0 out of 1 0% Number of STARTUPs: 0 out of 1 0% Number of SUSPEND\_SYNCs: 0 out of 1 0%

Average Fanout of Non-Clock Nets: 4.63

Peak Memory Usage: 4520 MB

Total REAL time to MAP completion: 23 secs Total CPU time to MAP completion: 6 secs

#### Table of Contents

\_\_\_\_\_

Section 1 - Errors

Section 2 - Warnings

Section 3 - Informational

Section 4 - Removed Logic Summary

Section 5 - Removed Logic

Section 6 - IOB Properties

Section 7 - RPMs

Section 8 - Guide Report

Section 9 - Area Group and Partition Summary

Section 10 - Timing Report

Section 11 - Configuration String Information

Section 12 - Control Set Information

#### Section 13 - Utilization by Hierarchy

## Section 1 - Errors

\_\_\_\_\_

#### Section 2 - Warnings

\_\_\_\_\_

WARNING:PhysDesignRules:372 - Gated clock. Clock net c2/current\_state[3]\_current\_state[3]\_AND\_17\_o is sourced by a combinatorial pin. This is not good design practice. Use the CE pin to control the loading of data into the flip-flop.

WARNING:PhysDesignRules:372 - Gated clock. Clock net c3/current\_state[3]\_GND\_18\_o\_equal\_10\_o is sourced by a combinatorial pin. This is not good design practice. Use the CE pin to control the loading of data into the flip-flop.

WARNING:PhysDesignRules:372 - Gated clock. Clock net c3/invalid\_G is sourced by a combinatorial pin. This is not good design practice. Use the CE pin to control the loading of data into the flip-flop.

#### Section 3 - Informational

\_\_\_\_\_

INFO:MapLib:562 - No environment variables are currently set.

INFO:LIT:244 - All of the single ended outputs in this design are using slew rate limited output drivers. The delay on speed critical single ended outputs can be dramatically reduced by designating them as fast outputs.

INFO:Pack:1716 - Initializing temperature to 85.000 Celsius. (default - Range: 0.000 to 85.000 Celsius)

INFO:Pack:1720 - Initializing voltage to 1.140 Volts. (default - Range: 1.140 to 1.260 Volts)

INFO:Map:215 - The Interim Design Summary has been generated in the MAP Report (.mrp).

INFO:Pack:1650 - Map created a placed design.

#### Section 4 - Removed Logic Summary

\_\_\_\_\_

1 block(s) optimized away

#### Section 5 - Removed Logic

\_\_\_\_\_

#### Optimized Block(s):

TYPE BLOCK VCC XST\_VCC

#### Section 6 - IOB Properties

\_\_\_\_\_

<del>|</del>

| IOB Name                    | Type      | Direction   IO Standard | Diff   C  | rive   S   | Slew   Reg    |
|-----------------------------|-----------|-------------------------|-----------|------------|---------------|
| s)   Resistor   IOB<br>     | I         | Term   Streng           | th   Rate | I          | De <b>l</b> i |
| +<br>+<br>CARD_IN           | IOB       | INPUT  LVCMOS25         | <br>      | <br>I I    | I             |
| CLK                         | IOB       | INPUT  LVCMOS25         |           | l <b>I</b> |               |
| COST<0>                     | IOB       | OUTPUT  LVCMOS25        | 1         | 2   S      | LOW           |
| COST<1>                     | IOB       | OUTPUT  LVCMOS25        | 1         | 2   S      | LOW           |
| COST<2>                     | IOB       | OUTPUT  LVCMOS25        | 1         | 2   S      | LOW           |
| DOOR_OPEN                   | IOB       | INPUT  LVCMOS25         | 1 1       | 1          | 1             |
| I<br>FAILED_TRAN            | IOB       | OUTPUT  LVCMOS25        | I         | 12         | SLOW          |
| DLATCH    <br>INVALID_SEL   | l<br> IOB | OUTPUT  LVCMOS25        | 1         | 12         | SLOW          |
| DLATCH    <br>ITEM_CODE<0>  | l<br> IOB | INPUT  LVCMOS25         | 1         | 1 1        | 1             |
| <br> TEM_CODE<1>            | IOB       | INPUT  LVCMOS25         | 1         | 1 1        | 1             |
| <br> TEM_CODE<2>            | IOB       | INPUT  LVCMOS25         | 1         | l I        | 1             |
| <br> TEM_CODE<3>            | IOB       | INPUT  LVCMOS25         | 1         | I I        | 1             |
| <br>KEY_PRESS               | IOB       | INPUT  LVCMOS25         | 1 1       | 1 1        |               |
| <br>RELOAD                  | IOB       | INPUT  LVCMOS25         | 1 1       | 1 1        | 1             |
| <br>RESET                   | IOB       | INPUT  LVCMOS25         | 1 1       | 1 1        | I             |
| <br>VALID_TRAN              | IOB       | INPUT  LVCMOS25         | 1 1       | ı          | I             |
| <br>VEND                    | IOB       | OUTPUT  LVCMOS25        | 12        |            |               |
| DLATCH    <br>slotOutput<0> | l<br> IOB | OUTPUT  LVCMOS25        |           | 12         | SLOW          |
| <br>slotOutput<1>           | IOB       | OUTPUT  LVCMOS25        |           | 12         | SLOW          |
| <br>slotOutput<2>           | IOB       | OUTPUT  LVCMOS25        |           | 12         | SLOW          |
| <br>slotOutput<3>           | IOB       | OUTPUT  LVCMOS25        | 1 1       |            | SLOW          |

| slotOutputsm<0>                              | IOB | OUTPUT | LVCMOS25 | I | 12 | SLOW |  |
|----------------------------------------------|-----|--------|----------|---|----|------|--|
| <br>  slotOutputsm<1>                        | IOB | OUTPUT | LVCMOS25 | I | 12 | SLOW |  |
| <br>  slotOutputsm<2>                        | IOB | OUTPUT | LVCMOS25 | I | 12 | SLOW |  |
|                                              | IOB | OUTPUT | LVCMOS25 | I | 12 | SLOW |  |
| -+                                           |     |        |          |   |    |      |  |
| Section 7 - RPMs                             |     |        |          |   |    |      |  |
| Section 8 - Guide Report                     |     |        |          |   |    |      |  |
| Guide not run on this design.                |     |        |          |   |    |      |  |
| Section 9 - Area Group and Partition Summary |     |        |          |   |    |      |  |
| Partition Implementation Status              |     |        |          |   |    |      |  |
| No Partitions were found in this design.     |     |        |          |   |    |      |  |
|                                              |     |        |          |   |    |      |  |
| Area Group Information                       |     |        |          |   |    |      |  |

No area groups were found in this design.

# Section 10 - Timing Report

A logic-level (pre-route) timing report can be generated by using Xilinx static timing analysis tools, Timing Analyzer (GUI) or TRCE (command line), with the mapped NCD and PCF files. Please note that this timing report will be generated using estimated delay information. For accurate numbers, please generate a timing report with the post Place and Route NCD file.

For more information about the Timing Analyzer, consult the Xilinx Timing Analyzer Reference Manual; for more information about TRCE, consult the Xilinx Command Line Tools User Guide "TRACE" chapter.

Section 11 - Configuration String Details

Use the "-detail" map option to print out Configuration Strings

Section 12 - Control Set Information

Use the "-detail" map option to print out Control Set Information.

Section 13 - Utilization by Hierarchy

\_\_\_\_\_

Use the "-detail" map option to print out the Utilization by Hierarchy section.