























## 3V3 Main Regulator +VIN U402 LMQ66420MC3RXBRQ1 Use high quality, low ESR (<50mΩ) capacitors such as GRM155R61A475ME02 L401 воот 2A Max +373 74438323022 C401 C402 2u2 **─**01.5mm TP402 10u 10u ● 1.5mm TP806 50٧ 50V END-EN/UVLO 13 MODE/SYNC C406 \_ C407 \_ C408 \_ C409 \_ C410 \_ . C412 \_\_\_ C413 \_\_ \_ C414 \_ C411 \_ MODED-**∓** 4u7 ₹ 4u7 ₹ 4u7 ₹ 4u7 ₹ 4u7 4u7 + 4u7 + 4u7 + 4u7 4u7 $\rightarrow$ R401 R402 GND1 VOUT/FB 10k 10k EN is set high by PHY INH outputs R403 VCC 10 VCC 100k GND1 3V3\_PG MODE is auto by default. Setting MODE high means a lower output ripple which is C404 GND1 1u GND/DAP PGND necessary for the ethernet PHYs. GND1 GND1 3V3 Always on supply +3V3 U403 +3V3\_AON TPS2116DRL U401 150mA Max MODE VOUT +VIN 3V3\_AON switchover TPS7B8133QDRVRQ1 VIN1 VOU1 ◆ 0 1.5mm TP401 to use most efficient supply. 3V3\_AON\_RAW OUT VIN2 C403 --D3V3\_A0N\_ST C405 3V3\_AON\_ST Needs 50V <u>3V3\_P</u>G an MCU internal GND pullup GND1 GND1 GND1 GND PR1 > 1V => VOUT = VIN1 PR1 < 1V => VOUT = VIN2 GND1 GND1 3V3 and 3V3\_AON (always on) voltage regulators. Sheet: /Power/3V3 Regulators/ File: power-3v3-regulators.kicad\_sch Title: 3V3 Regulators (PHY Side) Size: A4 Date: 2025-06-30 Rev: KiCad E.D.A. 9.0.3 ld: 4/26

























