

#### **Instruction Classes**

SFU

There are 59 instructions in rv64I.

I have ignored 8 of these instructions. { fence, fenci.i } (thread synchronization) & { csrrs, csrrsi, csrrw, csrrwi, csrrc, csrrci } (control/status register - read/write, read/set, read/clear) We will design a processor that can execute the 51 remaining instructions.

|                   | R-Format                           | I-Format                                 | S-Format | SB-Format                         | U-Format   | UJ-Format |
|-------------------|------------------------------------|------------------------------------------|----------|-----------------------------------|------------|-----------|
| Flow Cont<br>(10) | rol                                | ebreak,<br>ecall,<br>jalr                |          | bne, beq, blt,<br>bge, bltu, bgeu |            | jal       |
|                   | add, addw, sub,<br>subw            | addi, addiw                              |          |                                   | lui, auipc |           |
| Executio          | and, or, xor                       | andi, ori, xori                          |          |                                   | Tui, auipe |           |
| (30)              | slt, sltu                          | slti, sltiu                              |          |                                   |            |           |
|                   | sll, srl, sra,<br>sllw, srlw, sraw | slli, srli, srai,<br>slliw, srliw, sraiw |          |                                   |            |           |
|                   |                                    |                                          |          |                                   |            |           |

sd, sw, sh, sb

Execution: (30)

Memory

(11)

Logic:  $(6) \rightarrow 3R$ -format + 3I-format

Arithmetic:  $(12) \rightarrow 6R$ -format + 4I-format +2U-format

1b, 1h, 1w, 1d,

lbu, lhu, lwu

Shift:  $(12) \rightarrow 6R$ -format + 6I-format

Flow Control: (10)

Branch:  $(6) \rightarrow 6SB$ -format

Jump:  $(2) \rightarrow 2UJ$ -format

Environment:  $(2) \rightarrow 2I$ -format

Memory: (11)

Load:  $(7) \rightarrow 7I$ -format

Store:  $(4) \rightarrow 4S$ -format

# The (51) Instructions

SFU

|       | funct6  | funct3 | opcode                 |        | funct6  | funct3 | opcode                 |        | funct7    | funct3 | opcode                 |  |
|-------|---------|--------|------------------------|--------|---------|--------|------------------------|--------|-----------|--------|------------------------|--|
| sllw  | 0000000 | 001    | 011 <mark>1</mark> 011 | sll    | 0000000 | 001    | 01 10011               | xor    | 0000000   | 100    | 0110011                |  |
| srlw  | 0000000 | 101    | 011 <mark>1</mark> 011 | srl    | 0000000 | 101    | 0110011                | or     | 0000000   | 110    | 0 <mark>1</mark> 10011 |  |
| sraw  | 0100000 | 101    | 0111011                | sra    | 0100000 | 101    | 0110011                | and    | 0000000   | 111    | 0110011                |  |
| slliw | 0000000 | 001    | 0011011                | slli   | 0000000 | 001    | 0010011                | xori   | -         | 000    | 0010011                |  |
| srliw | 0000000 | 101    | 0011011                | srli   | 0000000 | 101    | 0010011                | ori    | -         | 010    | 0010011                |  |
| sraiw | 0100000 | 101    | 0011011                | srai   | 0100000 | 101    | 0010011                | andi   | -         | 011    | 0010011                |  |
|       |         |        | funct7                 | funct3 | opcode  |        | funct7                 | funct3 | opcode    |        |                        |  |
| add   |         | add    | 0000000                | 000    | 0110011 | addi   | <u> </u>               | 000    | 0010011   |        |                        |  |
|       | 0 15    | b .a   |                        | addw   | 0000000 | 000    | 0111011                | addiw  | -         | 000    | 0011011                |  |
|       | funct7  | funct3 | opcode                 | sub    | 0100000 | 000    | 01 10011               | slti   | Ð         | 010    | 0010011                |  |
| 1b    | -       | 000    | 0000011                | subw   | 0100000 | 000    | 0111011                | sltiu  | -         | 011    | 0011011                |  |
| 1h    | -       | 001    | 0000011                | slt    | 0000000 | 010    | 01 10011               | lui    | -1        | -      | 0110111                |  |
| lw    | -       | 010    | 0000011                | sltu   | 0000000 | 011    | 01 10011               | auipc  | -         | -      | 0010111                |  |
| ld    | -       | 011    | 0000011                |        |         |        |                        |        |           |        |                        |  |
| lbu   | -       | 100    | 0000011                |        |         |        |                        |        |           |        |                        |  |
| lhu   | -       | 101    | 0000011                | _      | funct7  | funct3 | opcode                 |        |           |        |                        |  |
| lwu   | -       | 110    | 0000011                | beq    | -       | 000    | 1100011                |        |           |        |                        |  |
|       | funct7  | funct3 | opcode                 | bne    | -       | 001    | 1100011                | ebreak | imm=0x000 | 000    | 1110011                |  |
| sb    | -       | 000    | 0100011                | blt    | -       | 100    | 1100011                | ecall  | imm=0x001 | 000    | 1110011                |  |
| sh    | -       | 001    | 0100011                | bge    | -       | 101    | 1100 <mark>0</mark> 11 | COULT  |           |        | 1110011                |  |
| sw    | -       | 010    | 0100011                | bltu   | -       | 110    | 1100011                | jal    | -         | -      | 110 <mark>11</mark> 11 |  |
| sd    | -       | 011    | 0100011                | bgeu   | -       | 111    | 1100011                | jalr   | -         | 000    | 1100 <mark>1</mark> 11 |  |

## The Primary Elements of a Processor Datapath

SFU

So far we have the two most important elements of a Processor Datapath.

The Execution Unit (**ExU**) and the Register File (**RegF**)

There are 9-bits that control the behaviour of the execution unit, FuncClass, LogicFN, ShiftFN, ExtWord, AddnSub and NotA. (We don't actually need NotA)



ExuFN <= NotA & FuncClass & LogicFN & ShiftFN & AddnSub & ExtWord;</pre>

ExuStatus <= Cout, & Ovfl & Zero; Cout Ovfl Zero



| Func | Class | operation   |
|------|-------|-------------|
| 0    | 0     | sltu        |
| 0    | 1     | slt         |
| 1    | 0     | shift/arith |
| 1    | 1     | logic       |

| Logi | cFn | operation |
|------|-----|-----------|
| 0    | 0   | Lui       |
| 0    | 1   | A xor B   |
| 1    | 0   | A or B    |
| 1    | 1   | A and B   |

| operatio | îFN | Shit |  |
|----------|-----|------|--|
| arith    | 0   | 0    |  |
| sll      | 1   | 0    |  |
| srl      | 0   | 1    |  |
| sra      | 1   | 1    |  |

## Simplified Datapath



High-Level Language Statement Assembly Language Instruction add Machine Language Instruction 01000 000 ox 0011 0433 0000000 00001 00010 0110011 R-type Format **Control Unit** Register File Memory Bank Register Instruction ExU decode Location Instruction Counter Instruction Cache

### The Instruction Cycle

The Datapath contains a special Register called the **Program Counter**, **PC**.

- This register holds a 64-bit value that represents a memory address of a location in the Instruction Memory Unit. (The Lowest bit is always '0' because the RISC-V specification requires that Instructions must be 16-bit halfword-aligned)
- Instructions are only read from the Instruction Memory Unit and thus the behaviour is similar to that of a combinational circuit. (The clocking scheme is not an issue.)

The value inside the PC is used to calculate a new value for the PC each cycle. The new value represents the location of the instruction to be processed in the next cycle.

The new value will be  $PC \leftarrow PC + 4$ , for all instructions except Flow Control Instructions



### R-Format "Execute" Instructions



Execute Instructions: (30 instructions)

- Pass operand data through an execution unit and store a result back into a destination register.
- 15 of these instructions are **R-Format**; with operands coming from two source registers.



#### I-Format "Execute" Instructions



Execute Instructions: (30 instructions)

- Pass operand data through an execution unit and store a result back into a destination register.
- 13 of these instructions are **I-Format**; with operands coming from one source register, and a 12-bit sign-extended immediate constant.



### Execution Unit Source MUX



We have now introduced one more control signal, ExuSrc, into the design so that the datapath can execute both **R format** and **I format** instructions.

### I-Format Data Memory "Read" Access

SFU

Memory Instructions: (7 load and 4 store instructions)



Id  $\mathbf{R}_{\mathbf{D}} \leftarrow \text{mem}(\mathbf{R}_{\mathbf{S}\mathbf{1}} + \text{imm})$ 

Data Cache



Assume that the data memory has an edge-triggered

clocking scheme. As we are considering "read access"

we may view the access similar to the Q of a flip-flop.



Wed, Mar 4, 2020

extension of upper bits.

Ensc 350

### S-Format Data Memory "Write" Access

SFU

Data Cache

Address

Memory Instructions: (7 load and 4 store instructions)

• Store instructions are S-Format instructions. sd mem( $R_{S1}$  + imm)  $\leftarrow R_{S2}$ 



A new 3-bit signal, Format, controls formation of the immediate constant.



Assume that the Data Memory Unit ignores the **msb** of DataSize for data write operations.



## SFU

# Adding The Destination Register MUX

The Data Memory Operations can be combined with the Execution Operations by inserting a MUX that selects the source for storing to the Register File.

This MUX is controlled by a control signal called RegInSrc.



### The **RV64I** Instruction Formats

SFU

Of the 6 instruction - formats, 5 of them contain immediate constants. The bits of the immediate constant must be unpacked to produce an appropriate 64-bit doubleword.



### Flow Control Instructions

SFU

So Far we have 28/30 of the Execution Instructions and all 11 of the Memory Instructions. The Flow Control Instructions are comprised of 2 (unconditional) Jumps and 6 conditional Branches.

| Instruction     | Instruction Operation                                                  |    | Application                                                                                                                                               |  |  |  |  |  |  |
|-----------------|------------------------------------------------------------------------|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| jal             | $PC \leftarrow PC+(2*imm20)$ $R_D \leftarrow PC+4$                     | UJ | Must always use for unconditional branches. (To avoid polluting Branch Prediction Tables) To implement subroutine calls.                                  |  |  |  |  |  |  |
| jalr            | $PC \leftarrow ((R_{S1} + imm12) \& (\sim 1))$ $R_D \leftarrow PC + 4$ | I  | Used to implement Branch Tables. (Case/Switch Statements) Used to perform return from subroutines. The lsb of the function pointer may be used as a flag. |  |  |  |  |  |  |
| beq,<br>(bne)   | $IF (R_{S1} = R_{S2})$ $PC \leftarrow PC + (2*imm12)$                  | SB |                                                                                                                                                           |  |  |  |  |  |  |
| blt,<br>(bge)   | $IF (R_{S1} < R_{S2})$ $PC \leftarrow PC+(2*imm12)$                    | SB | Used for IF-Then-Else type short branching. Used for loops, either at the top or the bottom. Relative distance to target instruction ±2 <sup>12</sup> .   |  |  |  |  |  |  |
| bltu,<br>(bgeu) | $IF (R_{S1} < R_{S2})$ $PC \leftarrow PC+(2*imm12)$                    | SB |                                                                                                                                                           |  |  |  |  |  |  |

All **branch** and **jal** instructions use **PC-relative addressing** to support position-independent code. The address of the target instruction is formed by appending a '0' to the (12-bit/20-bit) immediate, sign-extending to 64-bits and then adding to the PC. (containing the address of the branch instruction)

Absolute jumps with an address range of  $2^{32}$  are implemented using lui and then jalr. Relative jumps with an address range of  $2^{32}$  are implemented using auipc and then jalr.

### Unpacking the Immediate Constant

SFU

The Instruction Formats with immediate constants have been chosen to overlap as much as possible. The circuit that unpacks and sign-extends the immediate is quite straight forward.



# Unpacking the Immediate Constant

SFU

The U-Formats also have overlapping fields.







## UJ and SB Instruction Formats

To simplify the diagrams we shall assume that the five outputs of the Unpack Immediate circuit are all 64-bits. (assume that zeros have been inserted in the lower bits when required) The labelling of the outputs is shown below.

The control signal "Format" is unnecessary. The outputs SextI, SextS & SextU are all directed to the Execution Unit and thus may be selected by the ExUSrcB control lines.

The SextSB and SextUJ outputs are connected to the Next Address Logic, a circuit that calculates the address of the next instruction for flow control instructions.



#### Branch Instruction PC Calculation

**SFU** 

A branch instruction evaluates a condition using the contents of  $\mathbf{R}_{S1}$  and  $\mathbf{R}_{S2}$ . The resulting branch condition can be determined from the status outputs from the Execution Unit, **Zero**, **Cout** & **Ovfl**. (We already have **AltB** and **AltBu** but they only require an inverter and an xor to reconstruct.) Now we introduce a 3-bit control signal, **BrType**, that indicates the type of Branch Condition.



## Jump & Link PC Calculation

SFU

The jalr instruction is an **I-Format** instruction. The 12-bit immediate constant is added to the value in  $\mathbf{R}_{S1}$  exactly as it would for an instruction like **addi**. The lsb of the result is cleared and then the result is transferred to the PC. PC + 4 is stored in the destination register.



The difference between jalr and an execution-class instruction is that the sources for the destination register and PC have swapped.

IncrPC and ExUOut have swapped their destinations, PC and R<sub>D</sub>in.

## Jump & Link PC Calculation

SFU

The jal instruction is an UJ-Format instruction.

The 20-bit immediate constant is unpacked by appending a '0' at the lsb and then sign-extending to 64-bits. This value is added to the PC. PC + 4 is stored in the destination register.

As this addressing mode is PC-relative, let's start by modifying the circuit for a branch instruction. The values jta and incrPC both need to be calculated and thus we need two addition resources. The execution unit and source registers are not being used so we could direct the PC to ExuInA. Since be have included an additional adder for branch instructions, let's try using this same adder.



## Combining the Previous Circuits

SFU

We may now combine all these datapaths by inserting MUXes and introducing suitable control signals. The Source to the B input of ExU has been expanded to include more immediate formats. A MUX is inserted before the PC to select the value to be stored that targets the next instruction. (NextPC)

**PCSrc** 

ExuSrcB

0



The instructions lui and auipc are easily included by directing PC and SextU to the execution unit.

## The Next-Address Logic



It is convenient to contain most of this new circuitry in a sub-circuit called the Next-Address Logic.



### Adding the Data Memory Unit





Wed, Mar 4, 2020 Ensc 350

# Building the Control Unit



The Control Unit is a **combinational circuit** that has 17 inputs (Opcode, Funct3, Funct7) and 25 outputs ( Control Signals ). The Circuit may be implemented as a two-stage circuit. The First stage is a decoder that asserts a unique signal for each of the 51 instructions. The second stage is a bank of 25 OR gates that produce the 25 control signals from the instruction signals.

- 3→RegWrite, RegInSrc<sub>[1.0]</sub>
- $12 \rightarrow \text{ExUSrcB}_{[1,0]}$ , ExUSrcA, ExUFunc<sub>[8,0]</sub>
- $5 \rightarrow$  DataRead, DataWrite, DataSize<sub>[2,0]</sub>  $5 \rightarrow$  PCSrc<sub>[1,0]</sub>, BrType<sub>[2,0]</sub>

Using the previous diagram, we can determine the appropriate values for all 25 cor

| ntrol signals. | RegWrite | RegInSrc | ExUSrcB | ExUSrcA | NotA | uncClass | LogicFN | ShiftEN | AddnSub | ExtWord | DataRead | DataWrite | DataSize | PCSrc | BrType |  |
|----------------|----------|----------|---------|---------|------|----------|---------|---------|---------|---------|----------|-----------|----------|-------|--------|--|
| R-Format ADD   |          |          |         |         |      |          |         |         |         |         |          |           |          |       |        |  |
| I-Format LBU   |          |          |         |         |      |          |         |         |         |         |          |           |          |       |        |  |
| U-Format LUI   |          |          |         |         |      |          |         |         |         |         |          |           |          |       |        |  |
| U-Format AUIPC |          |          |         |         |      |          |         |         |         |         |          |           |          |       |        |  |
| S-Format SH    |          |          |         |         |      |          |         |         |         |         |          |           |          |       |        |  |
| I-Format SLTIU |          |          |         |         |      |          |         |         |         |         | 7,0      |           |          |       |        |  |
| SB-Format BLTU |          |          |         |         |      |          |         |         |         |         |          |           |          |       |        |  |