# Introduction to performance modeling

#### Xavier Álvarez-Farré

Training on energy-aware computing, June 16th, 2023.

High-Performance Computing Team, SURF, Science Park 140, 1098XG Amsterdam, The Netherlands









# Introduction to performance modeling in HPC



# Performance modeling

is the process of building analytical or empirical models to predict and quantify the behavior of applications on HPC systems.

- $\boldsymbol{\cdot}$  Aims to identify performance bottlenecks and optimize resource utilization.
- · Enables understanding of the impact of system configuration and parameters on application performance.
- Facilitates design decisions for system upgrades or new architecture choices.



## Performance modeling

is the process of building analytical or empirical models to predict and quantify the behavior of applications on HPC systems.

- Aims to identify performance bottlenecks and optimize resource utilization.
- Enables understanding of the impact of system configuration and parameters on application performance.
- · Facilitates design decisions for system upgrades or new architecture choices.

#### Approaches for performance modeling

- Analytical modeling uses mathematical equations to represent the performance characteristics.
- · Empirical modeling uses historical data or benchmarking to build models based on observed behavior.



## Performance modeling

is the process of building analytical or empirical models to predict and quantify the behavior of applications on HPC systems.

- Aims to identify performance bottlenecks and optimize resource utilization.
- Enables understanding of the impact of system configuration and parameters on application performance.
- · Facilitates design decisions for system upgrades or new architecture choices.

#### Approaches for performance modeling

- Analytical modeling uses mathematical equations to represent the performance characteristics.
- · Empirical modeling uses historical data or benchmarking to build models based on observed behavior.

#### Challenges in performance modeling

- Heterogeneous architectures and complex interactions between hardware and software components.
- Scalability issues when modeling large-scale systems with millions of concurrent processes.
- · Accuracy and validation of models against empirical performance measurements.
- · Model portability across different platforms and architectures.









Sports car

Family van

Transport truck





Sports car

• Power: 400 hp.

 $\cdot$  Passengers:  $2\,\mathrm{pax}$ .



Family van

· Power: 150 hp.

· Passengers: 7 pax.



Transport truck

• Power: 800 hp.

· Passengers: 3 pax.





Sports car

• Power: 400 hp.

· Passengers: 2 pax.

• Capacity:  $0.5 \,\mathrm{m}^3$ .



Family van

· Power: 150 hp.

· Passengers: 7 pax.

• Capacity:  $4 \, \mathrm{m}^3$ .



Transport truck

- Power:  $800\,\mathrm{hp}.$ 

 $\cdot$  Passengers:  $3\,\mathrm{pax}$ .

 $\cdot$  Capacity:  $45\,\mathrm{m}^3$ .





Sports car

• Power: 400 hp.

 $\cdot$  Passengers:  $2\,\mathrm{pax}$ .

• Capacity:  $0.5\,\mathrm{m}^3$ .

· Speed: 350 m/s.



Family van

· Power: 150 hp.

· Passengers: 7 pax.

• Capacity:  $4 \, \mathrm{m}^3$ .

· Speed: 210 m/s.



Transport truck

· Power: 800 hp.

· Passengers: 3 pax.

• Capacity:  $45\,\mathrm{m}^3$ .

· Speed: 150 m/2.



Sports car

· Power: 400 hp.



• Power: 150 hp.



• Power: 800 hp.





Sports car

· Power: 400 hp.

· Passengers: 2 pax.

• Capacity:  $0.5\,\mathrm{m}^3$ .

· Speed: 350 m/s.



Family van

· Power: 150 hp.

· Passengers: 7 pax.

• Capacity:  $4 \,\mathrm{m}^3$ .

· Speed: 210 m/s.



# Transport truck

• Power: 800 hp.

Passengers:  $3\,\mathrm{pax}$ .

• Capacity:  $45\,\mathrm{m}^3$ .

• Speed:  $150 \,\mathrm{m}/2$ .

### Application A

To deliver the maximum power possible.





### Sports car

- · Power: 400 hp.
- Passengers: 2 pax.
- Capacity:  $0.5\,\mathrm{m}^3$ .
- · Speed: 350 m/s.



#### Family van

- · Power: 150 hp.
- · Passengers: 7 pax.
- Capacity:  $4 \,\mathrm{m}^3$ .
- · Speed: 210 m/s.



### Transport truck

- Power:  $800\,\mathrm{hp}$ .
- · Passengers: 3 pax.
- Capacity:  $45\,\mathrm{m}^3$ .
- · Speed: 150 m/2.

## Application B

To win a speed race on a racing circuit.





#### Sports car

• Power:  $400\,\mathrm{hp}$ .

 $\cdot$  Passengers:  $2\,\mathrm{pax}$ .

• Capacity:  $0.5\,\mathrm{m}^3$ .

· Speed: 350 m/s.



## Family van

· Power: 150 hp.

Passengers: 7 pax.

· Capacity:  $4\,\mathrm{m}^3$ .

· Speed: 210 m/s.



## Transport truck

• Power: 800 hp.

Passengers: 3 pax.

· Capacity:  $45\,\mathrm{m}^3$ .

• Speed:  $150\,\mathrm{m}/2$ .

## Application C

To travel from point A to B with 5 passengers.

















#### Abstract machine model





#### Abstract machine model













| Parameter | Units | Description          |  |
|-----------|-------|----------------------|--|
| W         | flop  | Number of operations |  |
| Q         | byte  | Main memory traffic  |  |
| $Q_x$     | byte  | Network traffic      |  |





| Parameter | Units | Description          |  |
|-----------|-------|----------------------|--|
| W         | flop  | Number of operations |  |
| Q         | byte  | Main memory traffic  |  |
| $Q_x$     | byte  | Network traffic      |  |



| Parameter | Units  | Description           |  |
|-----------|--------|-----------------------|--|
| $\pi$     | flop/s | Peak performance      |  |
| $\beta$   | byte/s | Main memory bandwidth |  |
| $\beta_x$ | byte/s | Network bandwidth     |  |

### Abstract machine model



Consider computing kernels that perform a vast number of independent operations and memory requests which can be pipelined and parallelized.





| Parameter | Units | Description          |
|-----------|-------|----------------------|
| W         | flop  | Number of operations |
| Q         | byte  | Main memory traffic  |

### Abstract machine model



Consider computing kernels that perform a vast number of independent operations and memory requests which can be pipelined and parallelized.





| Parameter | Units | Description          |  |
|-----------|-------|----------------------|--|
| W         | flop  | Number of operations |  |
| Q         | byte  | Main memory traffic  |  |

| Parameter | Units  | Description           |  |
|-----------|--------|-----------------------|--|
| $\pi$     | flop/s | Peak performance      |  |
| $\beta$   | byte/s | Main memory bandwidth |  |



$$y \leftarrow \alpha x + y$$
,



$$\boldsymbol{y} \leftarrow \alpha \boldsymbol{x} + \boldsymbol{y},$$

where  $\alpha$  is a constant, and  $\boldsymbol{x}$  and  $\boldsymbol{y}$  are two vectors of size n. In such an operation, the processor performs:

- Work (W): n additions and n multiplications, that is, 2n floating-point operations.
- Memory traffic (Q): 2n elements read and n written, that is,  $3n\cdot 8$  bytes in double precision.



$$\boldsymbol{y} \leftarrow \alpha \boldsymbol{x} + \boldsymbol{y},$$

where  $\alpha$  is a constant, and  $\boldsymbol{x}$  and  $\boldsymbol{y}$  are two vectors of size n. In such an operation, the processor performs:

- Work (W): n additions and n multiplications, that is, 2n floating-point operations.
- Memory traffic (Q): 2n elements read and n written, that is,  $3n \cdot 8$  bytes in double precision.

The kernel is illustrated as follows.





$$\boldsymbol{y} \leftarrow \alpha \boldsymbol{x} + \boldsymbol{y},$$

where  $\alpha$  is a constant, and  $\boldsymbol{x}$  and  $\boldsymbol{y}$  are two vectors of size n. In such an operation, the processor performs:

- Work (W): n additions and n multiplications, that is, 2n floating-point operations.
- Memory traffic (Q): 2n elements read and n written, that is,  $3n \cdot 8$  bytes in double precision.

The kernel is illustrated as follows.



The time required to perform the calculations is:

$$t^W = \frac{W}{\pi} = \frac{2n}{\pi}.$$



$$\boldsymbol{y} \leftarrow \alpha \boldsymbol{x} + \boldsymbol{y},$$

where  $\alpha$  is a constant, and  $\boldsymbol{x}$  and  $\boldsymbol{y}$  are two vectors of size n. In such an operation, the processor performs:

- Work (W): n additions and n multiplications, that is, 2n floating-point operations.
- Memory traffic (Q): 2n elements read and n written, that is,  $3n \cdot 8$  bytes in double precision.

The kernel is illustrated as follows.



The time required to perform the calculations is:

$$t^W = \frac{W}{\pi} = \frac{2n}{\pi}.$$

The time required to read and write the data is:

$$t^Q = \frac{Q}{\beta} = \frac{3n \cdot 8}{\beta}.$$

$$\boldsymbol{y} \leftarrow \alpha \boldsymbol{x} + \boldsymbol{y},$$

where  $\alpha$  is a constant, and  $\boldsymbol{x}$  and  $\boldsymbol{y}$  are two vectors of size n. In such an operation, the processor performs:

- Work (W): n additions and n multiplications, that is, 2n floating-point operations.
- Memory traffic (Q): 2n elements read and n written, that is,  $3n \cdot 8$  bytes in double precision.

The kernel is illustrated as follows.



The time required to perform the calculations is:

$$t^W = \frac{W}{\pi} = \frac{2n}{\pi}.$$

The time required to read and write the data is:

$$t^Q = \frac{Q}{\beta} = \frac{3n \cdot 8}{\beta}.$$

The time required to execute the kernel:

$$t = \max(t^W, t^Q) = \max(\frac{2n}{\pi}, \frac{3n \cdot 8}{\beta}).$$



$$C \leftarrow \alpha AB + \beta C$$
,



$$C \leftarrow \alpha AB + \beta C$$
,

where  $\alpha$  and  $\beta$  are constants, and  $\mathbf{A} \in \mathbb{R}^{m \times k}$ ,  $\mathbf{B} \in \mathbb{R}^{k \times n}$ , and  $\mathbf{C} \in \mathbb{R}^{m \times n}$  are matrices. In such an operation, the processor performs:

- Work (W): mn(k+3) additions and multiplications, that is, approximately, 2mnk floating-point operations.
- Memory traffic (Q): mk+kn+mn elements read and mn written, that is,  $(mk+kn+2mn)\cdot 8$  bytes in double precision.



$$C \leftarrow \alpha AB + \beta C$$
,

where  $\alpha$  and  $\beta$  are constants, and  $\mathbf{A} \in \mathbb{R}^{m \times k}$ ,  $\mathbf{B} \in \mathbb{R}^{k \times n}$ , and  $\mathbf{C} \in \mathbb{R}^{m \times n}$  are matrices. In such an operation, the processor performs:

- Work (W): mn(k+3) additions and multiplications, that is, approximately, 2mnk floating-point operations.
- Memory traffic (Q): mk + kn + mn elements read and mn written, that is,  $(mk + kn + 2mn) \cdot 8$  bytes in double precision.

The kernel is illustrated as follows.

| $A_{1,1} A_{1,2}$ | $B_{1,1}B_{1,2}B_{1,3}$                  | $C_{1,1} C_{1,2} C_{1,3}$ | $C_{1,1} C_{1,2} C_{1,3}$             |
|-------------------|------------------------------------------|---------------------------|---------------------------------------|
| $A_{2,1}A_{2,2}$  | $\times$ $B_{2,1}$ $B_{2,2}$ $B_{2,3}$ + | $C_{2,1} C_{2,2} C_{2,3}$ | $\rightarrow C_{2,1} C_{2,2} C_{2,3}$ |
| $A_{3,1} A_{3,2}$ |                                          | $C_{3,1} C_{3,2} C_{3,3}$ | $C_{3,1} C_{3,2} C_{3,3}$             |



$$C \leftarrow \alpha AB + \beta C$$
,

where  $\alpha$  and  $\beta$  are constants, and  $\mathbf{A} \in \mathbb{R}^{m \times k}$ ,  $\mathbf{B} \in \mathbb{R}^{k \times n}$ , and  $\mathbf{C} \in \mathbb{R}^{m \times n}$  are matrices. In such an operation, the processor performs:

- Work (W): mn(k+3) additions and multiplications, that is, approximately, 2mnk floating-point operations.
- Memory traffic (Q): mk + kn + mn elements read and mn written, that is,  $(mk + kn + 2mn) \cdot 8$  bytes in double precision.

The kernel is illustrated as follows.

The time required to perform the calculations is:

$$t^W = \frac{W}{\pi} = \frac{2mnk}{\pi}$$

$$C \leftarrow \alpha AB + \beta C$$
,

where  $\alpha$  and  $\beta$  are constants, and  $\mathbf{A} \in \mathbb{R}^{m \times k}$ ,  $\mathbf{B} \in \mathbb{R}^{k \times n}$ , and  $\mathbf{C} \in \mathbb{R}^{m \times n}$  are matrices. In such an operation, the processor performs:

- Work (W): mn(k+3) additions and multiplications, that is, approximately, 2mnk floating-point operations.
- Memory traffic (Q): mk+kn+mn elements read and mn written, that is,  $(mk+kn+2mn)\cdot 8$  bytes in double precision.

The kernel is illustrated as follows.

The time required to perform the calculations is:

$$t^W = \frac{W}{\pi} = \frac{2mnk}{\pi}.$$

The time required to read and write the data is:

$$t^Q = \frac{Q}{\beta} = \frac{8(mk + kn + 2mn)}{\beta}.$$

$$C \leftarrow \alpha AB + \beta C$$
,

where  $\alpha$  and  $\beta$  are constants, and  $\mathbf{A} \in \mathbb{R}^{m \times k}$ ,  $\mathbf{B} \in \mathbb{R}^{k \times n}$ , and  $\mathbf{C} \in \mathbb{R}^{m \times n}$  are matrices. In such an operation, the processor performs:

- Work (W): mn(k+3) additions and multiplications, that is, approximately, 2mnk floating-point operations.
- Memory traffic (Q): mk+kn+mn elements read and mn written, that is,  $(mk+kn+2mn)\cdot 8$  bytes in double precision.

The kernel is illustrated as follows.

The time required to perform the calculations is:

$$t^W = \frac{W}{\pi} = \frac{2mnk}{\pi}.$$

The time required to read and write the data is:

$$t^Q = \frac{Q}{\beta} = \frac{8(mk + kn + 2mn)}{\beta}.$$

The time required to execute the kernel:

$$t = \max(\frac{2mnk}{\pi}, \frac{8(mk + kn + 2mn)}{\beta}).$$

## The roofline model



The elapsed time of a kernel running on a single computing unit is estimated as follows:

$$t^{RL} = \max\left(\frac{W}{\pi}, \frac{Q}{\beta}\right),$$

#### The roofline model



The elapsed time of a kernel running on a single computing unit is estimated as follows:

$$t^{RL} = \max\left(\frac{W}{\pi}, \frac{Q}{\beta}\right),$$

Application performance is often considered more relevant than elapsed time itself. Let's divide the work W by  $t^{RL}\colon$ 

$$R^{RL} = \frac{W}{t^{RL}} = \min\left(\pi, \frac{W}{Q}\beta\right) = \min(\pi, I\beta).$$

The model introduces operational intensity, *I*, as the ratio of floating-point operations, in flops, to the memory traffic, in bytes.



The elapsed time of a kernel running on a single computing unit is estimated as follows:

$$t^{RL} = \max\left(\frac{W}{\pi}, \frac{Q}{\beta}\right),$$

Application performance is often considered more relevant than elapsed time itself. Let's divide the work W by  $t^{RL}\colon$ 

$$R^{RL} = \frac{W}{t^{RL}} = \min\left(\pi, \frac{W}{Q}\beta\right) = \min(\pi, I\beta).$$

The model introduces operational intensity, *I*, as the ratio of floating-point operations, in flops, to the memory traffic, in bytes.

#### Operational intensity

The elapsed time of a kernel running on a single computing unit is estimated as follows:

$$t^{RL} = \max\left(\frac{W}{\pi}, \frac{Q}{\beta}\right),$$

Application performance is often considered more relevant than elapsed time itself. Let's divide the work W by  $t^{RL}\colon$ 

$$R^{RL} = \frac{W}{t^{RL}} = \min\left(\pi, \frac{W}{Q}\beta\right) = \min(\pi, I\beta).$$

The model introduces operational intensity, *I*, as the ratio of floating-point operations, in flops, to the memory traffic, in bytes.

#### Operational intensity





The elapsed time of a kernel running on a single computing unit is estimated as follows:

$$t^{RL} = \max\left(\frac{W}{\pi}, \frac{Q}{\beta}\right),$$

Application performance is often considered more relevant than elapsed time itself. Let's divide the work W by  $t^{RL}\colon$ 

$$R^{RL} = \frac{W}{t^{RL}} = \min\left(\pi, \frac{W}{Q}\beta\right) = \min(\pi, I\beta).$$

The model introduces operational intensity, *I*, as the ratio of floating-point operations, in flops, to the memory traffic, in bytes.

## Operational intensity



The elapsed time of a kernel running on a single computing unit is estimated as follows:

$$t^{RL} = \max\left(\frac{W}{\pi}, \frac{Q}{\beta}\right),$$

Application performance is often considered more relevant than elapsed time itself. Let's divide the work W by  $t^{RL}\colon$ 

$$R^{RL} = \frac{W}{t^{RL}} = \min\left(\pi, \frac{W}{Q}\beta\right) = \min(\pi, I\beta).$$

The model introduces operational intensity, *I*, as the ratio of floating-point operations, in flops, to the memory traffic, in bytes.

#### Operational intensity



The elapsed time of a kernel running on a single computing unit is estimated as follows:

$$t^{RL} = \max\left(\frac{W}{\pi}, \frac{Q}{\beta}\right),$$

Application performance is often considered more relevant than elapsed time itself. Let's divide the work W by  $t^{RL}\colon$ 

$$R^{RL} = \frac{W}{t^{RL}} = \min\left(\pi, \frac{W}{Q}\beta\right) = \min(\pi, I\beta).$$

The model introduces operational intensity, *I*, as the ratio of floating-point operations, in flops, to the memory traffic, in bytes.

## Operational intensity



The elapsed time of a kernel running on a single computing unit is estimated as follows:

$$t^{RL} = \max\left(\frac{W}{\pi}, \frac{Q}{\beta}\right),$$

Application performance is often considered more relevant than elapsed time itself. Let's divide the work W by  $t^{RL}\colon$ 

$$R^{RL} = \frac{W}{t^{RL}} = \min\left(\pi, \frac{W}{Q}\beta\right) = \min(\pi, I\beta).$$

The model introduces operational intensity, *I*, as the ratio of floating-point operations, in flops, to the memory traffic, in bytes.

## Operational intensity



The elapsed time of a kernel running on a single computing unit is estimated as follows:

$$t^{RL} = \max\left(\frac{W}{\pi}, \frac{Q}{\beta}\right),$$

Application performance is often considered more relevant than elapsed time itself. Let's divide the work W by  $t^{RL}\colon$ 

$$R^{RL} = \frac{W}{t^{RL}} = \min\left(\pi, \frac{W}{Q}\beta\right) = \min(\pi, I\beta).$$

The model introduces operational intensity, *I*, as the ratio of floating-point operations, in flops, to the memory traffic, in bytes.

#### Operational intensity



The elapsed time of a kernel running on a single computing unit is estimated as follows:

$$t^{RL} = \max\left(\frac{W}{\pi}, \frac{Q}{\beta}\right),$$

Application performance is often considered more relevant than elapsed time itself. Let's divide the work W by  $t^{RL}\colon$ 

$$R^{RL} = \frac{W}{t^{RL}} = \min\left(\pi, \frac{W}{Q}\beta\right) = \min(\pi, I\beta).$$

The model introduces operational intensity, *I*, as the ratio of floating-point operations, in flops, to the memory traffic, in bytes.

## Operational intensity



The elapsed time of a kernel running on a single computing unit is estimated as follows:

$$t^{RL} = \max\left(\frac{W}{\pi}, \frac{Q}{\beta}\right),$$

Application performance is often considered more relevant than elapsed time itself. Let's divide the work W by  $t^{RL}\colon$ 

$$R^{RL} = \frac{W}{t^{RL}} = \min\left(\pi, \frac{W}{Q}\beta\right) = \min(\pi, I\beta).$$

The model introduces operational intensity, *I*, as the ratio of floating-point operations, in flops, to the memory traffic, in bytes.

## Operational intensity



The elapsed time of a kernel running on a single computing unit is estimated as follows:

$$t^{RL} = \max\left(\frac{W}{\pi}, \frac{Q}{\beta}\right),$$

Application performance is often considered more relevant than elapsed time itself. Let's divide the work W by  $t^{RL}\colon$ 

$$R^{RL} = \frac{W}{t^{RL}} = \min\left(\pi, \frac{W}{Q}\beta\right) = \min(\pi, I\beta).$$

The model introduces operational intensity, *I*, as the ratio of floating-point operations, in flops, to the memory traffic, in bytes.

#### Operational intensity



# HPCG benchmark, November 2022

| Rank | Site                                                  | Computer                                                                                                      | Cores     | HPL<br>Rmax<br>(Pflop/s) | TOP500<br>Rank | HPCG<br>(Pflop/s) | Fraction of Peak |
|------|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|-----------|--------------------------|----------------|-------------------|------------------|
| 1    | RIKEN Center for Computational Science<br>Japan       | Supercomputer Fugaku —<br>A64FX 48C 2.2GHz, Tofu<br>interconnect D                                            | 7,630,848 | 442.01                   | 2              | 16.00             | 3.0%             |
| 2    | DOE/SC/Oak Ridge National Laboratory<br>United States | <b>Frontier</b> — AMD Optimized 3rd<br>Generation EPYC 64C 2GHz,<br>Slingshot-11, AMD Instinct MI250X         | 8,730,112 | 1102.00                  | 1              | 14.05             | 0.8%             |
| 3    | EuroHPC/CSC<br>Finland                                | <b>LUMI</b> — AMD Optimized 3rd<br>Generation EPYC 64C 2GHz,<br>Slingshot-11, AMD Instinct MI250X             | 2,220,288 | 309.10                   | 3              | 3.408             | 0.8%             |
| 4    | DOE/SC/Oak Ridge National Laboratory<br>United States | Summit — IBM POWER9 22C<br>3.07GHz, Dual-rail Mellanox EDR<br>Infiniband, NVIDIA Volta GV100                  | 2,414,592 | 148.60                   | 5              | 2.926             | 1.5%             |
| 5    | EuroHPC/CINECA<br>Italy                               | Leonardo — Xeon Platinum 8358<br>32C 2.6GHz, Quad-rail NVIDIA<br>HDR100 Infiniband, NVIDIA A100<br>SXM4 64 GB | 1,463,616 | 174.70                   | 4              | 2.567             | 1.0%             |



is the process of building analytical or empirical models to predict and quantify the behavior of applications on HPC systems.

 Hardware architectures and system configurations are increasingly complex. Performance modeling aims to develop comprehensive and simplified machine models.



- Hardware architectures and system configurations are increasingly complex. Performance modeling aims to develop comprehensive and simplified machine models.
- Energy and power constraints require understanding and optimizing application's performance.



- Hardware architectures and system configurations are increasingly complex. Performance modeling aims to develop comprehensive and simplified machine models.
- Energy and power constraints require understanding and optimizing application's performance.
- Performance modeling provides insights into application behavior on HPC systems.



- Hardware architectures and system configurations are increasingly complex. Performance modeling aims to develop comprehensive and simplified machine models.
- Energy and power constraints require understanding and optimizing application's performance.
- Performance modeling provides insights into application behavior on HPC systems.
- · Understand your application's nature and requirements for accurate performance modeling.



- Hardware architectures and system configurations are increasingly complex. Performance modeling aims to develop comprehensive and simplified machine models.
- Energy and power constraints require understanding and optimizing application's performance.
- Performance modeling provides insights into application behavior on HPC systems.
- · Understand your application's nature and requirements for accurate performance modeling.
- · Choose specific models for each application based on its characteristics.



- Hardware architectures and system configurations are increasingly complex. Performance modeling aims to develop comprehensive and simplified machine models.
- Energy and power constraints require understanding and optimizing application's performance.
- Performance modeling provides insights into application behavior on HPC systems.
- · Understand your application's nature and requirements for accurate performance modeling.
- · Choose specific models for each application based on its characteristics.
- · Analytical models, like the roofline model, identify performance bottlenecks and guide optimization efforts.



- Hardware architectures and system configurations are increasingly complex. Performance modeling aims to develop comprehensive and simplified machine models.
- Energy and power constraints require understanding and optimizing application's performance.
- Performance modeling provides insights into application behavior on HPC systems.
- · Understand your application's nature and requirements for accurate performance modeling.
- · Choose specific models for each application based on its characteristics.
- · Analytical models, like the roofline model, identify performance bottlenecks and guide optimization efforts.
- · Identify parallelism, optimize resource utilization, and improve system efficiency through performance modeling.

# Thank you for your attention