## FPGA-based RISC Microprocessor and Compiler (Rev. 1.00)

PRCO304 - Final Stage Computing Project

Ben Lancaster 10424877 March 14, 2018

## **Revision History**

Table 1: Document revisions.

| Date       | Version | Changes                  |
|------------|---------|--------------------------|
| 11/03/2018 | 1       | Initial section outline. |

# **Abstract**

ben

# **Table of Contents**

| Li | st of                                   | Figures                                                                                                                                                                                                                          | 4                                         |
|----|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|
| Li | st of                                   | Tables                                                                                                                                                                                                                           | 5                                         |
| 1  | 1.1<br>1.2<br>1.3                       | Background                                                                                                                                                                                                                       | 6<br>6<br>6<br>6<br>7<br>7<br>7<br>7<br>7 |
| 2  |                                         | PRCO304 Processor Design High Level Design Registers Pipeline Architecture 2.3.1 Testing and Verification                                                                                                                        | 8<br>8<br>8<br>8                          |
| 3  | The 3.1 3.2 3.3 3.4 3.5 3.6 3.7 3.8 3.9 | PRCO304 Compiler Introduction Architecture Implementation Testing and Verification Conclusion Appendices Appendix A. PRCO Core Reference Guide Appendix B. PRCO Compiler Reference Guide Appendix C. Project Initiation Document | 9999999999                                |

# **List of Figures**

# **List of Tables**

| 4 | Decument revisions  |      |  |       |   |   |   |   |   |   |       |   |   |   |  |  |   |   |   |      |   |   |   |   | 4 |
|---|---------------------|------|--|-------|---|---|---|---|---|---|-------|---|---|---|--|--|---|---|---|------|---|---|---|---|---|
| 1 | Document revisions. | <br> |  | <br>_ | _ | _ | _ | _ | _ | _ | <br>_ | _ | _ | _ |  |  | _ | _ | _ | <br> | _ | _ | _ | _ |   |

## **Chapter 1**

## Introduction

#### Soft-microprocessors

Lorem ipsum dolor sit amet, consectetuer adipiscing elit. Ut purus elit, vestibulum ut, placerat ac, adipiscing vitae, felis. Curabitur dictum gravida mauris. Nam arcu libero, nonummy eget, consectetuer id, vulputate a, magna. Donec vehicula augue eu neque. Pellentesque habitant morbi tristique senectus et netus et malesuada fames ac turpis egestas. Mauris ut leo. Cras viverra metus rhoncus sem. Nulla et lectus vestibulum urna fringilla ultrices. Phasellus eu tellus sit amet tortor gravida placerat. Integer sapien est, iaculis in, pretium quis, viverra ac, nunc. Praesent eget sem vel leo ultrices bibendum. Aenean faucibus. Morbi dolor nulla, malesuada eu, pulvinar at, mollis ac, nulla. Curabitur auctor semper nulla. Donec varius orci eget risus. Duis nibh mi, congue eu, accumsan eleifend, sagittis quis, diam. Duis eget orci sit amet orci dignissim rutrum.

Nam dui ligula, fringilla a, euismod sodales, sollicitudin vel, wisi. Morbi auctor lorem non justo. Nam lacus libero, pretium at, lobortis vitae, ultricies et, tellus. Donec aliquet, tortor sed accumsan bibendum, erat ligula aliquet magna, vitae ornare odio metus a mi. Morbi ac orci et nisl hendrerit mollis. Suspendisse ut massa. Cras nec ante. Pellentesque a nulla. Cum sociis natoque penatibus et magnis dis parturient montes, nascetur ridiculus mus. Aliquam tincidunt urna. Nulla ullamcorper vestibulum turpis. Pellentesque cursus luctus mauris.

Nulla malesuada porttitor diam. Donec felis erat, congue non, volutpat at, tincidunt tristique, libero. Vivamus viverra fermentum felis. Donec nonummy pellentesque ante. Phasellus adipiscing semper elit. Proin fermentum massa ac quam. Sed diam turpis, molestie vitae, placerat a, molestie nec, leo. Maecenas lacinia. Nam ipsum ligula, eleifend at, accumsan nec, suscipit a, ipsum. Morbi blandit ligula feugiat magna. Nunc eleifend consequat lorem. Sed lacinia nulla vitae enim. Pellentesque tincidunt purus vel magna. Integer non enim. Praesent euismod nunc eu purus. Donec bibendum quam in tellus. Nullam cursus pulvinar lectus. Donec et mi. Nam vulputate metus eu enim. Vestibulum pellentesque felis eu massa.

Quisque ullamcorper placerat ipsum. Cras nibh. Morbi vel justo vitae lacus tincidunt ultrices. Lorem ipsum dolor sit amet, consectetuer adipiscing elit. In hac habitasse platea dictumst. Integer tempus convallis augue. Etiam facilisis. Nunc elementum fermentum wisi. Aenean placerat. Ut imperdiet, enim sed gravida sollicitudin, felis odio placerat quam, ac pulvinar elit purus eget enim. Nunc vitae tortor. Proin tempus nibh sit amet nisl. Vivamus quis tortor vitae risus porta vehicula.

Fusce mauris. Vestibulum luctus nibh at lectus. Sed bibendum, nulla a faucibus semper, leo velit ultricies tellus, ac venenatis arcu wisi vel nisl. Vestibulum diam. Aliquam pellentesque, augue quis sagittis posuere, turpis lacus congue quam, in hendrerit risus eros eget felis. Maecenas eget erat in sapien mattis porttitor. Vestibulum porttitor. Nulla facilisi. Sed a turpis eu lacus commodo facilisis. Morbi fringilla, wisi in dignissim interdum, justo lectus sagittis dui, et vehicula libero dui cursus dui. Mauris tempor ligula sed lacus. Duis cursus enim ut augue. Cras ac magna. Cras nulla. Nulla egestas. Curabitur a leo. Quisque egestas wisi eget nunc. Nam feugiat lacus vel est. Curabitur consectetuer.

### 1.1 Background

## 1.1.1 Current Implementations

## 1.2 Objectives

#### 1.3 Legal and Ethical Considerations

#### 1.3.1 Privacy

The PRCO304 processor will be able to read and write to all data passing through it and control all connected peripherals (such as UARTs, SDRAMs, and SD Cards). The processor does not track or store usage behaviour, instructions and their frequency, memory contents, or timing statistics, or any other usage metric.

#### 1.3.2 Fit for Purpose

The PRCO304 processor is not designed to run general purpose operating systems, such as Linux or embedded RTOS systems. All memory devices attached to the FPGA are fully accessible to the processor core and instructions/programs running through it, meaning that operating systems or secure applications storing private and sensitive information is not protected by modern processor features such as privilege modes and virtual memory sections. The processor lacks common components required to run modern operating systems, such as a memory management unit (MMU) and privilege modes, and so should not be run on the processor.

The PRCO304 processor is not designed to run in high-reliability or safety-critical environments that require established safety standards, such as the UK Defence Standard 00-56 (?) and IEC 61508 (?).

The PRCO304 processor, by design, should be used as a replacement for a simple micro-controller accompanying a main processing module.

#### 1.3.3 Third-party Libraries

This project uses only 1 external library for the processor core's universal asynchronous receiver-transmitter (UART) module that does not depend on any other libraries. This allows me to guarantee that: the project rights are secure; and application behaviour is well-defined and predictable (no exploits introduced/injected from external libraries). The UART module does feature a large first-in-first-out (FIFO) buffer for temporary storage of in- and out- going messages. This FIFO is internal to the FPGA design and so is protected from external viewing/modification by probing the board in which the core is running on.

The compiler sub-project does not use any external library dependencies, does not record telemetry or usage statistics, and does not require an internet connection to run.

#### 1.3.4 Generated Code

The code generated by the compiler is **not guaranteed** to:

- produce constant time executable code for expressions. For example, the compiler output for an *if* statement may implicitly vary depending on the it's, which may have been optimised out, constant-folded, or without-optimisation. This also applies for user code aiming to create reliable and accurate time delay loops; although the processor does not perform optimisations such as instruction caching or branch prediction, access to memory and ALU operations may vary in time.
- produce code for secure-environments. The compiler will not randomise, obfuscate, or split-up and spread, output code. Output machine code will be in a predictable format (global variables in low-memory, instruction memory in middle-memory, and stack memory in highmemory) making the binary easily subject to reverse-engineering and modification.

- 1.4 Project Management
- 1.5 Requirements

# **Chapter 2**

# The PRCO304 Processor Design

### 2.1 High Level Design



Figure 2.1: test

## 2.2 Registers

### 2.3 Pipeline Architecture

### 2.3.1 Testing and Verification

## **Chapter 3**

# The PRCO304 Compiler

- 3.1 Introduction
- 3.2 Architecture
- 3.3 Implementation
- 3.4 Testing and Verification
- 3.5 Conclusion
- 3.6 Appendices
- 3.7 Appendix A. PRCO Core Reference Guide
- 3.8 Appendix B. PRCO Compiler Reference Guide
- 3.9 Appendix C. Project Initiation Document