### Embedded Systems

### **AVR Assembly Language Programming: II) AVR instruction set**



Inside an ASDL Modem/Router

Embedded Systems, ECE:3360. The University of Iowa, 2019

Lecture 5-7, Slide 1

### AVR, ATmega88PA, ATtiny45, etc.

- · We will cover most of the AVR instructions
- Relevant Atmel documentation are under "Resources" on class website

Embedded Systems, ECE:3360. The University of Iowa, 2019





| AVR Instructions - I/O Registers |                                                                                                                                                                                         |                    |  |
|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--|
| Syntax                           | Description                                                                                                                                                                             | Example            |  |
| cbi A, b                         | Clear Bit in I/O Register - Clears a specified bit in an I/O Register. This instruction operates on the lower 32 I/O Registers $(0 \le A \le 31)$ .                                     | cbi 0x12, 3        |  |
| sbi A, b                         | Set Bit in I/O Register - Sets a specified bit in an I/O Register. This instruction operates on the lower 32 I/O Registers $(0 \le A \le 31)$ .                                         | sbi 0x16, 5        |  |
| in Rd, A                         | <b>Load an I/O Location to Register -</b> Loads data from the I/O Space (Ports, Timers, Configuration Registers etc.) into register <b>Rd</b> in the Register File $(0 \le A \le 63)$ . | in R25, 0x16       |  |
| out A, Rr                        | Store Register to I/O Location - Stores data from register Rr in the Register File to I/O Space (Ports, Timers, Configuration Registers,; $0 \le A \le 63$ ).                           | out 0x18, R16      |  |
|                                  |                                                                                                                                                                                         |                    |  |
|                                  | Embedded Systems, ECE:3360. The University of Iowa, 2019                                                                                                                                | Lecture 5-7, Slide |  |







# Quiz What will be the result of the following program lines? ldi r16, 0xF0<br/>sts 0x0001, r16 Answer:<br/>R01 ← 0xF0 ldi r16, 0xF0<br/>out 0x07, r16 Answer:<br/>ADMUX ← 0xF0<br/>(see I/O register summary in DS) Data Memory<br/>(see I/O register summary in DS) Data Memory<br/>(see I/O Registers<br/>(see I/O Registers<br/>(see I/O Registers) Embedded Systems, ECE:3360. The University of lowa, 2019 Lecture 5-7, Slide 9

| AVR Instructions |                                                                                                                                                                                                                   |                      |  |  |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|--|--|
|                  |                                                                                                                                                                                                                   |                      |  |  |
| Syntax           | Description                                                                                                                                                                                                       | Example              |  |  |
| ldi Rd, K        | <b>Load Immediate -</b> Loads an 8-bit constant directly to register (16 <= d <= 31)                                                                                                                              | Idi R28, 0x5F        |  |  |
| clr Rd           | <b>Clear Register -</b> This instruction performs an Exclusive OR between a register and itself. This will clear all bits in the register.                                                                        | clr R18              |  |  |
| ser Rd           | Set all Bits in Register – Loads \$FF directly to register Rd.                                                                                                                                                    | ser R17              |  |  |
| mov Rd, Rr       | <b>Copy Register -</b> This instruction makes a <b>copy</b> of one register into another. The source register <b>Rr</b> is left unchanged, while the destination register Rd is loaded with a copy of <b>Rr</b> . | mov R0, R16          |  |  |
|                  |                                                                                                                                                                                                                   |                      |  |  |
|                  |                                                                                                                                                                                                                   |                      |  |  |
|                  |                                                                                                                                                                                                                   |                      |  |  |
|                  | Embedded Systems, ECE:3360. The University of Iowa, 2019                                                                                                                                                          | Lecture 5-7, Slide 1 |  |  |

```
Example:

clr r18 ; clear r18

loop: inc r18 ; increase r18

...

cpi r18,$50 ; Compare r18 to $50

brne loop
```

Embedded Systems, ECE:3360. The University of Iowa, 2019

Lecture 5-7, Slide 11

Lecture 5-7, Slide 12

## Example: clr r31 ; Clear Z high byte ldi r30,\$F0 ; Set Z low byte to \$F0 lpm ; Load constant from Program ; memory pointed to by Z Example 2: Idi R23, ~( (1<<2) | (1<<4) | (1<<7) ) & 0x0F What will be the content of R23? R23 = 0x0B

Embedded Systems, ECE:3360. The University of Iowa, 2019

Examples

```
Example - Look Up Table (Initialization)
.org 0x0060 ; start in SRAM - ATtiny45
lut: .byte 4
.cseg
.org 0x0000
ldi r16, 0x0A; initialize 1st byte of LUT
sts lut, r16
ldi r16, 0x15 ; initialize 2nd byte of LUT
sts lut+1, r16
ldi r16, 0x02 ; initialize 3rd byte of LUT
sts lut+2, r16
ldi r16, 0x42 ; initialize 4th byte of LUT
sts lut+3, r16
; ....
             Embedded Systems, ECE:3360. The University of Iowa, 2019
                                                          Lecture 5-7, Slide 13
```



### Example – Look Up Table (Access)

Q: What will be the content of r26 and r27 after running this program?

Answer:

R26 = 0x64

R27 = 0x00

Embedded Systems, ECE:3360. The University of Iowa, 2019

| AVR Instructions |                                                                                                                                                                                                                                             |                       |  |  |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--|--|
| Syntax           | Description                                                                                                                                                                                                                                 | Example               |  |  |
| sbr Rd, K        | Set Bits in Register - Sets specified bits in register Rd. Performs the logical ORI between the contents of register Rd and a constant mask K and places the result in the destination register Rd. →not the same as SBI!                   | sbr R16, 3            |  |  |
| cbr Rd, K        | Clear Bits in Register - Clears the specified bits in register Rd. Performs the logical AND between the contents of register Rd and the complement of the constant mask K. The result will be placed in register Rd. → not the same as CBI! |                       |  |  |
|                  | that configures I/O lines PD7, PD6, PD3, and PD0 as ins PD7 and PD6 are set to 0.                                                                                                                                                           | s output and          |  |  |
|                  | in R16, DDRD sbr R16, 0xC9 out DDRD, R16 in R17, PORTD cbr R17, 0xC0 out PORTD, R17                                                                                                                                                         |                       |  |  |
|                  | Embedded Systems, ECE:3360. The University of Iowa, 2019                                                                                                                                                                                    | Lecture 5-7, Slide 16 |  |  |





### **AVR Compare/Test Instructions**

### **CPI – Compare with Immediate**

This instruction performs a compare between register **Rd** and a constant. The register is not changed. All conditional branches can be used after this instruction.

### Example:

error:

```
cpi r19,3 ; Compare r19 with 3
brne error ; Branch if r19<>3
...
nop ; Branch destination (do nothing)
```

Embedded Systems, ECE:3360. The University of Iowa, 2019

Lecture 5-7, Slide 19

### **AVR Compare/Test Instructions**

### CP - Compare

This instruction performs a compare between two registers **Rd** and **Rr**. None of the registers are changed. All conditional branches can be used after this instruction.

### Example:

```
cp r4,r19 ; Compare r4 with r19
brne noteq ; Branch if r4 <> r19
...
noteq: nop ; Branch destination (do nothing)
```

Embedded Systems, ECE:3360. The University of Iowa, 2019





### Summary - Compare/Test Instructions

| Syntax     | Operands                           | Action                                                         | Description                        |
|------------|------------------------------------|----------------------------------------------------------------|------------------------------------|
| cp Rd, Rr  | Two Registers<br>(0-31)            | Affects status flags the<br>same as<br>"sub Rd, Rr"* (Rd-Rr)   | Compare Rd to Rr                   |
| cpc Rd, Rr | Two Registers<br>(0-31)            | Affects status flags the<br>same as<br>"sbc Rd, Rr"* (Rd-Rr-C) | Compare Rd to Rr<br>with carry     |
| cpi Rd, k  | Register (16-31)<br>and byte value | Affects status flag the<br>same as<br>"subi Rd, k"* (Rd-k)     | Compare Rd with immediate constant |
| tst Rd     | One Register<br>(0-31)             | Affects status flag the same as "and Rd, Rd"*                  | Test for zero or minus             |

\*... does not update Rd!

Embedded Systems, ECE:3360. The University of Iowa, 2019

Lecture 5-7, Slide 23

### **AVR Instruction - BRNE**

### **BRNE - Branch if Not Equal**

Conditional relative branch. Tests the Zero Flag (**Z**) and <u>branches relatively to **PC** if **Z** is <u>cleared</u>. If the instruction is executed immediately after any of the instructions **CP**, **CPI**, **SUB** or **SUBI**, the branch will occur if and only if the unsigned or signed binary number represented in **Rd** was not equal to the unsigned or signed binary number represented in **Rr**.</u>

This instruction branches relatively to **PC** in either direction (**PC** -  $63 \le$  destination  $\le$  **PC** + 64). The parameter **k** is the offset from **PC** and is represented in two's complement form. (Equivalent to instruction **BRBC 1,k**)

### Example:

r27,r27 ; Clear r27 eor r27 ; Increase r27 loop: inc cpi r27,5 ; Compare r27 to 5 ; Branch if r27<>5 brne loop ; Loop exit (do nothing) nop Cycles: 1 if condition is false 2 if condition is true

Embedded Systems, ECE:3360. The University of Iowa, 2019



| IRBS | s, k | Branch if Status Flag Set          | if (SREG(s) = 1) then $PC \leftarrow PC + k + 1$ | None      | 1/2 |
|------|------|------------------------------------|--------------------------------------------------|-----------|-----|
| RBC  | s, k | Branch if Status Flag Cleared      | if (SREG(s) = 0) then $PC \leftarrow PC + k + 1$ | None      | 1/2 |
| REQ  | k    | Branch if Equal                    | if (Z = 1) then PC ← PC + k + 1                  | None      | 1/2 |
| RNE  | k    | Branch if Not Equal                | if (Z = 0) then PC ← PC + k + 1                  | None      | 1/2 |
| RCS  | k    | Branch if Carry Set                | if (C = 1) then PC ← PC + k + 1                  | None      | 1/2 |
| RCC  | k    | Branch if Carry Cleared            | if (C = 0) then PC ← PC + k + 1                  | None      | 1/2 |
| RSH  | k    | Branch if Same or Higher           | if (C = 0) then PC ← PC + k + 1                  | None      | 1/2 |
| RLO  | k    | Branch if Lower                    | if (C = 1) then PC ← PC + k + 1                  | None      | 1/2 |
| RMI  | k    | Branch if Minus                    | if (N = 1) then PC ← PC + k + 1                  | None      | 1/2 |
| RPL  | k    | Branch if Plus                     | if (N = 0) then PC $\leftarrow$ PC + k + 1       | None      | 1/2 |
| RGE  | k    | Branch if Greater or Equal, Signed | if (N ⊕ V= 0) then PC ← PC + k + 1               | None      | 1/2 |
| RLT  | k    | Branch if Less Than Zero, Signed   | if (N ⊕ V= 1) then PC ← PC + k + 1               | None      | 1/2 |
| RHS  | k    | Branch if Half Carry Flag Set      | if (H = 1) then PC $\leftarrow$ PC + k + 1       | None      | 1/2 |
| RHC  | k    | Branch if Half Carry Flag Cleared  | if (H = 0) then PC ← PC + k + 1                  | None      | 1/2 |
| RTS  | k    | Branch if T Flag Set               | if (T = 1) then PC $\leftarrow$ PC + k + 1       | None      | 1/2 |
| RTC  | k    | Branch if T Flag Cleared           | if (T = 0) then PC $\leftarrow$ PC + k + 1       | None      | 1/2 |
| RVS  | k    | Branch if Overflow Flag is Set     | if (V = 1) then PC ← PC + k + 1                  | None      | 1/2 |
| RVC  | k    | Branch if Overflow Flag is Cleared | if (V = 0) then PC ← PC + k + 1                  | None      | 1/2 |
| RIE  | k    | Branch if Interrupt Enabled        | if ( I = 1) then PC ← PC + k + 1                 | None      | 1/2 |
| BRID | k    | Branch if Interrupt Disabled       | if ( I = 0) then PC ← PC + k + 1                 | None      | 1/2 |
|      |      |                                    | 1                                                |           |     |
|      |      |                                    |                                                  |           |     |
|      |      |                                    | 1                                                |           |     |
|      |      | 19 (I) branch                      | instructions based on PDI                        | DC and DI | DDC |
|      |      | 16 (!) branch                      | instructions based on BRI                        | oo anu di | KBC |
|      |      |                                    |                                                  |           |     |
|      |      |                                    |                                                  |           |     |
|      |      |                                    |                                                  |           |     |

| "Cheat Sheet" - Conditional Branch Instructions                             |                                          |                              |                 |             |
|-----------------------------------------------------------------------------|------------------------------------------|------------------------------|-----------------|-------------|
|                                                                             |                                          | cp Rd, Rr                    | or cpi Rd,      | k           |
|                                                                             |                                          | +                            | $\rightarrow$ s | sub, subi   |
| Instruction                                                                 | Description                              | If                           | Then            | Else        |
| breq k                                                                      | branch if equal                          | Rd = Rr (Z = 1)              | PC ← PC + k + 1 | PC ← PC + 1 |
| brne k                                                                      | branch if not equal                      | Rd ≠ Rr (Z = 0)              | PC ← PC + k + 1 | PC ← PC + 1 |
| brsh k                                                                      | branch if same or higher (unsigned)      | Rd ≥Rr (C = 0)               | PC ← PC + k + 1 | PC ← PC + 1 |
| brlo k                                                                      | branch if lower (unsigned)               | Rd < Rr (C = 1)              | PC ← PC + k + 1 | PC ← PC + 1 |
| brge k                                                                      | branch if greater than or equal (signed) | $Rd \ge Rr (N \oplus V = 0)$ | PC ← PC + k + 1 | PC ← PC + 1 |
| brlt k                                                                      | branch if less than (signed)             | Rd < Rr (N ⊕ V = 1)          | PC ← PC + k + 1 | PC ← PC + 1 |
| Need test                                                                   | /branch for Rd<=Rr? → use brsh/b         |                              |                 |             |
|                                                                             |                                          | tst Rd                       | or and Rd, Rr   | with Rd=R   |
|                                                                             |                                          | +                            |                 |             |
| Instruction                                                                 | Description                              | If                           | Then            | Else        |
| breq k                                                                      | branch if equal (zero)                   | Rd == 0 (Z = 1)              | PC ← PC + k + 1 | PC ← PC + 1 |
| brne k                                                                      | branch if not equal (not zero)           | Rd ≠ 0 (Z = 0)               | PC ← PC + k + 1 | PC ← PC + 1 |
| brmi k                                                                      | branch if minus                          | N = 1                        | PC ← PC + k + 1 | PC ← PC + 1 |
| brpl k                                                                      | branch if plus                           | N = 0                        | PC ← PC + k + 1 | PC ← PC + 1 |
| Embedded Systems, ECE:3360. The University of Iowa, 2019 Lecture 5-7, Slide |                                          |                              |                 |             |



```
Example (1)
                           .def b=R16
                          ldi b, 42
Generate the
following IF THEN
                          ...C1...
structure in AVR
                          cpi b, 3
assembly language:
                                                       branch IF (Z==1)
                          breq if_start ·
...C1...
                          if_end:
if(b==3) {
                          ...C2...
                                                          Make sure that this
   ...Cif...
                                                          code portion can
                                                          only be reached
                                                          from the
...C2...
                                                          corresponding
                          if_start:
                                                          breq line
                               ...Cif...-
                          rjmp if_end
          Embedded Systems, ECE:3360. The University of Iowa, 2019
                                                              Lecture 5-7, Slide 29
```



### **Conditional Skip Instructions** SBIC - Skip if Bit in I/O Register is Cleared This instruction tests a single bit in an I/O Register and skips the next instruction if the bit is cleared. This instruction operates on the lower 32 I/O Registers – addresses 0-31. Example: e2wait: sbic \$1C,1 ; Skip next inst. if EEWE cleared ; EEPROM write not finished rjmp e2wait ; Continue (do nothing) nop SBIS - Skip if Bit in I/O Register is Set This instruction tests a single bit in an I/O Register and skips the next instruction if the bit is set. This instruction operates on the lower 32 I/O Registers – addresses 0-31. Example: ; Skip next inst. if bit 0 in Port D set waitset: sbis \$10,0 rjmp waitset ; Bit not set ; Continue (do nothing) nop Embedded Systems, ECE:3360. The University of Iowa, 2019 Lecture 5-7, Slide 31

### **Conditional Skip Instructions CPSE – Compare Skip if Equal** This instruction performs a compare between two registers Rd and Rr, and skips the next instruction if Rd = Rr. Example: inc r4; Increase r4 r4, r0 ; Compare r4 to r0 cpse ; Only executed if r4<>r0 neg nop ; Continue (do nothing) Embedded Systems, ECE:3360. The University of Iowa, 2019 Lecture 5-7, Slide 32

### Summary - Conditional Skip Instructions

| Syntax                           | Operands                                         | Action                                 | Description                             |
|----------------------------------|--------------------------------------------------|----------------------------------------|-----------------------------------------|
| cpse Rd, Rr Two registers (0-31) |                                                  | PC < (Rd==Rr) ? PC+2 (or 3) : PC+1     | Compare Rd with Rr<br>and skip if equal |
| sbic A, b                        | I/0 register (0-31 only)<br>and bit number (0-7) | PC < (IO(A,b)==0) ? PC+2 (or 3) : PC+1 | Skip if bit in I/O<br>register is clear |
| sbis A, b                        | I/0 register (0-31 only)<br>and bit number (0-7) | PC < (IO(A,b)==1) ? PC+2 (or 3) : PC+1 | Skip if bit in I/O register is set      |
| sbrc Rr, b                       | Register (0-31) and bit<br>number (0-7)          | PC < (Rr(b)==0) ? PC+2 (or 3) : PC+1   | Skip if bit in register is clear        |
| sbrs Rr, b                       | Register (0-31) and bit number (0-7)             | PC < (Rr(b)==1) ? PC+2 (or 3) : PC+1   | Skip if bit in register is set          |

Embedded Systems, ECE:3360. The University of Iowa, 2019

Lecture 5-7, Slide 33

### **Branch Instructions**

### RJMP - Relative Jump

Relative jump to an address within PC - 2K +1 and PC + 2K (words). For some AVR microcontrollers, this instruction can address the entire memory from every address location. See also JMP.

### Example:

```
r16,$42 ; Compare r16 to $42
         cpi
                error ; Branch if r16 <> $42
        brne
         rjmp
                ok
                     ; Unconditional branch
                r16,r17 ; Add r17 to r16
         add
error:
                r16
                         ; Increment r16
         inc
                         ; Destination for rjmp (do nothing)
ok:
         nop
```

Embedded Systems, ECE:3360. The University of Iowa, 2019

### **Branch Instructions**

### **RCALL – Relative Call to Subroutine**

Relative call to an address within **PC** - 2K + 1 and **PC** + 2K (words). The <u>return address</u> (the instruction after the **RCALL**) is <u>stored onto the Stack</u>. See also **CALL**. For some AVR microcontrollers, this instruction can address the entire memory from every address location. The Stack Pointer uses a post-decrement scheme during **RCALL**.

### Example:

```
rcall routine ; Call subroutine
...

routine: push r14 ; Save r14 on the Stack
...
pop r14 ; Restore r14
ret ; Return from subroutine

Avoid side effects!
```

Embedded Systems, ECE:3360. The University of Iowa, 2019

Lecture 5-7, Slide 35

### **Branch Instructions**

### **RET - Return from Subroutine**

Returns from subroutine. The return address is loaded from the STACK. The Stack Pointer uses a <u>pre-increment scheme</u> during **RET**.

### Example:

```
routine ; Call subroutine
             call
routine:
                               ; Save r14 on the Stack
                     r14
             push
             push
                     r13
                               ; Save r13 on the Stack
              . . .
             pop
                     r13
                               ; Restore r13
                     r14
                               ; Restore r14
             pop
                               ; Return from subroutine
             ret
```

Embedded Systems, ECE:3360. The University of Iowa, 2019







|            | Arithmetic & Logic Instructions                                                                                                                                                                                                                                            |                 |
|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| Syntax     | Description                                                                                                                                                                                                                                                                | Example         |
| inc Rd     | Increment- Adds one (1) to the contents of register Rd and places the result in the destination register Rd.  The C Flag in SREG is not affected by the operation, thus allowing the INC instruction to be used on a loop counter in multiple-precision computations. **   | inc R28         |
| dec Rd     | Decrement - Subtracts 1 from the contents of register Rd and places the result in the destination register Rd.  The C Flag in SREG is not affected by the operation, thus allowing the DEC instruction to be used on a loop counter in multiple-precision computations. ** | dec R18         |
| neg Rd     | Two's Complement – Replaces the contents of register Rd with its two's complement; the value 0x80 is left unchanged                                                                                                                                                        | neg R17         |
| and BRNE b | is for conditional branch instructions → when operating on unsigned value ranches (Z flag) can be expected to perform consistently. When operating values, all signed branches are available.                                                                              |                 |
|            | Embedded Systems, ECE:3360. The University of Iowa, 2019                                                                                                                                                                                                                   | Lecture 5-7, SI |

### Arithmetic & Logic Instructions

| BIN        | HEX  | Unsigned DEC | Signed DEC |
|------------|------|--------------|------------|
| 0р00000000 | 0x00 | 0            | 0          |
| 0b0000001  | 0x01 | 1            | 1          |
|            |      | •••          |            |
| 0b01111111 | 0x7F | 127          | 127        |
| 0ь10000000 | 0x80 | 128          | -128       |
| 0b10000001 | 0x81 | 129          | -127       |
| 0b10000010 | 0x82 | 130          | -126       |
| •••        |      | •••          | •••        |
| 0b11111110 | 0xFE | 254          | -2         |
| 0b11111111 | 0xFF | 255          | -1         |

Embedded Systems, ECE:3360. The University of Iowa, 2019

Lecture 5-7, Slide 41

### Examples

r22

### Example:

clr

```
loop: inc r22 ; increment r22 ... cpi r22,$4F ; Compare r22 to $4f
```

brne loop ; Branch if not equal nop ; Continue (do nothing)

; clear r22

### Example:

dec r17 ; Decrement r17
brne loop ; Branch if r17<>0
nop ; Continue (do nothing)

Embedded Systems, ECE:3360. The University of Iowa, 2019





|            | Arithmetic & Logic Instructions                                                                                                                                                                       |                      |
|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|
| Syntax     | Description                                                                                                                                                                                           | Example              |
| and Rd, Rr | Logical AND - Performs the bitwise logical AND between the contents of register Rd and register Rr and places the result in the destination register Rd.  See also: ANDI - Logical AND with Immediate | and R1, R28          |
| or Rd, Rr  | Logical OR - Performs the bitwise logical OR between the contents of register Rd and register Rr and places the result in the destination register Rd.  See also: ORI - Logical OR with Immediate     | or R0, R18           |
| eor Rd, Rr | <b>Exclusive OR</b> – Performs the bitwise logical EOR between the contents of register <b>Rd</b> and register <b>Rr</b> and places the result in the destination register Rd.                        | eor R17, R16         |
|            |                                                                                                                                                                                                       |                      |
|            | Embedded Systems, ECE:3360. The University of Iowa, 2019                                                                                                                                              | Lecture 5-7, Slide 4 |



```
Example
          Example:
                                  ; Bitwise and r2 and r3, result in r2
               and
                     r2, r3
                                  ; Set bitmask 0000 0001 in r16
               ldi
                     r16,1
               and r2,r16 ; Isolate bit 0 in r2
Example: Assume R18 holds 0xB8 and R19 holds 0x58. Then, after the instruction AND R18, R19, register R18 will hold the value 0x18:
                                0xB8
                                          0b1011 1000
                                          0b0101 1000
                                0x58
                                          0b0001 1000
                                                              = 0x18
                         Bitwise AND
                   Embedded Systems, ECE:3360. The University of Iowa, 2019
                                                                               Lecture 5-7, Slide 47
```

|            | Arithmetic & Logic Instructions                                                                                                                                                                                    |                      |
|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|
|            |                                                                                                                                                                                                                    |                      |
| Syntax     | Description                                                                                                                                                                                                        | Example              |
| add Rd, Rr | Add without Carry - Adds the contents of two registers without the C Flag and places the result in the destination register Rd. (Rd $\leftarrow$ Rd + Rr)                                                          | add R1, R28          |
| adc Rd, Rr | Add with Carry - Adds the contents of two registers and the contents of the C Flag and places the result in the destination register Rd. $(Rd \leftarrow Rd + Rr + C) **$                                          | adc R0, R18          |
| sub Rd, Rr | Subtract without Carry – Subtracts the contents of two registers and places the result in the destination register. Rd (Rd $\leftarrow$ Rd - Rr)                                                                   | sub R17, R16         |
| sbc Rd, Rr | <b>Subtract with Carry -</b> Subtracts the contents of two registers and subtracts the contents of the <b>C</b> Flag and places the result in the destination register <b>Rd.</b> (Rd $\leftarrow$ Rd - Rr - C) ** | sbc R14, R1          |
| ** Ins     | struction enables multi-byte arithmetic on AVR 8-bit arc                                                                                                                                                           | hitecture            |
|            | Embedded Systems, ECE:3360. The University of Iowa, 2019                                                                                                                                                           | Lecture 5-7, Slide 4 |



```
Example
   Example: add two 16-bit numbers
                        ; Add R1:R0 to R3:R2
                                                     May set C flag in SREG
    add
                        ; Add low byte -
           r2, r0
                        ; Add with carry high byte
    adc
           r3, r1
Example:
                               ; Subtract r1:r0 from r3:r2
                               ; Subtract low byte
        sub
                 r2, r0
                               ; Subtract with carry high byte
        sbc
                 r3, r1
               Embedded Systems, ECE:3360. The University of Iowa, 2019
                                                               Lecture 5-7, Slide 50
```

### Arithmetic & Logic Instructions ADIW – Add Immediate to Word Not available on all AVRs, but on the ATmega88PA Adds an immediate value (0 - 63) to a register pair and places the result in the register pair. This instruction operates on the upper four register pairs, and is well suited for operations on the pointer registers. This instruction is not available in all devices. Refer to the device specific instruction set summary Example: adiw r25:24,1 ; Add 1 to r25:r24 adiw ZH:ZL,63; Add 63 to the Z-pointer(r31:r30) Example msg: .DB "Hello " r30,LOW(msg<<1) ldi ; Load Z register low ldi r31,HIGH(msg<<1) ; Load Z register high 1pm ; r0 <-- load byte adiw zh:zl,1 ; Increment Z pointer Embedded Systems, ECE:3360. The University of Iowa, 2019 Lecture 5-7, Slide 51

## Shift Instructions Embedded Systems, ECE:3360. The University of Iowa, 2019 Lecture 5-7, Slide 52





















```
SLEEP
This instruction sets the circuit in sleep mode defined by the MCU Control Register.
   Example:
                mov
                          r0,r11
                                            ; Copy r11 to r0
                ldi
                          r16, (1<<SE)
                                            ; Enable sleep mode
                out
                          MCUCR, r16
                sleep
                                            ; Put MCU in sleep mode
Question: Why sleep?
Answer: In sleep modes, the clocks (are) running slower/stopped, other peripherals may be
powered down → save power
Question: How will MCU wake up?
Answer: One can configure the controller so that Timers, WDT, and external interrupts and
pin changes wake it up from a sleep.
                   Embedded Systems, ECE:3360. The University of Iowa, 2019
                                                                            Lecture 5-7, Slide 63
```





```
Example: In the snippet below, for LPM a destination register is not supplied, so R0 is implied

msg: .DB "Hello "
...
ldi r30,LOW(msg<<1) ; Load Z register low ldi r31,HIGH(msg<<1) ; Load Z register high ; r0 <-- load byte
...
adiw zh:zl,1 ; Increment Z pointer

Embedded Systems, ECE:3360. The University of Iowa, 2019 Lecture 5-7, Slide 66
```

### displayC: ldi r30,LOW(msg<<1) ; Load Z register low ldi r31,HIGH(msg<<1) ; Load Z register high L20: lpm r2,Z+ ; r2 <-- first byte tst r2 ; Reached end of message? breq done ; Yes => quit ... rjmp L20 done: ret For Further information on the LPM instruction, please see the Atmel Application Note AVR108: Setup and Use of the LPM Instruction on the

Embedded Systems, ECE:3360. The University of Iowa, 2019

company's website.

Lecture 5-7, Slide 67

### Quiz

• Will the program given below work as "expected"? (TCCR0A, TCCR0B: registers of timer/counter 0)

```
.include "tn45def.inc"
.cseg
.org 0

Idi r16, (1<<COM0A1)|(1<<COM0B1)|(1<<WGM00)
sts TCCR0A, r16
Idi r16, (1<<CS01)
sts TCCR0B, r16

sbi DDRB, 0
sbi DDRB, 1
...
```

Embedded Systems, ECE:3360. The University of Iowa, 2019





