# 209AS CA2

Cache Replacement - Nathan Portillo, Benjamin Cruz

Abstract—The aim of this paper is to introduce a methodology in creating a cache replacement system.

#### I INTRODUCTION

In the creation of this system, we tried a variety of different policies. SHIP performed best in the LOAD operations but failed to perform as well as basic LRU for Writebacks. Pseudo LRU and LFU also failed to perform for both LOAD and WRITEBACK operations. With these results in mind, we decided to keep the LRU because of its great WRITEBACK performance while attempting to combine it with another policy that may increase LOAD performance.

#### II. BIP

Because traditional LRU is not efficient for all types of workloads we introduce BIP to try and address multiple types. This BIP implementation is fairly standard, where we set a threshold of 0.1 to switch between inserting at MRU or LRU. The threshold for managing BIP was selected manually. Running a BIP implementation on its own the epsilon threshold changed results drastically from something like 0.1 -> 0.5. However, interestingly, once implemented within the hybrid policy, epsilon's effect becomes somewhat 'diluted'. Although the overall performance of the hybrid system increased, epsilon's effect on the entirety of the system decreased. It is possible that the workload may have high temporal locality, making the return diminishing. This was disappointing, as with the implementation of LRU and BIPtogether we expected to see strong performance for workloads of high temporal locality and streaming/weak temporal locality as each excels at those respectively.

#### III. Hybrid

The Hybrid system is a somewhat rudimentary approach in which we update the BIP and LRU cache states to start. Once updated, we begin to update a 3rd cache, referred to as the 'winner' cache. If there is a hit in BIP or LIP, we promote to MRU in our winner cache. If the line was not in LRU's MRU or in BIPs targeted position, we slowly degrade this line until it becomes a candidate for replacement. Another interesting development in the code was the difference in performance with the final 'winning' algorithm of the hybrid approach.

// Update Winner cache with hits from both LRU and BIP
for (uint32\_t i = 0; i < LLC\_WAYS; i++)
{
 // If there's a hit in either LRU or BIP, promote the way in the Winner cache
 if (lru[set][i] == 0 || bip[set][i] == 0)
 {
 winner[set][i] = 0; // Promote to MRU position
 }
 else
 {
 // Increment the position if the way is not promoted
 if (winner[set][i] < LLC\_WAYS - 1)
 {
 winner[set][i]++;
 }
 }
}</pre>

## Optimal Approach(Simple)

```
// Update ATDs based on hit/miss feedback
bool hit x = (tru[set][way] == 0); // Simulate a hit for Policy X (LRU)
bool hit y = (bip[set][way] == 0); // Simulate a hit for Policy Y (BIP)

atd_x[set] = hit x;
atd_y[set] = hit x;
// Adjust Saturating Counter based on ATD outcomes
if (hit x && hit y) {
    sctr[set]++;
    }
// Promote in the Winner cache based on the policy selected by the saturating counter
uint3t to policy winner == (sctr[set] >= 0) ? 0 : 1; // Select Policy-X if counter is non-negative, otherwise Policy-Y
if (policy winner == 0) (// If Policy-X wins, use LRU's decision
    if (bit[vast][way] == 0;
    }
} clue { // If Policy-Y wins, use BIP's decision
    if (bip[set][way] == 0;
    }
}
// Demote all other ways if not promoted
for (uint3t2 t = 0; i < LLC_WAYS; i++) {
    if (winner[set][i]] == 0; {
        winner[set][i] == LLC_WAYS; 1;
    }
}
```

**Saturating Counter and Tag Approach** 

A similar trend to what we saw with many approaches, if we targeted LOAD operations, we would see significantly less WRITEBACK hits but when targeting WRITEBACK operations, we would see significantly less LOAD hits. This trend continued through with the two 'winning' approaches as well. The saturating counter tag approach yielded about 43 times more hits on LOAD operations. However, we also saw about 10 times reduction in writeback. Because of this, we opted with the 'Optimal Approach' which was much simpler but offered a slight improvement over the baseline. The Saturating Counter approach performed significantly worse than the baseline due to the reduced WRITEBACK hits.

## IV. LIRS

The last approach we did was Low inter-reference recency set which is referred to as LIRS. According to some references, LIRS can perform better than LRU. It uses reuse distance as a metric for dynamically ranked accessed pages to make a replacement decision. LIRS also addresses the limits

1

of LRU by using recency to evaluate inter-reference recency to make a replacement decision. Overall, it was a very straightforward approach to implement. Our results with our LIRS implementation were very good and gave the best performance of 5.05 compared to 5.07 with the hybrid approach.

```
// LTRS replacement policy //
// Benji Cruz, benjicruz@q.ucla.edu //
// Benji Cruz, benjicruz@q.ucla.edu //
//
// Benji Cruz, benjicruz@q.ucla.edu //
//
// Benji Cruz, benjicruz@q.ucla.edu //
// Bool Nisy.locks[LLG.STS] Wux[LRS_STACC];
// Initialize splacement tatte
// Block lirs_placement[LRS_STACC];
// Initialize splacement[LRS_STACC];
// Initialize splacement vizitie
// Find replacement vizitie
// Find replacement vizitie
```

### V. RESULTS

Overall, we were able to increase the baseline performance from 5.11 to 5.05. Some of the policy implementations we tried offered significant increases in hits for LOAD operations but greatly reduced WRITEBACK hits. In an attempt to curb this issue, we implemented a hybrid approach that would excel at multiple types of workloads. However, with a 'full hybrid' approach, we saw similar issues in balanced LOAD and WRITEBACK operations. So, finally, we opted to simplify the system and allow the winner cache to prompt on LRU or BIP hits. This gave us a slight increase in LOAD hits for all workloads with a slight reduction in WRITEBACK hits. We saw that in certain traces, workloads in which LRU severely underperformed (for LOADS), BIP was able to increase the amount of hits by a decent margin while also retaining LRUs great WRITEBACK hit performance.