# Emitter-Coupled Oscillator

Author: Ben Lorenzetti

Project Start Date: February 26, 2015 Report Submission Date: March 23, 2015

## Contents

| 1 | Objective                           | 1           |
|---|-------------------------------------|-------------|
| 2 | Principles of Operation             | 2           |
|   | Theory           3.1 Bistable Latch | 3<br>3<br>5 |

## 1 Objective

To investigate the design and operation of an emitter-coupled a stable multivibrator for 50 MHz operation.

## 2 Principles of Operation

In analog electronics, a sinusoidal oscillator is sometimes needed, such as for power conversion, driving a motor, or for the carrier frequency in radio transmissions. These can be built from an amplifier with a passive feedback network, where the gain > 1 and the feedback is positive at the frequency of operation  $^1$ . The only other requirement is that the amplifier operates linearly.

In contrast, digital circuits usually require a square wave clock signal. Ironically, a digital oscillator can be built starting from a basic digital component.

A flip-flop is a digital circuit with two stable states, made from two cross-connected amplifiers. It is a fundamental component in digital logic. In fact, when a master and slave flip-flop are connected in series they form a 1-bit register used in CPUs. Usually, the cross-connection between the two amplifiers is resistive and one amplifier will be driven in saturation while the other is in cutoff. Amplifier in digital circuits are usually driven between saturation and cutoff, making them unlinear, binary (two-state) devices.

#### DIGITAL FLIP-FLOP AND FLIP FLOP WITH REACTIVE EMITTER COUPLING

If the cross-connection is made to be reactive, then the flip-flop may not be stable in either state. If it oscillates between the two states and produces a near-square wave, it is called a bistable multivibrator. A capacitor is usually used for the cross-connection because it delays the instantaneous voltage change that would normally occur when a transistor switches between saturation and cutoff.

Analog oscillators produce sinusoids; digital oscillators produce square waves. An analog amplifer oscillates if it has reactive feedback that is positive; a digital flip-flop oscillates if it has reactive cross-connection strong enough to switch states. Analog oscillators use an amplifier in a linear range; digital oscillators use drive amplifier to its two limits. An analog oscillator may form unintentionally through parasitic feedback, such as through the Miller capacitance of a BJT. This happens to many frustrated students building amplifiers in Electronics Lab. <sup>2</sup> A digital oscillator may form unintentionally through propagation delay or carry-through logic. This happens to many frustrated students simulating a CPU in Computer Architecture. All of these comparisons between analog and digital oscillators can probably be gleaned from the block, system-level diagrams in figure ??.

### OSCILLATOR BLOCK DIAGRAMS AND CORRESPONDING V-T SIGNALS

The flip-flip circuit shown above was not really indended to oscillate. It can be improved by replacing the emitter resistors with constant current mirrors and adding voltage buffers in the cross-connections to improve charging time of the switching junctions and improve output resistance.

ADVANCED CIRCUIT DIAGRAM

<sup>&</sup>lt;sup>1</sup>the Barkhausen Criterion

<sup>&</sup>lt;sup>2</sup>see my last lab

## 3 Theory

#### 3.1 Bistable Latch

A digital latch can be built with two cross-connected BJT amplifiers, shown in figure 1. The amplifiers should be nearly mirror images of one another and the coupling networks should be entirely resistive.



Figure 1: BJT Implementation of a Digital Latch

The latch is bistable, meaning it has two self-sustaining states. Either Q1 is saturated while Q2 is cutoff, or Q1 is cutoff while Q2 is saturated. The circuit is a symmetric loop, so it is not clear where to begin any analysis. Instead of starting at a particular node and time, we will start with some sanity assumptions and determining the conditions that make them true.

If the transistors operate digitally–i.e. either in saturation or cutoff–then the output can have two possible values, the difference between which will be called  $V_{pkpk}$ . This difference is set by  $R_C$  and the saturation current.

$$R_C = \frac{V_{pkpk}}{I_{C(sat)}} \tag{1}$$

Of course, this assumes that the current through  $R_1$  and  $R_2$  is negligible compared to  $I_{C(sat)}$ .

$$I_{Bias} \ll I_{C(sat)}$$

Another design assumption is the stiff base bias. In order to stiffly bias the transistors, the base currents should draw negligible current relative to  $R_1$  and  $R_2$ .

$$I_{B(sat)} << I_{Bias}$$

These two biasing network equations compete with each other because the base and collector currents are related by  $\beta$ . The best way to satisfy both is

$$I_{Bias} = \frac{I_{C(sat)}}{\sqrt{\beta}} \tag{2}$$

If the supply voltage is relatively large compared to the output amplitude, then  $I_{Bias}$  varies little with binary state and is set by  $R_1$  and  $R_2$ .

$$I_{Bias} = \frac{V_{CC}}{R_1 + R_2} \tag{3}$$

Combining equations 2 and 3 helps in designing the bias network.

$$R_1 + R_2 = \frac{\sqrt{\beta}V_{CC}}{I_{C(sat)}} \tag{4}$$

The analysis so far has assumed that the saturation current is fixed, but should it be fixed with  $R_C$  or  $R_E$ ? It makes more sense to limit  $I_{C(sat)}$  with  $R_C$  because later we will be adding a reactive element to the emitters.

For the transistor to be driven to saturation,  $V_{CE}$  is approximately equal to  $V_{BE(on)}$  and the collector is equipotential with the base. The collector potential during saturation is the lesser of the two binary outputs, so

$$V_{B(sat)} = V_{CC} - V_{pkpk} \tag{5}$$

For the other transistor to be cutoff, the base-emitter junction must not have achieved the forward bias potential.

$$V_{B(off)} < V_{E(off)} - V_{BE(on)} \tag{6}$$

The transistors are cross-connected from their outputs to the opposite bases, so the base bias is dependent on the opposite transistor's state. The bias networks are voltage dividers and the output has two states, so the base potential is one of the two following values.

$$V_B = \begin{cases} \frac{R_2}{R_1 + R_2} V_{CC} & : \text{saturation transistor} \\ \frac{R_2}{R_1 + R_2} (V_{CC} - V_{pkpk}) & : \text{cutoff transistor} \end{cases}$$
(7)

Combining the required conditions for saturation and cutoff from equations 5 and 6 with the two biasing potentials gives the conditions for stability of the latch.

$$\begin{cases} \frac{R_2}{R_1 + R_2} V_{CC} = V_{CC} - V_{pkpk} & \text{: saturation stability} \\ \frac{R_2}{R_1 + R_2} (V_{CC} - V_{pk-pk}) < V_{E(off)} + V_{BE(on)} & \text{: cutoff stability} \end{cases}$$

A latch is only useful if the output is self-sustaining, so these two conditions must both be met. The first condition has all fixed values, so the ratio  $R_2/R_1+R_2$  must be chosen there. The second condition can then be rearranged to separate fixed values from as-yet-undetermined values.

$$\begin{cases}
\frac{R_2}{R_1 + R_2} = \frac{V_{CC} - V_{pkpk}}{V_{CC}} & \text{: saturation stability} \\
V_{E(off)} > \frac{R_2}{R_1 + R_2} (V_{CC} - V_{pkpk}) - V_{BE(on)} & \text{: cutoff stability}
\end{cases}$$
(8)

The stability conditions for both transistors would have to be followed if we were designing digital memory. However, for an oscillator we only want quasi-stable states; in the next section we will violate the stability by adding reative coupling to affect  $V_E$  of the off transistor.

#### 3.2 Astable Multivibrator

The simple circuit for an astable multivibrator is shown in figure 2. Topologically it is easy to make—just add a capacitior to a BJT latch.



Figure 2: Simple Version of Astable Multivibrator

The top half of the circuit is the same as the latch. The relationships between  $I_{C(sat)}$  and  $V_{pkpk}$  to  $R_C$ ,  $R_1$ , and  $R_2$  is the same as in equations 1 through 8. Now for the bottom half.

The emitter potential for the saturation transistor is set by the top half because it follow the base. Taking the saturation base voltage from equation 7...

$$V_{E(sat)} = \frac{R_2}{R_1 + R_2} V_{CC} - V_{BE(on)}$$
(9)

In a perfect world, this emitter voltage would hold regardless of  $R_E$ .<sup>3</sup> However, in the interest of not burning up the base-emitter junction,  $R_E$  should probably be just short of becoming the saturation current limiter.

$$R_E = \frac{V_{E(sat)}}{I_{E(sat)}} = \frac{\frac{R_2}{R_1 + R_2} V_{CC} - V_{BE(on)}}{I_{C(sat)}}$$
(10)

Equation 8 described the stability conditions for the latch. To make an oscillator, the circuit should be quasistable—i.e. it should be stable for some specific length of time. After a period of stable output, an internal trigger cause a change of state. For the emitter-coupled oscillator, the trigger is the emitter potential of the cutoff transistor falling below  $V_{E(off)}$ . From equation 8, the cutoff state is stable while

$$V_{E(off)} > \frac{R_2}{R_1 + R_2} (V_{CC} - V_{pkpk}) - V_{BE(on)}$$
(11)

The capacitor prevents instantaneous voltage changes, so it takes some time for  $V_E$  to fall below this trigger threshold. We expect an RC time constant for the discharge to be on order of  $\tau = R_E C_E$ , but solving for the transient equation may give additional insights.

$$i(t) = C \frac{dv(t)}{dt}$$
 resists instantaneous  $\delta V$ 

<sup>&</sup>lt;sup>3</sup>Actually in a perfect world, I would have already graduated.

The cross-connected bases make the transistors behave somewhat like a constant voltage source. If we assume that switching times for the transistors is negligible, then the transient circuit is as shown in figure 3. This assumption is true if the base-emitter capacitance is negligible, and so is the delay in the BJT due to the rate of minority carrier diffusion.

Figure 3: Transient Circuit for Simple Emitter-Coupled Oscillator