# ASCI A24 GPU Programming Course

Alessio Sclocco and Ben van Werkhoven December 17, 2020



Introduction: Alessio Sclocco

## Alessio Sclocco eScience Research Engineer Netherlands eScience Center



#### Background:

- 2011-2012 junior researcher at VU Amsterdam
  - Working on GPUs for radio astronomy
- 2012-2017 PhD "Accelerating Radio Astronomy with Auto-Tuning" at VU Amsterdam, under the supervision or professors Henri Bal and Rob van Nieuwpoort
- 2015-2016 scientific programmer at ASTRON, the Netherlands Institute for Radio Astronomy
  - Designing and developing a real-time GPU pipeline for the Westerbork radio telescope
- 2019 visiting scholar at Nanyang Technological University in Singapore
- 2017-2020 eScience Research Engineer at the Netherlands eScience Center
  - Radio astronomy, climate modeling

## Ben van Werkhoven Senior Research Engineer Netherlands eScience Center

b.vanwerkhoven@esciencecenter.nl



#### Background:

- 2010-2014 PhD "Scientific Supercomputing with Graphics Processing Units" at the VU University Amsterdam in the group of prof.
   Henri Bal
- 2014-now working at the Netherlands eScience Center as the GPU expert in many different scientific research projects

GPU Programming since early 2009, worked on applications in computer vision, digital forensics, climate modeling, particle physics, geospatial databases, radio astronomy, and localization microscopy

- 09:30 09:40 Course introduction
- 09:40 09:55 Introduction to GPU computing
- 09:55 10:15 Introduction to GPU programming
- 10:15 10:30 Break
- 10:30 10:50 Introduction to CUDA programming
- 10:50 11:25 Hands-on exercise 1
- 11:25 11:40 CUDA memories part 1
- 11:40 12:00 Hands-on exercise 2
- 12:00 13:00 Lunch

- 13:00 13:15 CUDA memories part 2
- 13:15 13:45 Hands-on exercise 3
- 13:45 14:15 CUDA Program execution
- 14:15 14:30 Break
- 14:30 15:00 GPU Optimization
- 15:00 15:40 Hands-on exercise 4
- 15:40 15:50 Discussion of hands-on 4
- 15:50 16:00 Closing

- Get your own copy of the slides so you can read along and click on links
  - See: <a href="https://github.com/benvanwerkhoven/gpu-course/">https://github.com/benvanwerkhoven/gpu-course/</a>
  - Clone the repository to have access to slides and hands-on exercises

- Our slides are sometimes very wordy, this is intentional, so they may serve as a reference that you can read again later
- In code samples on the slides we sometimes abbreviate the code a bit to save space

- Video chat for the event
  - Used for lectures and discussion
  - Keep your microphone muted while not talking
- Questions
  - Raise your hand
  - Write in chat if the answer can wait until the end of the presentation
    - We will answer all written questions at the end of each module
- Hands-on interaction
  - Write questions in the global chat if relevant to others
  - Contact Alessio or Ben for specific questions
    - Use private chat or have a video call

# Introduction to GPU Computing

09:40 - 09:55



Graphics Processing Unit –
 The computing chip on a graphics card

 GPGPU – General Purpose computing on GPUs











- Number 2 in TOP500 list (November 2020)
  - 200 PFLOP/s peak
  - 4,608 nodes
  - 13 MW power consumption
  - 9,216 CPUs
    - IBM Power 9
    - 2 CPUs per node
  - 27,648 GPUs
    - NVIDIA Volta V100
    - 6 GPUs per node
  - 2,397,824 cores

Six systems in top 10 using GPUs



- Different goals produce different designs
  - GPU assumes that the workload is highly parallel
  - CPU must be good at everything, parallel or not
- CPU: minimize latency experienced by 1 thread
  - Big on-chip caches
  - Sophisticated control logic
- GPU: maximize throughput of all threads
  - Multithreading can hide latency, so no big caches
  - Control logic
    - Much simpler
    - Less: share control logic across many threads





# Introduction to GPU Programming

09:55 - 10:15



### The computer architecture is very different:

- Algorithms need to be parallelized and mapped to the hardware
- Requires software to be rewritten in specialized programming language
- Optimizing for compute performance requires knowledge about hardware

### GPUs are on separate devices:

 Have to deal with separate memory space, limited bandwidth between host and device memory



GPU Programs consists of a host (CPU) and a device (GPU) part

### The host part manages:

- Both host and device memory
- Data transfers between host and device memory
- Starting device *kernels* (functions on the device)

## The device part consist of kernels, that:

- Are executed by huge amounts of parallel threads at the same time
- Divide the data-parallel workload among these threads
- Switches execution between groups of threads to hide memory latency

#### For the host code:

- Several language bindings for GPU Programming exist:
  - C/C++: CUDA and OpenCL
  - Python: PyCuda and PyOpenCL for CUDA and OpenCL programming
  - Java: JCuda and JOCL
  - Fortran: CudaFortran
  - Matlab: MexCuda (using mexfiles)

#### For the device code:

- Basically three options:
  - Write your own kernels in CUDA or OpenCL
  - Use GPU-enabled libraries (kernels written by someone else)
  - GPU Code generators (kernels written by compilers)

- There are many code optimizations that can be parameterized:
  - The number of threads per thread block in each dimension
  - Loop unrolling factors
  - The number of items processed per thread
  - The total work per thread block
  - Different schemes for using shared memory
  - Different parallelization schemes
- Optimizing GPU code is really just finding the best performing combination for all of the parameters
- Auto-tuners are used to automate the search process

- GPU memory is typically smaller than host memory (12GB vs 64GB)
- Multiple GPUs each have their own device memory space
- Data copied to the GPU may become stale on the host
- Transferring data to the GPU is expensive (because of the relatively low PCIe bandwidth, better with NVLink)
- In general it's best to keep working on transferred data for as long as possible
- It's possible to overlap data transfers with GPU computations and data transfers in the opposite direction

## Main differences CPU and GPU programming:

- 1. Algorithms need to be parallelized and mapped to the hardware
- 2. Requires software to be rewritten in specialized programming language
- 3. Optimizing for compute performance requires knowledge about hardware
- 4. Have to deal with separate memory space, limited bandwidth between host and device memory



## Break

10:15 - 10:30



# Introduction to CUDA Programming

10:30 - 10:50



#### Before we start:

- I'm going to explain the CUDA Programming model
- I'll try to avoid talking about the hardware for now
- For the moment, make no assumptions about the backend or how the program is executed by the hardware
- I will be using the term 'thread' a lot, this stands for 'thread of execution' and should be seen as a parallel programming concept
  - Do not compare them to CPU threads.

The CUDA programming model separates a program into a host (CPU) and a device (GPU) part.

### The host part:

Allocates memory and transfers data between host and device memory, and starts GPU functions

### The device part:

- Consists of functions that execute on the GPU, which are called kernels
- Kernels are executed by huge amounts of threads at the same time
- The data-parallel workload is divided among these threads
- The CUDA programming model allows you to code for each thread individually

• Parallelizing a computation sometimes requires to rethink your algorithms, for example:

```
//some sort of stencil, performs 1 read for every 3 writes
for (int i=1; i<N-1; i++) {
   double my_a = a[i];
   a_new[i-1] = 0.25*my_a;
   a_new[i] = 0.5*my_a;
   a_new[i+1] = 0.25*my_a;
}

//more or less the same, but with 3 reads for every 1 write
for (int i=1; i<N-1; i++) {
   a_new[i] = 0.25*a[i-1] + 0.5*a[i] + 0.25*a[i+1];
}</pre>
```

The latter is much easier to parallelize because it avoids concurrent writes to the same memory locations

• The programming language for kernels is CUDA. It's mostly C/C++, but with some additions and limitations

#### Additions:

- Function qualifiers \_\_global\_\_, \_\_device\_\_, and \_\_host\_\_ can be used to declare a function as being a kernel, a device function, or a host function
- Kernel and device functions have built-in variables, like threadIdx.xyz or blockIdx.xyz
- Memory qualifiers \_\_constant\_\_ and \_\_shared\_\_ can be used to declare a variable to reside in either constant or shared memory space

#### Limitations:

- You cannot use any existing C functions, only functions with the \_\_\_device\_\_\_ qualifier can be called from kernels.
- A lot of standard C library functionality is not present, for example there is no malloc(), and for the first couple of years of CUDA there wasn't even a printf() function

 Kernels are executed in parallel by possibly millions of threads, so it makes sense to try to organize them in some manner



- In the CUDA programming model a thread is the most fine-grained entity that performs computations
- Threads within a kernel all execute the same program
- Threads direct themselves to different parts of memory using their built-in variables threadIdx.xyz (thread index within the thread block)

```
Example:
    for (i=0; i<N; i++) {
        c[i] = a[i] + b[i];
    }
    Create a single thread block of N threads:
    i = threadIdx.x;
    c[i] = a[i] + b[i];</pre>
```

• Effectively the loop is 'unrolled' and spread across N threads

- Threads are grouped in thread blocks, allowing you to work on problems larger than the maximum thread block size
- Thread blocks are also numbered, using the built-in variable blockIdx.xy containing the index of each block within the grid.
- Total number of threads created is always a multiple of the thread block size, possibly not exactly equal to the problem size
- Other built-in variables are used to describe the thread block dimensions blockDim.xyz and grid dimensions gridDim.xy

• The host program sets the number of threads and thread blocks when it launches the kernel

```
//create variables to hold grid and thread block dimensions
dim3 threads(x, y, z);
dim3 grid(x, y, z);

//launch the kernel
vector_add<<<grid, threads>>>(c, a, b);

//wait for the kernel to complete
cudaDeviceSynchronize();
```

The host program sets the number of threads and thread blocks when it launches the kernel

```
# create variables to hold grid and thread block dimensions
threads = (x, y, z)
grid = (x, y, z)

# launch the kernel
vector_add([c, a, b], block=threads, grid=grid)

# wait for the kernel to complete
context.synchronize()
```

## Hands-on Exercise

10:50 - 11:25



- Login on DAS-5 (fs0.das5.cs.vu.nl)
- Execute (recommended to add both to your .bashrc):
  - module load cuda11.1
  - alias gpurun="srun -N 1 -C TitanX --gres=gpu:1"
- Installing Python 3
  - Follow these steps:
    - wget https://repo.continuum.io/miniconda/Miniconda3-latest-Linux-x86\_64.sh
    - bash Miniconda3-latest-Linux-x86\_64.sh (allow to add to .bashrc)
    - export PATH="\${HOME}/miniconda3/bin:\${PATH}"
  - pip install numpy jupyter
  - pip install pycuda (make sure you've typed module load cuda11.1 first)
  - pip install kernel\_tuner
- Follow the guide to use Jupyter notebooks on DAS-5
  - <a href="https://guide.esciencecenter.nl/#/nlesc\_specific/e-infrastructure/das5">https://guide.esciencecenter.nl/#/nlesc\_specific/e-infrastructure/das5</a>

- Select the notebook for the first exercise
  - https://github.com/benvanwerkhoven/gpu-course/blob/master/notebooks/vector\_add.ipynb
- Make sure you understand everything in the code, and complete the exercise!
- Hints:
  - Look at how the kernel is launched in the host program
    - https://documen.tician.de/pycuda/driver.html#pycuda.driver.Function
  - threadIdx.x is the thread index within the thread block
  - blockIdx.x is the block index within the grid
  - blockDim.x is the dimension of the thread block



# CUDA Memories part 1

11:25 - 11:40



Registers

Shared memory

Global memory Constant memory







• Example:

- Registers
  - Thread-local scalars or small constant size arrays are stored as registers
  - Implicit in the programming model
  - Behavior is very similar to normal local variables
  - Not persistent, after the kernel has finished, values in registers are lost

- Global memory
  - Allocated by the host program using cudaMalloc() or pycuda.driver.mem\_alloc
  - Initialized by the host program using cudaMemcpy() or pycuda.driver.memcpy\_htod
  - Persistent, the values in global memory remain across kernel invocations
  - Not coherent, writes by other threads will not be visible until kernel has finished

- Constant memory
  - Statically defined by the host program using \_\_constant\_\_ qualifier
  - Defined as a global variable, visible only within the same translation unit
  - Initialized by the host using
    - C/C++: cudaMemcpyToSymbol() Python: pycuda.driver.memcpy\_htod
  - Read-only for the GPU, cannot be accessed directly by the host
  - Values are cached in a special cache optimized for broadcast access by multiple threads simultaneously, access should not depend on threadIdx

#### Hands-on Exercise

11:40 - 12:00



- Select the notebook for the second exercise.
  - https://github.com/benvanwerkhoven/gpu-course/blob/master/notebooks/pnpoly.ipynb
- Make sure you understand everything in the code, and complete the exercise!
- Hints:
  - Use constant memory instead of global memory for the list of vertices
  - Python users can use memcpy\_htod(), but need to find the symbol to copy to
  - See <u>PyCuda documentation on get global</u>

## Lunch

12:00 - 13:00



# CUDA Memories part 2

13:00 - 13:15



Registers

**Shared memory** 

Global memory Constant memory







- Shared memory
  - Variables have to be declared using \_\_\_shared\_\_\_ qualifier, size known at compile time
  - In the scope of a thread block, all threads in a thread block see the same piece of memory
  - Not initialized, threads have to fill shared memory with meaningful values
  - Not persistent, after the kernel has finished, values in shared memory are lost
  - Not coherent, \_\_syncthreads() is required to make writes visible to other threads within the thread block

```
_global__ void transpose(int h, int w, float* output, float* input) {
  int i = threadIdx.y + blockIdx.y * block_size_y;
  int j = threadIdx.x + blockIdx.x * block size x;
  __shared__ float sh_mem[block_size_y][block_size_x];
                                                         //declare shared memory array
  if (j < w && i < h) {
     sh mem[threadIdx.y][threadIdx.x] = input[i*w+j];
                                                          //fill shared with values from global
  syncthreads();
                                                           //wait for all thread in block
  i = threadIdx.x + blockIdx.y * block_size_y;
  j = threadIdx.y + blockIdx.x * block size x;
  if (j < w && i < h) {
     output[j*h+i] = sh mem[threadIdx.x][threadIdx.y];
                                                         //store to global using shared memory
```

#### Hands-on Exercise

13:15 - 13:45



- Select the notebook for the third exercise
  - <a href="https://github.com/benvanwerkhoven/gpu-course/blob/master/notebooks/reduction.ipynb">https://github.com/benvanwerkhoven/gpu-course/blob/master/notebooks/reduction.ipynb</a>
- Implement the kernel such that shared memory is used to sum the per-thread partial sums into a single per-thread block partial sum
- Make sure you understand everything in the code, and complete the exercise!
- Hints:
  - The number of thread blocks does not depend on n. All threads from all blocks first iterate (collectively) over the problem size (n) to obtain a per-thread partial sum
  - Within the thread block the per-thread partial sums are to be combined to a per-thread block partial sum
  - Each thread block stores its partial sum to out\_array[blockIdx.x]
  - The kernel is called twice, the second kernel is executed with only one thread block to combine all per-block partial sums to a single sum



## **Program Execution Model**

13:45 - 14:15



CUDA program

PTX assembly

CUBIN bytecode

Nvidia Compiler nvcc

Machine-level binary

Runtime compiler driver

| CUDA         | OpenCL                                        | OpenACC        | OpenMP 4+       |
|--------------|-----------------------------------------------|----------------|-----------------|
| Grid         | NDRange                                       | compute region | parallel region |
| Thread block | Work group                                    | Gang           | Thread Team     |
| Warp         | CL_KERNEL_PREFERRED_WORK_GR OUP_SIZE_MULTIPLE | Worker         | SIMD Chunk      |
| Thread       | Work item                                     | Vector         | Thread          |

- Note that the mapping is actually implementation dependent for the open standards and may differ across computing platforms
- Not too sure about the OpenMP 4 or higher naming scheme, please correct me if wrong

- Remember: all threads in a CUDA kernel execute the exact same program
- Threads are actually executed in groups of (32) threads called warps
- Threads within a warp all execute one common instruction simultaneously
- The context of each thread is stored separately, as such the GPU stores the context of all currently active threads
- The GPU can switch between warps even after executing only 1 instruction, effectively hiding the long latency of instructions such as memory loads

- All threads in a warp execute the exact same *instruction* at the same cycle mad.f32 %f1, %f2, %f3, %f1; // c += a\*b;
- The same instruction, but on different data
- What about control flow instructions? (if, else, for, while)
  - All threads in the warp execute all live paths, with some threads predicated if (a > 0.0f)
  - This is less efficient, but not always bad.
  - Avoid data-dependent conditional branching if possible
- Thread index-dependent branching is usually harmless, in particular when you respect the warp size

• The Volta architecture replaces predication with a per-thread program counter and call stack. The same performance recommendations apply however.



- Features specialized Tensor and RT cores
- Tensor cores can operate on 4/8/16 bit integers and 16-bit half-precision floating points
- RT cores used for Ray-Tracing in graphics workloads





- The GPU consists of several (1 to 68) *streaming multiprocessors* (SMs)
- The SMs are fully independent
- Each SM contains several resources: Register file, Shared memory, Thread Slots, and Thread Block slots
- SM resources are dynamically partitioned among the thread blocks that execute concurrently on the SM, resulting in a certain *occupancy*



- Global memory is cached at L2, and for some GPUs also in L1
- When a thread reads a value from global memory, think about:
  - The total number of values that are accessed by the warp that the thread belongs to
  - The cache line length and the number of cache lines that those values will belong to
  - Alignment of the data accesses to that of the cache lines



The memory hierarchy is optimized for certain access patterns



Subsequently accessing values that are adjacent on the same cache line is much faster than when each access requires a new cache line to be fetched

- Moving data around is more expensive than computing on it
- Start with a simple algorithm and keep it for readability and correctness checks
- Optimize only when needed
- Focus on the bottlenecks first
- Auto-tune (automatically explore the parameter space)
  - Different loop orderings
  - Different tile sizes, on multiple levels L3, L2, and L1
  - Different number of threads, thread blocks, vector lengths, etc.
  - e.g. using Kernel Tuner (<a href="https://github.com/benvanwerkhoven/kernel\_tuner">https://github.com/benvanwerkhoven/kernel\_tuner</a>)



### Break

14:15 - 14:30



# **GPU Optimizations**

14:30 - 15:00



- Moving data around is more expensive than computing on it
- Start with a simple algorithm and keep it for readability and correctness checks
- Optimize only when needed
- Focus on the bottlenecks first
- Auto-tune (automatically explore the parameter space)
  - Different loop orderings
  - Different tile sizes, on multiple levels L3, L2, and L1
  - Different number of threads, thread blocks, vector lengths, etc

- Algorithmic Optimization
  - Cleverly rewriting your algorithm to reduce the total amount of computations
  - Reducing the complexity in terms of 'Big-O notation'

- Execution Optimization
  - Increasing hardware utilization without doing double work
  - Optimizing the code such that it maps efficiently onto the hardware
  - Rewriting the code such that it will run faster on the hardware

- Arithmetic Intensity is the ratio between compute operations and memory operations
- Arithmetic Intensity = total operations total bytes required
- Operational Intensity = total operations
   total bytes actually loaded from memory

 Actual bytes loaded from memory may be different, because memory loads are performed through the cache-hierarchy

- Indicates whether kernel performance is memory-bandwidth bound or compute-bound
- Attainable performance (e.g. in GFLOP/s) =
   min( theoretical peak compute performance,
   theoretical peak memory bandwidth x operational intensity)



- Roofline model tells us to optimize the operational intensity
- Remember:
   Operational Intensity = total operations
   total bytes loaded

 The most important thing is to mimize the bytes loaded from memory. This means reusing data in memory locations closest to the functional units for as long as possible.



- Loop blocking a technique to change the iteration order to improve data locality
- Also known as tiling, or loop nest optimization

```
for (int j=0; j<m; j++)
    for (int i=0; i<n; i++)
        some_array[j*n+i]</pre>
```

After applying loop blocking:

```
for (int j=0; j<m; j+=block_size)
  for (int i=0; i<n; i+=block_size)</pre>
```



//iterate over blocks

```
for (int bj=0; bj<block_size; bj++) //iterate within each block
for (int bi=0; bi<block_size; bi++)</pre>
```

```
some_array[(j+bj)*n+i]
```

 However, our GPU code is not likely to achieve the theoretical peak memory bandwidth, unless we pay close attention



If your kernel's performance is bandwidth limited, think of this as the following:

"the performance is limited by the rate at which operands can be supplied to the functional units"

This means your kernel is either latency or throughput bound

Hiding memory latency is about keeping a sufficient number of data operations in flight

This requires a high amount of parallelism:

- Thread-level parallelism: ensure a large number of concurrently executing threads
- Instruction-level parallelism: give threads enough independent work to avoid stalls on earlier instructions, e.g. using vector data types, partial loop unrolling, increasing work
- Ensure that memory operations can be served in parallel, avoid bank-conflicts in shared memory and registers

GPU Memory is optimized for accesses in a 'coalesced' manner:

• This means that threads within a warp (adjacent in the x-dimension, and after that y-dimension), should access consecutive memory locations

Remember threads are executed in warps:

- Memory accesses by threads are grouped into warps and mapped onto cachelines
- The cachelines are then loaded from or stored to memory
- If threads load data with a stride, for example array[threadIdx.x \* 2], the amount of data actually loaded from memory is twice as large
- If you only use each other element, you essentially half your effective bandwidth!

Ideally, threads should only read and write consecutive and aligned memory locations

- Think of cacheline lengths at various cache levels
- Be aware of cacheline alignment in memory

- Ensuring sufficient thread-level parallelism is about keeping the GPU's SMs sufficiently occupied,
   one way to control this is to vary the number of threads per block
- Remember occupancy depends on resource usage: shared memory, registers, thread slots, and thread block slots.
- Thread block dimensions are often fixed at compile, because they are used:
  - to declare the size of shared memory arrays
  - as bounds in for-loops, which may be unrolled if known at compile time
  - as offsets within index calculations that can be optimized away by the compiler
- Registers are per-thread and are determined by the compiler, so the amount of registers needed by the thread block can be controlled by adjusting the size of the thread block
- Figuring out the optimal thread block dimensions for your kernel is usually not possible without experimentation

# Excellent presentations on GPU memory optimization:

- GPU Memory bootcamp talks by Tony Scudiero [git repo]
  - Best Practices [<u>Slides</u>] [<u>Video</u>]
  - Beyond the Best Practices [Slides] [Video]
  - Collaborative Access Patterns [Slides] [Video]

If your kernel is compute-bound, it might still not achieve the peak theoretical compute performance of your GPU

Most important reason for this is that your kernel is not issuing compute instructions to all functional units at every cycle while it's running

Your kernel is doing more than just floating-point arithmetic, for example: memory operations, barrier synchronizations, index calculations, or checking loop conditions.

Some of this is inherent to the algorithm your kernel implements, but some instruction overhead can be avoided



A very common code transformation for GPU code is increasing work per thread (a.k.a thread coarsening / 1xN tiling / thread block merge)

• Before:

```
sum = a[i] + b[i];
```

• After:

```
sum0 = a[i] + b[i];

sum1 = a[i + 1] + b[i + 1];
```

Or the right way for the GPU, without introducing stride-2 memory accesses:

```
sum0 = a[i] + b[i];
sum1 = a[i + block_size] + b[i + block_size];
```

The above assumes block\_size is a multiple of the warp size

What we just did is doubling the amount of work per thread, so for the same input size, so our kernel now only needs half the number of threads to execute

# Advantages:

- We reduce a number of redundant operations that were previously distributed across multiple threads, e.g. array index calculations, loop accounting.
- Additionally, if there are multiple threads that need to load the same data, we are now reusing that data in registers.

# Disadvantages:

 We trade thread-level parallelism for instruction-level parallelism, increased resource usage further reduces parallelism when it limits occupancy  Why only double the amount of work? Why not increase work by an arbitrary factor, for example named tile\_size?

```
#pragma unroll
for (int ti=0; ti<tile_size; ti++) {
   sum = a[i+ti*block_size] + b[i+ti*block_size];
}</pre>
```

Note that we've just increased work in one dimension. If we are working on an N-dimensional problem, we might just increase work in any of up to N of dimensions.

```
#pragma unroll
for (int ti=0; ti<tile_size_x; ti++) {
    #pragma unroll
    for (int tj=0; tj<tile_size_y; tj++) {
        sum = a[(j+tj)*n+i+ti*block_size] + b[(j+tj)*n+i+ti*block_size];
    }
}</pre>
```

Another way to reduce redundant instructions and improve data locality is to fuse loops

```
• Before:
for (int i=0; i<N; i++) {
  c[i] = a[i] + b[i];
for (int n=0; n<N; n++) {
  d[n] = b[n] * c[n];
• After:
for (int i=0; i<N; i++) {
  c[i] = a[i] + b[i];
  d[i] = b[i] * c[i];
```

If N is small and known at compile time the compiler will do this for you

Another way to reduce 'overhead' instructions and increase instruction-level parallelism

```
for (int i=0; i<N; i++) {
   c[i] = a[i] + b[i];
Partial loop unrolling (factor=2):
for (int i=0; i<N; i+=2) {
   c[i] = a[i] + b[i];
   c[i+1] = a[i+1] + b[i+1];
Even better:
#pragma unroll <factor>
for (int i=0; i<N; i++) {
   c[i] = a[i] + b[i];
```

If N is known at compile-time the compiler will try to apply (partial) loop unrolling

# Improve memory throughput

- Find the best way to map your algorithm's data-parallel iteration space to threads and thread blocks
- Coalesce memory accesses, possibly by using shared memory as intermediate storage
- Increase operational intensity as much as possible by utilizing specialized memories and apply various levels of loop blocking to improve cache utilization

# Minimize memory latency

- Reduce/hide memory latency by using vector data types to increase size of memory loads and stores
- Fuse and/or partially unroll loops to condense instruction stream and increase instruction-level parallelism

#### Condense the instruction stream

- Select the best performing thread block dimensions, trade-off between instruction stream efficiency, data reuse, and latency hiding
- Increase or decrease work per thread in N dimensions to condense instruction stream, at the cost of increased resource usage

Requires that you get all the details exactly right:

- Mapping of the problem to threads and thread blocks
- Thread block dimensions
- Data layouts in the different memories
- Tiling factors
- Loop unrolling factors
- How to overlap computation and communication
- ...

#### Problem:

Creates a very large and discontinuous search space

- The number of combinations to try explodes rather quickly, even for single kernels, not to mention for tuning pipelines
- The best performing combination of tunable parameters will be different on different GPUs, and for different input sizes
- The best performing combination is often very hard to find!
- Auto-tuning is the process of automatically searching for the best performing kernel configuration



Kernel Tuner: a generic auto-tuner in Python

## Easy to use:

- Can be used directly on existing kernels and code generators
- Inserts no dependencies in the kernels
- Kernels can still be compiled with regular compilers

## Supports:

- Tuning functions in OpenCL, CUDA, C, and Fortran
- Large number of effective search optimizing algorithms
- Output verification for auto-tuned kernels and pipelines
- Tuning parameters in both host and device
- Python-based unit testing of GPU code
- ...

# Hands-on Exercise

15:00 - 15:40



- Select the notebook for the fourth exercise
  - <a href="https://github.com/benvanwerkhoven/gpu-course/blob/master/notebooks/local\_averages-KT.ipynb">https://github.com/benvanwerkhoven/gpu-course/blob/master/notebooks/local\_averages-KT.ipynb</a>
- The kernel is correct, your task is to optimize the code and improve performance
- You can keep working on this exercise after the course ends
- Hints:
  - Is the memory access pattern optimal?
  - Are threads mapped the right way for the problem?
  - Could vector operations be useful?
  - Is there any data reuse available?

# Discussion

15:40 - 15:50



# Closing

15:50 - 16:00

