# DIGITAL SYSTEM DESIGN APPLICATIONS

Experiment 6

# FINITE STATE MACHINES

Berfin Duman 040190108

# Contents

| 1        | Inti         | Introduction of Mealy and Moore Machine |    |  |  |  |  |  |  |  |  |  |
|----------|--------------|-----------------------------------------|----|--|--|--|--|--|--|--|--|--|
|          |              | 1.0.1 Mealy Machine:                    | 3  |  |  |  |  |  |  |  |  |  |
|          |              | 1.0.2 Moore Machine:                    | 3  |  |  |  |  |  |  |  |  |  |
| <b>2</b> | FSI          | FSM1 Project                            |    |  |  |  |  |  |  |  |  |  |
|          | 2.1          | State Encoding                          | 3  |  |  |  |  |  |  |  |  |  |
|          | 2.2          | Reduction of Combinatorial Parts        | 5  |  |  |  |  |  |  |  |  |  |
|          | 2.3          | Verilog Encoding                        | 6  |  |  |  |  |  |  |  |  |  |
|          | 2.4          | Analysis of Modules                     | 8  |  |  |  |  |  |  |  |  |  |
|          |              | 2.4.1 Compare of Simulations            | 8  |  |  |  |  |  |  |  |  |  |
|          |              | 2.4.2 Analysis Mealy Part               | 10 |  |  |  |  |  |  |  |  |  |
|          |              | 2.4.3 Analysis Moore Part               | 11 |  |  |  |  |  |  |  |  |  |
|          | 2.5          | Stucking in Undesirable States          | 12 |  |  |  |  |  |  |  |  |  |
| 3        | FSM2 Project |                                         |    |  |  |  |  |  |  |  |  |  |
|          | 3.1          | Verilog Code                            |    |  |  |  |  |  |  |  |  |  |
|          | 3.2          | Analysis of Modules                     |    |  |  |  |  |  |  |  |  |  |
|          |              | 3.2.1 Compare of Simulations            | 15 |  |  |  |  |  |  |  |  |  |
|          |              | 3.2.2 Analysis Mealy Part               | 16 |  |  |  |  |  |  |  |  |  |
|          |              | 3.2.3 Analysis Moore Part               | 18 |  |  |  |  |  |  |  |  |  |
|          | 3.3          | Stucking Undesirable States             |    |  |  |  |  |  |  |  |  |  |
| 4        | Det          | ctive Project                           | 19 |  |  |  |  |  |  |  |  |  |

## 1 Introduction of Mealy and Moore Machine

Mealy and Moore machines are two different types of finite state machines (FSM) or finite state machines used in the field of numerical design. The main difference between these two types is how state transitions are made and when the logical units that produce output are updated.

#### 1.0.1 Mealy Machine:

**State Transitions:** In Mealy machines, state transitions depend only on inputs. That is, the current state and inputs come together to determine the next state.

**Outputs:** Mealy machines produce instantaneous output based on inputs as well as status. This means that the outputs are updated instantly based on the current status and inputs.

#### 1.0.2 Moore Machine:

**State Transitions:**In Moore machines, state transitions depend only on the current state. That is, the next state is determined as a function of the current state.

**Outputs:** Moore machines produce a fixed output that is associated with the state itself. So the outputs depend only on the state and the inputs do not affect the outputs.

# 2 FSM1 Project

#### 2.1 State Encoding

In Finite State Machine (FSM) design, state encoding is a process of assigning numerical values used to represent the states of a machine.

In Finite State Machine (FSM) design, binary coding, a coding method used to represent states, is achieved by expressing states with binary numbers. This method means representing each state with a binary number and defining the states of the FSM using these numbers. In this method, each state is implemented by designing a log2(#state) flip flop. By looking at Figure 1 given in the assignment, we can see that the Algorithm can be represented by 3-bit binary numbers from log2(6), considering that it contains 6 states (A, B, C, D, E, F). I will use the state encoding given in Fig3 for the given algorithm. All states of this encoding method are given in Fig4, and I will reduce these states in Q2, Q1, Q0 and z using the Karnaugh map method.



Figure 1: Algorithmic State Diagram

| State | next state, output |       |  |
|-------|--------------------|-------|--|
|       | x = 0              | x = 1 |  |
| Α     | B,0                | D,0   |  |
| В     | C,0                | D,0   |  |
| C     | C,1                | D,0   |  |
| D     | A,0                | E,0   |  |
| E     | A,0                | F,0   |  |
| F     | A,0                | F,1   |  |

Figure 2: State Table Without Any Reduction

| state | binary code |
|-------|-------------|
| А     | 000         |
| В     | 001         |
| С     | 010         |
| D     | 011         |
| E     | 100         |
| F     | 101         |
|       |             |

Figure 3: State Encoding Example

| x | q2 | q1 | q0 | Q2 | Q1 | Q0 | z |
|---|----|----|----|----|----|----|---|
| 0 | 0  | 0  | 0  | 0  | 0  | 1  | 0 |
| 0 | 0  | 0  | 1  | 0  | 1  | 0  | 0 |
| 0 | 0  | 1  | 0  | 0  | 1  | 0  | 1 |
| 0 | 0  | 1  | 1  | 0  | 0  | 0  | 0 |
| 0 | 1  | 0  | 0  | 0  | 0  | 0  | 0 |
| 0 | 1  | 0  | 1  | 0  | 0  | 0  | 0 |
| 0 | 1  | 1  | 0  | k  | k  | k  | k |
| 0 | 1  | 1  | 1  | k  | k  | k  | k |
| 1 | 0  | 0  | 0  | 0  | 1  | 1  | 0 |
| 1 | 0  | 0  | 1  | 0  | 1  | 1  | 0 |
| 1 | 0  | 1  | 0  | 0  | 1  | 1  | 0 |
| 1 | 0  | 1  | 1  | 1  | 0  | 0  | 0 |
| 1 | 1  | 0  | 0  | 1  | 0  | 1  | 0 |
| 1 | 1  | 0  | 1  | 1  | 0  | 1  | 1 |
| 1 | 1  | 1  | 0  | k  | k  | k  | k |
| 1 | 1  | 1  | 1  | k  | k  | k  | k |

Figure 4: State Table after Encoding

#### 2.2 Reduction of Combinatorial Parts

We define 6 states with 3 bits. We can represent 8 states in total with 3 bits. The 2 states we do not use are called arbitrary states, and we can include them if we need them while reducing, otherwise we can pretend they do not exist.

I minimized usin Karnaugh-Map method. After obtaining the minimized expressions, group terms that have common inputs. This grouping and minimizing helps to identify common subexpressions that can be implemented in a single LUT4 or decrease number of LUT4. Grouping is crucial for LUT optimization.

Let's look at the changes in lut4 before and after reduction:

$$Q1 = q1q0' + q2'q1'q0 + q2'q1x$$
This equation can realize using 7 LUT4. (1)

Q1= q1q0'+q2'q1'(q0+x) After reduction we realize only 5 LUT4 for Q1 (2)

$$Q2 = xq1' + q2'q1'q0 + q2'q0'x$$
This equation can realize using 7 LUT4. (3)

Q2= xq1'+q2'q1'(q1'+x) After reduction we realize only 5 LUT4 for Q2 (4)



Figure 5: Reduction of flip-flops

#### 2.3 Verilog Encoding

After collecting this preliminary information and learning the working principle of mealy and moore machines, I opened a new project in my exp6 folder to realize what I learned, created my FSM1.v file, and uploaded the constraint file of the FPGA (100T) we used throughout the semester. And I started creating the FSM1 module requested in the assignment.

Thanks to the comments I made on the FSM1 module, we can try this circuit with the machine we want by opening the relevant comment line and closing the other one. Likewise, I wrote a single testbench for both machines and the bonus part.

While assigning the combinatorial parts of the module code as requested, I wrote the flip flops in the always block, which is triggered by the positive part of the clock.

I implemented the testbench in the same way, as requested, by waiting 5 seconds after en-

tering the negative edge always block in order for it to be triggered at clock time.

Listing 1: FSM1 module

```
'timescale 1ns / 1ps
 module FSM1(
  input x,clk,
4 //output z // could use for mealy machine
  output reg z // could use for moore machine
      );
 reg q2,q1,q0;
8 wire Q2,Q1,Q0;
wire temp_z; // could use for moore machine
10 initial
11 begin
q2=0;
q1=0;
q0=0;
15 end
assign Q0=(^{\circ}q2\&^{\circ}q1\&^{\circ}q0)|(x\&^{\circ}q0)|(x\&^{\circ}q1);
assign Q1=(^{\circ}q2\&^{\circ}q1\&q0) |(q1\&^{\circ}q0)| (x\&^{\circ}q2\&^{\circ}q1);
assign Q2=(x&q2) | (x&q1&q0);
assign temp_z=(~x&q1&~q0)|(x&q2&q0); // could use for moore
      machine
_{20} //assign z=(~x&q1&~q0)|(x&q2&q0); // could use for mealy
     machine
21 always @(posedge clk)
22 begin
23 q2<=Q2;
24 q1 <= Q1;
q0 <= Q0;
z<=temp_z; // could use for moore machine</pre>
27 end
28 endmodule
```

Listing 2: FSM\_tb module testbench

```
initial begin
                clk = 0
10
11
                x = test_signal[41];
                #20;
       end
      always #10 clk = !clk ;
14
      always @(negedge clk)
15
      begin
      #5
17
         test_signal = test_signal << 1;</pre>
18
         x <= test_signal[41] ;</pre>
19
20
      if (test_signal == 42'b0) begin
21
           $finish;
       end
23
       end
  endmodule
```

### 2.4 Analysis of Modules

I implemented the circuit with Mealy and Moore and got the desired schema and layout representations at each stage. Below are the RTL schematics, technology schematics and device layouts. Before this analysis i will compare behavioral and post-implementation functional simulations for Mealy and Moore, respectively.

I solved the problem by connecting the input and output variables with a constraint file and adding the last line because it caused problems in the implementation due to the clock condition. I used these constraint file for these project.

#### 2.4.1 Compare of Simulations

Mealy Machines



Figure 6: Behavioral Simulation of Mealy Machine of FSM1



Figure 7: Post- Implementation on Function Simulation of Mealy Machine of FSM1

The results obtained from simulating post-implantation function show inaccuracies. The characteristics of the faulties outputs remain consistent. For every set of 3 identical inputs, the circuit produces a high output instead of the expected output for 4 identical inputs. The root cause of these inaccuracies lies in the Mealy machine, where both inputs and states influence the output. Consequently, the output does not wait for the next clock signal. To prevent such issues, a Moore machine can be employed.

To avert malfunctions, we can incorporate a D flip-flop into the circuit that was designed earlier. This modification transforms the circuit from a Mealy machine to a Moore machine. As can be seen, the Moore machine simulation results were as we expected.

Moore Machines



Figure 8: Behavioral Simulation of Moore Machine of FSM1



Figure 9: Post-Implementation on Function Simulation of Moore Machine of FSM1

## 2.4.2 Analysis Mealy Part



Figure 10: RTL Schematic of Moore Machine of FSM1  $\,$ 



Figure 11: Technology Schematic of Moore Machine of FSM1



Figure 12: Layout of Mealy Machine of FSM1



Figure 13: Utilization Summary of Moore Machine of FSM1



Figure 14: Timing Summary of Moore Machine of FSM1

#### 2.4.3 Analysis Moore Part



Figure 15: RTL Schematic of Moore Machine of FSM1



Figure 16: Technology Schematic of Moore Machine of FSM1



Figure 17: Layout of Moore Machine of FSM1



Figure 18: Utilization Summary of Moore Machine of FSM1

#### 2.5 Stucking in Undesirable States

Now let's go back to our mealy code and see the results by replacing our initial values with arbitrary states for which we have not specified a state.

Arbitrary States= 110, 111



Figure 19: Circuit Simulation Initialize with Arbitrary States 110 of FSM2



Figure 20: Circuit Simulation Initialize with Arbitrary States 111 of FSM2 According to the behavioral simulation of the circuit, the initial state is arbitrary, and the circuit can transition from arbitrary states to states encoded in the circuit. Please note that at the beginning of the simulation, it may produce incorrect results.

# 3 FSM2 Project

For the FSM2 project, I applied the steps in FSM1 one by one. I wrote the code for the module and used the same testbench I used in FSM1 by directly calling the FSM2 module. I created the diagrams of the module as follows:

# 3.1 Verilog Code



Figure 21: Hand Written Circuit of FSM2

Listing 3: FSM2 module

```
'timescale 1ns / 1ps
'timescale 1ns / 1ps
module FSM2(
input x,clk,
output z // could use for mealy machine
```

```
6 //output reg z // could use for moore machine
      );
8 reg q2,q1,q0;
9 //reg a; // could use for moore machine
wire Q2,Q1,Q0;
wire temp_a;
12 initial
13 begin
q2=0;
q1=0;
q0=0;
17 //a=0; // could use for moore machine
18 end
assign Q2=x;
assign Q0=temp_a& ~q1 & ~q0;
assign Q1=temp_a & q0 | temp_a & q1;
22 assign temp_a= ~(x ^ q2);
//assign temp_z=temp_a&q1; // could use for moore machine
assign z=temp_a&q1; // could use for mealy machine
25 always @(posedge clk)
26 begin
q2 <= Q2;
28 q1 <= Q1;
_{29} | q0 <= Q0;
30 //z<=temp_z; // could use for moore machine
//a<=temp_a; // could use for moore machine
32 end
33 endmodule
```

#### 3.2 Analysis of Modules

#### 3.2.1 Compare of Simulations

Mealy Machines



Figure 22: Behavioral Simulation of Mealy Machine of FSM2



Figure 23: Post- Implementation on Function Simulation of Mealy Machine of FSM2

#### Moore Machines



Figure 24: Behavioral Simulation of Moore Machine of FSM2



Figure 25: Post- Implementation on Function Simulation of Moore Machine of FSM2

#### 3.2.2 Analysis Mealy Part



Figure 26: RTL Schematic of Mealy Machine of FSM2



Figure 27: Technology Schematic of Mealy Machine of FSM2



Figure 28: Layout of Mealy Machine of FSM2



Figure 29: Utilization Summary of Mealy Machine of FSM2

#### 3.2.3 Analysis Moore Part



Figure 30: RTL Schematic of Moore Machine of FSM2  $\,$ 



Figure 31: Technology Schematic of Moore Machine of FSM2



Figure 32: Layout of Moore Machine of FSM2



Figure 33: Utilization Summary of Moore Machine of FSM2

#### 3.3 Stucking Undesirable States

Now let's go back to our mealy code and see the results by replacing our initial values with arbitrary states for which we have not specified a state.

Arbitrary States= 110, 111



Figure 34: Circuit Simulation Initialize with Arbitrary States 110 of FSM2



Figure 35: Circuit Simulation Initialize with Arbitrary States 111 of FSM2 According to the behavioral simulation of the circuit, the initial state is arbitrary, and the circuit can transition from arbitrary states to states encoded in the circuit. Please note that at the beginning of the simulation, it may produce incorrect results.

# 4 Detective Project

Similarly, I wrote the verilog code to implement the given detective algorithm, added the test code to test it, and thought that I did not see any problems with the test and that I had written the algorithm correctly, I carried out the synthesis and implementation without any problems. I have expressed 9 state log2(9) in 4 bits in binary code. I drew a situation diagram and state reduction like this:



Figure 36: State Diagram and S. Table of Detective Module

Listing 4: detective module

```
module detect(
       input x, clk,
       output reg z
       );
       reg flag;
       reg [3:0] state ;
       reg [3:0] next_state ;
       initial begin
       state = 4'b0000;
10
       next_state = 4'b0000;
       flag = 1'b0;
       end
13
       always @(posedge clk) begin
       state <= next_state;</pre>
       end
            always @(state, x) begin
18
            case(state)
20
            4'b0000 : begin
            if (x == 1) begin
                z <= 1, b0;
                next_state <= 4'b0001;</pre>
            end
25
           else begin
               z <= 1, b0;
27
                next_state <= 4'b0000;
            end
            end
30
            4'b0001 : begin
            if (x == 1) begin
32
                z <= 1,b0;
                next_state <= 4'b0000;
34
            end
35
            else begin
36
                z <= 1, b0;
                next_state <= 4'b0010;</pre>
            end
39
            end
            4'b0010 : begin
41
            if (x == 1) begin
42
                z <= 1,b0;
43
                next_state <= 4'b0111;
```

```
end
           else begin
46
               z <= 1, b0;
47
               next_state <= 4'b0011;
           end
49
           end
50
           4'b0011 : begin
           if (x == 1) begin
               z <= 1, b0;
               next_state <= 4'b0100;
           end
           else begin
56
               z <= 1, b0;
                next_state <= 4'b0000;
            end
59
           end
           4'b0100 : begin
61
           if (x == 1) begin
                z <= 1, b0;
63
                next_state <= 4'b0000;
           end
           else begin
               z <= 1, b0;
               next_state <= 4'b0101;
68
            end
70
            end
           4'b0101 : begin
           if (x == 1) begin
                z <= 1, b0;
73
                next_state <= 4'b0111;
75
           end
           else begin
               z <= 1'b1;
               next_state <= state;</pre>
               flag <=1;
           end
            end
           4'b0111 : begin
82
           if (x == 1) begin
              z <= 1, b0;
84
               next_state <= 4'b1000;</pre>
           end
86
           else begin
87
               z <= 1,b0;
88
               next_state <= 4'b0010;</pre>
```

```
end
             end
91
             4'b1000 : begin
92
             if (x == 1) begin
93
                  z <= 1, b0;
94
                  next_state <= 4'b0000;
95
             end
            else begin
                 z <= 1, b0;
                 next_state <= 4'b1001;
99
             end
100
             end
101
             4'b1001 : begin
             if (x == 1) begin
                 z <= 1'b1;
104
                 next_state <= state;</pre>
                 flag <=1;
106
             end
107
             else begin
108
                 z <= 1'b0;
                 next_state <= 4'b0011;
             end
             end
             endcase
113
             end
114
116 endmodule
```

Listing 5: detective test bench module

```
module FSM1_tb();
      wire z;
      reg x; reg clk;
      reg [41:0] test =
         42'b010010000111011000000100011101101100000111;
      detect uut(x, clk, z);
      always #5 clk = !clk;
      initial begin
      x = 0; clk = 0;
      #10;
      end
11
12
      always @(posedge clk)
13
      begin
14
          test = test << 1;</pre>
```



Figure 37: Behavioral Simulation of Detective



Figure 38: Rtl Schematic of Detective



Figure 39: Tech Schematic of Detective



Figure 40: Implementation summary of Detective

| Name      | Slack ^1 | Levels | Routes | High Fanout | From               | To                 | Total Delay | Logic Delay | Net Delay |
|-----------|----------|--------|--------|-------------|--------------------|--------------------|-------------|-------------|-----------|
| 3 Path 1  | - 00     | 2      | 1      | 1           | z_reg/G            | 2                  | 6.149       | 4.079       | 2.06      |
| 3 Path 2  | - 00     | 2      | 2      | 5           | ×                  | z_reg/D            | 3.828       | 1.602       | 2.22      |
| 3 Path 3  | 00       | 2      | 2      | 5           | x                  | FSM_sequereg(1]/D  | 3.728       | 1.602       | 2.12      |
| 3 Path 4  | - 00     | 2      | 2      | 5           | ×                  | FSM_sequereg(0]/D  | 3.435       | 1.630       | 1.80      |
| 3 Path 5  | - 00     | 2      | 2      | 5           | ×                  | FSM_sequereg(3]/D  | 3.434       | 1.628       | 1.80      |
| 3 Path 6  | 00       | 2      | 1      | 5           | x                  | FSM_sequereg(2]/D  | 3.055       | 1.632       | 1.42      |
| 1 Path 7  | - 00     | 1      | 1      | 1           | FSM_sequereg(0]/G  | FSM_seque_reg[0]/D | 1.330       | 0.559       | 0.77      |
| 3 Path 8  | - 00     | 1      | 1      | 1           | FSM_sequereg(2]/G  | FSM_seque_reg[2]/D | 1.325       | 0.559       | 0.76      |
| 1 Path 9  | 00       | 1      | 1      | 1           | FSM_sequereg[1]/G  | FSM_seque_reg[1]/D | 1.179       | 0.559       | 0.62      |
| 3 Path 10 | - 00     | 1      | 1      | 1           | FSM_sequereg(3]/G  | FSM_seque_reg[3]/D | 0.942       | 0.559       | 0.38      |
| Name      | Slack ^1 | Levels | Routes | High Fanout | From               | То                 | Total Delay | Logic Delay | Net Delay |
| 3 Path 11 | - 00     | 1      | 1      | 1           | FSM_sequereg(3]/G  | FSM_seque_reg[3]/D | 0.278       | 0.158       | 0.121     |
| 3 Path 12 | 00       | 2      | 1      | 6           | FSM_seque_reg[3]/C | FSM_sequereg[2]/D  | 0.313       | 0.192       | 0.12      |
| 4 Path 13 | 60       | 1      | 1      | 1           | FSM_sequereg[1]/G  | FSM_seque_reg[1]/D | 0.388       | 0.158       | 0.231     |
| 3 Path 14 | 60       | 2      | 2      | 6           | FSM_seque_reg(0)/C | FSM_sequereg[3]/D  | 0.428       | 0.189       | 0.235     |
| % Path 15 | 00       | 2      | 2      | 6           | FSM_seque_reg[0]/C | FSM_sequereg[0]/D  | 0.436       | 0.190       | 0.24      |
| 3 Path 16 | 00       | 1      | 1      | 1           | FSM_sequereg(2]/G  | FSM_seque_reg[2]/D | 0.526       | 0.158       | 0.36      |
| 3 Path 17 | 00       | 1      | 1      | 1           | FSM_sequereg(0]/G  | FSM_seque_reg(0]/D | 0.527       | 0.158       | 0.36      |
| 3 Path 18 | 00       | 2      | 2      | 6           | FSM_seque_reg[0]/C | FSM_sequereg[1]/D  | 0.633       | 0.186       | 0.44      |
| 1 Path 19 | 00       | 2      | 2      | 6           | FSM_seque_reg[0]/C | z_reg/D            | 0.677       | 0.186       | 0.49      |
|           |          |        |        |             |                    |                    |             |             |           |

Figure 41: Timing report of Detective