# DIGITAL SYSTEM DESIGN APPLICATIONS

Experiment 7

# CONVOLUTIONCIRCUITS

Berfin Duman 040190108

## Contents

| 1 | Structural Multiplier- Unsigned       | 3  |  |  |  |  |  |  |
|---|---------------------------------------|----|--|--|--|--|--|--|
| 2 | Structual Multiplier- Signed          |    |  |  |  |  |  |  |
|   | 2.1 Baugh-Wooley Method               | 6  |  |  |  |  |  |  |
|   | 2.2 Synthesis and Implementation Part | 12 |  |  |  |  |  |  |
| 3 | Behavioral Multipler                  |    |  |  |  |  |  |  |
|   | 3.1 Synthesis and Implementation Part | 15 |  |  |  |  |  |  |
|   | 3.2 Comparison of Multipliers         | 16 |  |  |  |  |  |  |
| 4 | Multiply and Accumulate (MAC)         |    |  |  |  |  |  |  |
|   | 4.1 Synthesis and Implementation Part | 18 |  |  |  |  |  |  |
| 5 | 2D Convolution                        |    |  |  |  |  |  |  |
|   | 5.1 Explanation of 2D Convolution     | 19 |  |  |  |  |  |  |
| 6 | Appendix 23                           |    |  |  |  |  |  |  |
|   | 6.1 CLA and Behavioral Adder Modules  | 23 |  |  |  |  |  |  |
|   | 6.2 References                        | 24 |  |  |  |  |  |  |

## 1 Structural Multiplier- Unsigned



Figure 1: Binary Multiplication

Figure 1: Binary Multiplication

```
PP0 = x_0 *
              A*
PP1 = x_1 *
                   2^1
              A*
                   2^2
PP2 = x_2 *
              A *
PP3 = x_3 *
              A *
PP4 = x_4 *
              A *
                   2^4
PP5 = x_5 *
                   2^5
              A*
PP6 = x_6 *
                   2^{6}
              A*
PP7 = x_7 *
                   2^7
              A*
```



Figure 2: Three Adder Stages

Listing 1: mults module

```
'timescale 1ns / 1ps
module mults(
input [7:0] X, A,
output [15:0] result
```

```
);
      wire [15:0] PP [7:0];
      wire number;
      wire [15:0] sum [6:0];
      wire [6:0] cout;
      initial
      begin
      end
      genvar i;
      generate
14
      for (i = 0; i < 8; i = i + 1) begin : PARTIAL_PRODUCTS</pre>
          assign PP[i][15:0] = (X[i] == 1'b1) ? (A << i) :</pre>
16
             16'b0;
      end
      endgenerate
18
      // sum of partial product
      CLA CLA1(PP[0], PP[1], 1'b0, cout[0], sum[0]);
20
      CLA CLA2(PP[2], PP[3], 1'b0, cout[1], sum[1]);
      CLA CLA3(PP[4], PP[5], 1'b0, cout[2], sum[2]);
      CLA CLA4(PP[6], PP[7], 1'b0, cout[3], sum[3]);
      // sum of result of partial product
      CLA CLA5(sum[0], sum[1],1'b0, cout[4], sum[4]);
      CLA CLA6(sum[2], sum[3],1'b0, cout[5], sum[5]);
      CLA CLA7(sum[4], sum[5],1'b0, cout[6], sum[6]);
      assign result= sum[6];
30 endmodule
```

I used same testbench for behavioral or structural multiplier.

Listing 2: mults\_tb.v

```
timescale 1ns / 1ps

module mults_tb();
    reg [7:0] A;
    reg [7:0] X;
    wire [15:0] result;
    integer i;

reg [7:0] A_s [7:0];
    reg [7:0] X_s [7:0];
    reg [15:0] true_ans [7:0];

initial
begin
    A_s[0]=0; X_s[0]=0; true_ans[0]=0;
```

```
A_s[1]=8; X_s[1]=14; true_ans[1]=112;
          A_s[2]=13; X_s[2]=6; true_ans[2]=78;
17
          A_s[3]=2; X_s[3]=11; true_ans[3]=22;
18
          A_s[4]=36; X_s[4]=82; true_ans[4]=2952;
19
          A_s[5]=4; X_s[5]=75; true_ans[5]=300;
20
          A_s[6]=121; X_s[6]=139; true_ans[6]=16819;
21
          A_s[7]=194; X_s[7]=237; true_ans[7]=45978;
      end
23
          /*
24
      multb UUT
25
          .A(A),
27
          .B(X),
28
          .result(result)
      );
30
      */
      mults UUT
32
      //mults_signed UUT
34
          .A(A),
35
          .X(X),
          .result(result)
      );
38
39
      initial
40
41
      begin
          for (i = 0; i < 8; i = i + 1) begin
42
               A = A_s[i];
44
               X = X_s[i];
                #15;
46
               write("A * X = %d * %d => Result = %d, True
47
                  Result= %d \n", A, X, result,true_ans[i] );
               if(result == true_ans[i])
                   $display("TRUE");
                else
50
                   $display("FALSE");
          end
          $finish;
55
      end
  endmodule
```



Figure 3: Binary Multiplication Simulation Result

```
A * X =
                  0 => Result =
                                     0, True Result=
                                                           0
TRUE
A * X =
                14 => Result =
                                   112, True Result=
                                                         112
TRUE
A * X =
          13 *
                 6 => Result =
                                    78, True Result=
                                                          78
TRUE
A * X =
           2 *
                11 => Result =
                                    22, True Result=
                                                          22
TRUE
A * X =
                82 => Result = 2952, True Result=
                                                        2952
TRUE
A * X =
                75 \Rightarrow Result =
                                   300, True Result=
                                                         300
TRUE
A * X = 121 * 139 \Rightarrow Result = 16819, True Result= 16819
TRUE
A * X = 194 * 237 \Rightarrow Result = 45978, True Result= 45978
TRUE
$finish called at time : 120 ns : File
```

## 2 Structual Multiplier- Signed

#### 2.1 Baugh-Wooley Method

One notable multiplication technique is the Baugh-Wooley method, designed for the multiplication of both positive and negative numbers. In this approach, the multiplication is executed by considering all the significant bits in the partial products, excluding the last partial product. In the final partial multiplication, only the most significant bit is considered. The illustration below depicts this procedure using a specific example, where each box represents a multiplication operation. The blue segments denote identical products, while the black segments represent the complemented products. The resulting numbers are then summed, proceeding from the most significant bit to the least significant bit.

$$A = -a_{n-1}2^{n-1} + \sum_{i=0}^{n-2} a_i 2^i$$

$$B = -b_{n-1}2^{n-1} + \sum_{i=0}^{n-2} b_i 2^i$$
(1)

$$B = -b_{n-1}2^{n-1} + \sum_{i=0}^{n-2} b_i 2^i \tag{2}$$

Figure 4: Baugh Walley Method-1

The product,  $P = A \times B$ , is then given by the following equation:

$$P = A \times B$$

$$= \left(-a_{n-1}2^{n-1} + \sum_{i=0}^{n-2} a_i 2^i\right) \times \left(-b_{n-1}2^{n-1} + \sum_{j=0}^{n-2} b_j 2^j\right)$$

$$= a_{n-1}b_{n-1}2^{2n-2} + \sum_{i=0}^{n-2} \sum_{j=0}^{n-2} a_i b_j 2^{i+j}$$

$$-2^{n-1} \sum_{i=0}^{n-2} a_i b_{n-1} 2^i - 2^{n-1} \sum_{j=0}^{n-2} a_{n-1} b_j 2^j$$

Figure 5: Baugh Walley Method-2

As we are performing the addition of two 8-bit numbers, it necessitates the computation of 8 partial products, leading to the requirement of utilizing 7 distinct Carry Look-Ahead (CLA) units. Specifically, 4 CLAs are employed for the summation of the partial products, 2 for combining the results of the initial 4 CLAs, and a final CLA for consolidating the last 2 sums. However, due to the application of the Baugh-Wooley method, an additional stage is introduced to accommodate the final number addition. Consequently, a total of 4 stages and 8 CLAs are essential for the overall operation.

Figure 6: Baugh-Wooley Method for 4x4 Multiplier



Figure 7: Block Diagram of Baugh-Wooley for 4x4 Multiplier

Listing 3: mults\_signed module

```
'timescale 1ns / 1ps
  module mults_signed(
       input [7:0] X, A,
      output [15:0] result);
      wire [7:0] PP [7:0];
      wire [15:0] PP_2 [7:0];
      wire [7:0] PP_1 [7:0];
      wire [15:0] sum [7:0];
      wire cout [7:0];
10
      genvar i;
      generate
      for (i = 0; i < 8; i = i + 1)
13
      begin : PP_start
          assign PP[i][7:0] = X[i] & A[i];
      end
17
      endgenerate
18
      genvar j,k;
19
      generate
20
      for (j = 0; j < 8; j = j + 1)
      begin : PP_f1
22
          for (k = 0; k < 8; k = k + 1)
          begin
24
          if (j!=7)
              begin
26
                if (k!=7)
27
                   begin
```

```
assign PP_1[j][k] = PP[j][k];
                   end
30
31
                else
                   begin
32
                   assign PP_1[j][k] = PP[j][k];
33
                   end
               end
          else
36
               begin
37
                if (k!=7)
38
                   begin
                   assign PP_1[j][k] = PP[j][k];
40
                else
                   begin
43
                   assign PP_1[j][k] = PP[j][k];
                   end
45
               end
46
          end
47
      end
48
      endgenerate
50
      genvar t;
51
      generate
      for (t = 0; t < 8; t = t + 1)
54
      begin
          assign PP_2[t][15:0] = PP_1[t] << t;
      end
      endgenerate
57
59
      CLA CLA1(PP_2[0][15:0], PP_2[1][15:0], 1'b0, cout[0],
          sum [0] [15:0]);
      CLA CLA2(PP_2[2][15:0], PP_2[3][15:0], 1'b0, cout[1],
          sum[1][15:0]);
      CLA CLA3(PP_2[4][15:0], PP_2[5][15:0], 1'b0, cout[2],
62
          sum[2][15:0]);
      CLA CLA4(PP_2[6][15:0], PP_2[7][15:0], 1'b0, cout[3],
63
          sum [3] [15:0]);
      CLA CLA5(sum[0][15:0], sum[1][15:0], 1'b0, cout[4],
         sum [4] [15:0]);
      CLA CLA6(sum[2][15:0], sum[3][15:0], 1'b0, cout[5],
          sum [5] [15:0]);
      CLA CLA7(sum[4][15:0], sum[5][15:0], 1'b0, cout[6],
66
          sum[6][15:0]);
```

```
CLA CLA8(sum[6][15:0], 16'b1000000100000000, 0, cout[7],
sum[7][15:0]);
assign result[15:0] = sum[7][15:0];
endmodule
```

Listing 4:  $\operatorname{mults}_t b.v$ 

```
'timescale 1ns / 1ps
  module mults_tb();
      reg [7:0] A;
      reg [7:0] X;
      wire [15:0] result;
      integer i;
      reg [7:0] A_s [7:0];
      reg [7:0] X_s [7:0];
      reg [15:0] true_ans [7:0];
      initial
      begin
          A_s[0]=0; X_s[0]=0; true_ans[0]=0;
          A_s[1]=8; X_s[1]=14; true_ans[1]=112;
          A_s[2]=13; X_s[2]=6; true_ans[2]=78;
          A_s[3]=2; X_s[3]=11; true_ans[3]=22;
18
          A_s[4]=36; X_s[4]=82; true_ans[4]=2952;
          A_s[5]=4; X_s[5]=75; true_ans[5]=300;
20
          A_s[6]=121; X_s[6]=139; true_ans[6]=16819;
          A_s[7]=194; X_s[7]=237; true_ans[7]=45978;
      end
23
      mults UUT
      //mults_signed UUT
27
          .A(A),
28
          .X(X),
          .result(result)
      );
32
      initial
      begin
34
          for (i = 0; i < 8; i = i + 1) begin
36
              A = A_s[i];
37
              X = X_s[i];
```

```
Time resolution is 1 ps
                                   0, True Result=
A * X =
           0 *
                -1 => Result =
                                                           0
TRUE
A * X = -13 *
                 6 \Rightarrow Result =
                                   -78, True Result=
                                                         -78
TRUE
A * X = -40 *
                                   360, True Result=
                 -9 => Result =
                                                         360
TRUE
A * X =
          12 * -12 => Result =
                                  -144, True Result=
                                                        -144
TRUE
A * X =
          47 *
                 68 => Result =
                                  3196, True Result=
                                                        3196
TRUE
A * X = -31 * -47 => Result =
                                  1457, True Result=
                                                        1457
TRUE
A * X =
          86 * -19 \Rightarrow Result = -1634, True Result = -1634
TRUE
A * X = -48 *
                 18 => Result = -864, True Result=
                                                        -864
TRUE
$finish called at time : 120 ns : File
```



Figure 8: Multiple Signed Module Simulation Results



Figure 9: Multiple Signed Module Rtl Schematic

## 2.2 Synthesis and Implementation Part



Figure 10: Multiple Signed Module Technolgy Schematic



Figure 11: Multiple Signed Module Utilization Report



Figure 12: Multiple Signed Module Timing Summary

## 3 Behavioral Multipler

Listing 5:  $\operatorname{mults}_t b.v$ 

```
'timescale 1ns / 1ps
module multb(
input signed [7:0] A,
input signed [7:0] B,
output reg signed [15:0] result
);
always @(*)
begin
result <= A * B;
end
endmodule</pre>
```



Figure 13: Caption

Using the same bench as the previous signed multiplier, I obtained identical, correct results.

| A * X = | 0 *   | -1 =>            | Result = | 0,     | True | Result= | 0     |
|---------|-------|------------------|----------|--------|------|---------|-------|
| TRUE    |       |                  |          |        |      |         |       |
| A * X = | -13 * | 6 =>             | Result = | -78,   | True | Result= | -78   |
| TRUE    |       |                  |          |        |      |         |       |
| A * X = | -40 * | -9 =>            | Result = | 360,   | True | Result= | 360   |
| TRUE    |       |                  |          |        |      |         |       |
| A * X = | 12 *  | -12 =>           | Result = | -144,  | True | Result= | -144  |
| TRUE    |       |                  |          |        |      |         |       |
| A * X = | 47 *  | 68 =>            | Result = | 3196,  | True | Result= | 3196  |
| TRUE    |       |                  |          |        |      |         |       |
| A * X = | -31 * | -47 <b>=&gt;</b> | Result = | 1457,  | True | Result= | 1457  |
| TRUE    |       |                  |          |        |      |         |       |
| A * X = | 86 *  | -19 =>           | Result = | -1634, | True | Result= | -1634 |
| TRUE    |       |                  |          |        |      |         |       |
| A * X = | -48 * | 18 =>            | Result = | -864,  | True | Result= | -864  |
| TRUE    |       |                  |          |        |      |         |       |



Figure 14: Behavioral Multiple Signed Module Rtl Schematic

## 3.1 Synthesis and Implementation Part



Figure 15: Behavioral Multiple Signed Module Technolgy Schematic



Figure 16: Behavioral Multiple Signed Module Utilization Report



Figure 17: Behavioral Multiple Signed Module Timing Summary

#### 3.2 Comparison of Multipliers

The behavioral design employs 61 LUTs for its operation, while the structural design uses 91 LUTs. Hence, the number of LUTs in behavioral design is less than that of the structural design. Additionally, for timing comparison, the maximum delay observed in structural design is 14.374 ns, while in behavioral design, it is 12.966 ns. Thus, the behavioral design has smaller delays than the structural design.

## 4 Multiply and Accumulate (MAC)

Listing 6: MAC.v

```
adderb adderb2(.A(product[2]),.B(sum[0]),.result(sum[1]));
13
14 reg [1:0] count;
always @(posedge clk or posedge rst )
          if (rst) begin
               result_temp <= 20'd0;
               result <= 20'd0;
               count <= 2'b00;
19
          end
21
           else begin
               result_temp <= result_temp + sum[1];</pre>
23
               count <= count + 1;</pre>
               if (count == 2'b10) begin
                   result <= result_temp + sum[1];</pre>
26
                   result_temp <= 20'd0;
                   count <= 2'b00;
               end
           end
31 endmodule
```

Listing 7: MAC\_tb.v

```
'timescale 1ns / 1ps
 module mac_tb();
g clk, rst;
 reg signed [23:0] data, weight;
 wire signed [19:0] result;
6 MAC uut(.clk(clk), .rst(rst), .data(data), .weight(weight),
    .result(result));
 initial
 begin
        rst = 1;
                 #1
        clk=0;
        rst=0;
        data = 24'b00000000_0000100_00000000; // 0 4 0
        13
        data = 24'b00000001_00001001_00000000; // 1 9 0
        weight = 24'b11111111_00001000_111111111;
16
        data = 24'b00000001_00000000_00001000; // 108
18
        19
        #20;
20
        $finish;
22 end
```

```
23 always
begin
25 clk<=~clk;
26 #5;
end
28 endmodule
```

Maximum delay is in the setup delays and its 16.094 ns. Using this information and knowledge of T = 1/f, maximum achievable clock frequency is 62.13Mhz.



Figure 18: Multiply and Accumulate (MAC) Module Rtl Schematic

#### 4.1 Synthesis and Implementation Part



Figure 19: Multiply and Accumulate (MAC) Module Technolgy Schematic



Figure 20: Multiply and Accumulate (MAC) Module Utilization Report



Figure 21: Multiply and Accumulate (MAC) Module Timing Report: Setup



Figure 22: Multiply and Accumulate (MAC) Module Timing Report: Hold

#### 5 2D Convolution

#### 5.1 Explanation of 2D Convolution

Generally, 1D convolution is used in speech processing, 2D convolution is in image processing, and 3D convolution is commonly used in video processing. 2D convolution can be used to define images' edges or remove noise. The 2D convolution process is done as follows: The first element of the kernel matrix is placed in the first element of the image matrix. In other words, each element of the kernel matrix rests on an element on the image matrix. Next, each element of the kernel matrix is multiplied by its corresponding (i.e. overlapping) element in the image matrix. The values obtained as a result of the multiplications are

040190108 Berfin Duman December 21, 2023

collected and placed in the same location, which is the center of the kernel, in the image matrix in the output matrix.



Figure 23: Explanation of 2D Convolution

#### Listing 8: conv.v

Listing 9: conv\_tb.v

```
'timescale 1ns / 1ps
'timescale 1ns / 1ps

module conv_tb();
reg clk, rst;
reg signed [23:0]
    data1,data2,data3,data4,data5,data6,data7,data8,data9;
reg signed [23:0] weight;
reg signed [23:0] weight ;
reg signed [23:0] weight1;
reg signed [23:0] weight2;
reg signed [23:0] weight3;
wire signed [19:0]
    result_1,result_2,result_3,result_4,result_5,result_6,result_7,result_8,result_8
```

```
conv uut1(.clk(clk), .rst(rst), .data(data1),.weight(weight),
    .result(result_1));
conv uut2 (.clk(clk), .rst(rst), .data(data2),.weight(weight),
    .result(result_2));
 conv uut3 (.clk(clk), .rst(rst), .data(data3),
    .weight(weight), .result(result_3));
conv uut4(.clk(clk), .rst(rst), .data(data4),.weight(weight),
    .result(result_4));
conv uut5 (.clk(clk), .rst(rst), .data(data5),.weight(weight),
    .result(result_5));
 conv uut6 (.clk(clk), .rst(rst), .data(data6),
    .weight(weight), .result(result_6));
 conv uut7(.clk(clk), .rst(rst), .data(data7),.weight(weight),
    .result(result_7));
22 conv uut8 (.clk(clk), .rst(rst), .data(data8),.weight(weight),
    .result(result_8));
conv uut9 (.clk(clk), .rst(rst), .data(data9),
    .weight(weight), .result(result_9));
24 initial
25 begin
         clk=0;
26
         rst = 1;
                  #1
         clk = 0;
28
         rst=0;
         weight2 = 24'b11111111_00001000_111111111;
         data1=24, b10000000_10000000_100000000;
         data2=24, b10000000_10000000_10000000;
         data3=24, b10000000_10000000_10000000;
         data5=24'b11111111_10000000_111111111;
         data6=24'b10000000_111111111_1111111;
         data7=24'b11111111_11111111_10000000;
40
         data8=24'b11111111_10000000_111111111;
         data9=24, b10000000_111111111_1111111;
42
         weight= weight1; #10;
45
         data1=24'b11111111_11111111_10000000;
46
         data2=24'b11111111_10000000_111111111;
```

```
data3=24'b10000000_111111111_1111111;
         data4=24'b11111111_11111111_10000000;
49
         data5=24'b11111111_10000000_111111111;
50
         data6=24'b10000000_111111111_1111111;
         data7=24'b11111111_11111111_10000000;
         data8=24'b11111111_10000000_111111111;
         data9=24'b10000000_111111111_1111111;
         weight= weight2; #10;
         data2=24'b11111111_10000000_111111111;
         data3=24'b10000000_111111111_1111111;
         data4=24'b11111111_11111111_10000000;
60
         data5=24'b11111111_10000000_111111111;
         data6=24'b10000000_111111111_1111111;
         data8=24'b11111111_10000000_111111111;
         data9=24'b10000000_111111111_1111111;
65
         weight= weight3; #10;
66
         $write("Results \n%d %d %d \n%d %d \n%d %d \n%d %d
            ",result_1,result_2,result_3,result_4,result_5,
         #20;
         $finish;
 end
 always
 begin
     clk <= ~ clk;
     #5;
 end
 endmodule
```



Figure 24: Conv Module Simulation Result

Results 635 -508 635

```
381 -762 381
381 -762 381
$finish called at time : 51 ns : File
```

Compared to the given matlab codes, MATLAB result and my code's output are same. So, the design is implemented correctly.

## 6 Appendix

#### 6.1 CLA and Behavioral Adder Modules

Listing 10: conv\_tb.v

```
module CLA (
   input [15:0] X,
   input [15:0] Y,
   input C_i,
   output C_o,
   output [15:0] S
 );
   wire [15:0] g_wires;
   wire [15:0] p_wires;
   wire [16:0] c_wires;
12
   assign c_wires[0] = C_i;
   assign C_o = c_wires[16];
   genvar j;
   generate
17
     for (j = 0; j < 16; j = j + 1) begin : GandP_loop
        assign g_wires[j] = X[j] & Y[j];
        assign p_wires[j] = X[j] ^ Y[j];
20
       assign S[j] = p_wires[j] ^ c_wires[j];
        assign c_wires[j + 1] = g_wires[j] | (p_wires[j] &
           c_wires[j]);
      end
   endgenerate
 endmodule
module multb(
30 input signed [7:0] A,
31 input signed [7:0] B,
```

```
32  output reg signed [15:0] result
33  );
34  always @(*)
35  begin
36    result <= A * B;
end
38  endmodule</pre>
```

#### 6.2 References

## References

[1] Ramaiyan, Abinaya; Dnvsls, Indira; Lanka, Dhanalakshmi. Acoustic based Scene Event Identification Using Deep Learning CNN. Turkish Journal of Computer and Mathematics Education (TURCOMAT), 12, 1398-1405 (May 2021).