## ECEn 222 -

## **Chapter**; Homework Solutions

; .1. Convert the following to unsigned binary, add the numbers together in binary, and check your result by converting it back to base-10: 4 + 5 = ?. Use four bits for your operands and result.

; .2. Repeat the above for 8 + 5 = ?.

;  $\mathfrak{G}$ . Repeat the above for 12 + 15 = ? but use five bits for the result.

; .5. Repeat the three additions from the previous 3 problems but for 2's complement. Use four bits for the operands if possible, use five bits if needed. In each case first do the addition and compute a result with the same number of bits as the operands. Then, determine which operations overflowed and repeat those after first sign-extending the operands by one bit position.

Last updated: 11/4/2006

9.6. Do the following addition using 2's complement and 4-bit numbers: -8+ 7 =?. Try using the most significant carry-out as the MSB for a 5-bit result. Show why it doesn't work. Repeat by first sign-extending the operands to be 5-bit values and then compute a 5-bit result.

9.9. Using Figure 8.6 and Figure 8.7 as a guide, draw the full gate-level schematic for a 3-bit adder. Can you write how many gates are required, in general, for an *n*-bit ripple carry adder?

If every stage uses a full-adder, then each stage requires 5 logic gates. An n-bit adder requires 5•n logic gates.

However, since we know the carry in is 0, we can simplify the first full adder down to two gates. This results in what is called a *half adder* – it only has A and B inputs and Sum and Carry outputs. The logic for the half adder is as follows:

$$S = A \oplus B$$
  $C_{out} = A \cdot B$ 

Thus the complete ripple carry adder requires 5•(n-1)+2 logic gates

9.10 The chapter discussed detecting overflow in 2's complement addition by looking at the sign of both operands and the sign of the result. Derive the logic equation required to

Last updated: 11/4/2006

detect overflow this way and draw a gate-level schematic of the resulting overflow detection circuit.

Suppose we label the operand bits and result bits as follows:

The following truth table gives the value of the overflow signal based on the most significant bit of the operands and result. The K-map is shown on the right.

| _ | $X_{n-1}$ | $Y_{n-1}$ | $Z_{n-1}$ | Overflow | $X_{n-1}$            |
|---|-----------|-----------|-----------|----------|----------------------|
| • | 0         | 0         | 0         | 0        | $Y_{n-1}Z_{n-1}$ 0 1 |
|   | 0         | 0         | 1         | 1        | 00                   |
|   | 0         | 1         | 0         | 0        | 01 1                 |
|   | 0         | 1         | 1         | 0        | 11                   |
|   | 1         | 0         | 0         | 0        | 10 1                 |
|   | 1         | 0         | 1         | 0        |                      |
|   | 1         | 1         | 0         | 1        |                      |
|   | 1         | 1         | 1         | 0        |                      |

Overflow =  $X_{n-1}$ ' $Y_{n-1}$ ' $Z_{n-1} + X_{n-1}Y_{n-1}Z_{n-1}$ '



Last updated: 11/4/2006