## ECEn/CS 224 Chapter 13 Homework Solutions

13.1 If one desires to count to *M*, what is the minimum number of bits required in the resulting counter?

The maximum number, M, that can be represented by K bits is  $2^K$ -1. In other words, a minimum of K bits are required, where K is the smallest integer such that  $2^K$ -1 is greater than or equal to M. Solving for K gives us

$$K = \log_2(M+1)$$

However, this answer allows for fractions of bits. We must therefore limit our answer to the next highest integer (i.e., we take the ceiling). Thus we have,

$$K = \lceil \log_2(M+1) \rceil$$

Design a 3-bit counter that counts in multiples of 3. That is, the count sequence is:  $000 - 011 - 110 - 000 - \cdots$ . Use D flip flops.

| $Q_2$ | $Q_1$ | $Q_0$ | $N_2$ | $N_1$ | $N_0$ |
|-------|-------|-------|-------|-------|-------|
| 0     | 0     | 0     | 0     | 1     | 1     |
| 0     | 0     | 1     | X     | X     | X     |
| 0     | 1     | 0     | X     | X     | X     |
| 0     | 1     | 1     | 1     | 1     | 0     |
| 1     | 0     | 0     | X     | X     | X     |
| 1     | 0     | 1     | X     | X     | X     |
| 1     | 1     | 0     | 0     | 0     | 0     |
| 1     | 1     | 1     | X     | X     | X     |



|          | $\mathbf{Q}_2$ |                  |     |
|----------|----------------|------------------|-----|
| $Q_1Q_0$ |                | 0                | 1   |
|          | 00             | 1                | X   |
| $N_1$    | 01             | X                | X   |
|          | 11             | 1                | X   |
|          | 10             | X                | 0   |
|          | •              | N <sub>1</sub> = | O2' |



## 13.3. Repeat Problem 13.1 but use T flip flops.

| $Q_2$ | $Q_1$ | $Q_0$ | $N_2$ | $N_1$ | $N_0$                                     | $T_2$ | $T_1$ | $T_0$ |
|-------|-------|-------|-------|-------|-------------------------------------------|-------|-------|-------|
| 0     | 0     | 0     | 0     | 1     | 1<br>X<br>X<br>0<br>X<br>X<br>X<br>0<br>X | 0     | 1     | 1     |
| 0     | 0     | 1     | X     | X     | X                                         | X     | X     | X     |
| 0     | 1     | 0     | X     | X     | X                                         | X     | X     | X     |
| 0     | 1     | 1     | 1     | 1     | 0                                         | 1     | 0     | 1     |
| 1     | 0     | 0     | X     | X     | X                                         | X     | X     | X     |
| 1     | 0     | 1     | X     | X     | X                                         | X     | X     | X     |
| 1     | 1     | 0     | 0     | 0     | 0                                         | 1     | 1     | 0     |
| 1     | 1     | 1     | X     | X     | X                                         | X     | X     | X     |









Last updated: 10/26/2006

13.5. Design a 3-bit binary counter which counts down rather than up. Use D flip flops.

| $Q_2$ | $Q_1$ | $Q_0$ | $N_2$ | $N_1$ | $N_0$ |
|-------|-------|-------|-------|-------|-------|
| 0     | 0     | 0     | 1     | 1     | 1     |
| 0     | 0     | 1     | 0     | 0     | 0     |
| 0     | 1     | 0     | 0     | 0     | 1     |
| 0     | 1     | 1     | 0     | 1     | 0     |
| 1     | 0     | 0     | 0     | 1     | 1     |
| 1     | 0     | 1     | 1     | 0     | 0     |
| 1     | 1     | 0     | 1     | 0     | 1     |
| 1     | 1     | 1     | 1     | 1     | 0     |



Last updated: 10/26/2006

Determine the minimum clock period for the counter of Figure 13.11. Use the following delays:  $t_{NOT} = 1$  ns,  $t_{AND} = 2$  ns,  $t_{OR} = 3$  ns,  $t_{CLK} = 2$  ns,  $t_{setup} = 3$  ns,  $t_{hold} = 1$  ns. Note that the flip flops are shown without a Q' output. Thus, you *must* use inverters as a part of the input forming logic as necessary.



**Figure 13.11** 

In general, the minimum clock period is the sum of the Clock-to-Q time, the time for the longest path of the input forming logic, and the setup time of the flip flop. In this case, there are several equally long paths. The longest paths consist of an inverter, an AND gate, and an OR gate.

Minimum Period = 11 ns, or  $11 \times 10^{-9} \text{ s}$ 

Maximum Frequency =  $1/\text{Period} = 1/(11 \times 10^9 \text{ s}) = 90.9 \text{ MHz}$ , or  $90.9 \times 10^6 \text{ s}$ 

Last updated: 10/26/2006