# Lab Number 4 Report

## Ben Simpson, Section # 001 Benjamin Bergeson, Section # 001

#### Introduction

The objective of this lab is to design a BJT amplifier that meets the following specifications:

- 1. Gain of  $5\pm 1 \text{ V}_{\text{out}}/\text{V}_{\text{in}}$
- 2. Maximum possible voltage swing
- 3. Lower corner frequency of 100-200 Hz
- 4. Upper corner frequency of 10-20 kHz
- 5. Single voltage supply with amplitude of 9 V

We will be designing a circuit (shown in figure 1) that has a common emitter BJT amplifier and

### **Amplifier Design**

The main design requirements to meet are (1) gain of 5  $V_{out}/V_{in}$  and (2) maximum voltage amplitude of the output. The equations that we will need to use are show below.

$$A = 5 \cong \frac{R_C}{\frac{1}{g_w} + R_E} \quad \text{or } 5 \cong \frac{R_C}{\frac{26mV}{I_C} + R_E}$$

$$\tag{1}$$

$$V_{out,DC} = 4.5 = 9 - R_C I_C \text{ or } 4.5 = R_C I_C$$
 (2)

There are three main variables ( $R_E$ ,  $R_C$ , and  $I_C$ ) and two equations. We will use  $100~\Omega$  for  $R_E$  because we want  $R_E$  to be fairly small so we don't limit the gain too much. With two variables and two equations, we are now able to solve for  $R_C$  and  $I_C$ . Our calculations can be seen below in figure 1. After the calculations we get the following values:  $R_C = 514.87~\Omega$  and  $I_C = 8.74~mA$ .

$$5 = \frac{R_C}{(26mV)\frac{R_C}{4.5V} + 100\Omega}$$
 Choose  $R_E = 100$   $A = 5 = \frac{R_C}{\frac{V_T}{I_C} + R_E}$ 

$$0.02889R_C + 500\Omega = R_C$$
  $500\Omega = 0.9711R_C$   $R_C = 514.87\Omega$ 

$$V_{out,DC} = 4.5 = R_C I_C$$
  $I_C = \frac{4.5}{R_C}$   $I_C = \frac{4.5V}{514.87\Omega}$   $I_C = 8.74 \text{ mA}$ 

Figure 1 Calculations for  $I_C$  and  $R_C$ 

Now that we have the  $I_C$  that we need, we can figure out the  $R_1$  and  $R_2$  that we need to get the  $I_C$ . We got that  $R_1 = 1k\Omega$  and  $R_2 = 100 \Omega$ . Our calculations can be seen below in figure 2.

$$I_{C} = \frac{V_{E}}{R_{E}} = \frac{V_{B} - V_{BE}}{R_{E}} = \frac{1}{R_{E}} \left( V_{CC} \; \frac{R_{2}}{R_{1} + R_{2}} - V_{BE} \right)$$

$$egin{split} V_{CC} \, rac{R_2}{R_1 + R_2} - V_{BE} >> V_{BE} \ I_C &\simeq rac{1}{R_E} \, V_{CC} \, rac{R_2}{R_1 + R_2} \end{split}$$

$$\frac{R_2}{R_1 + R_2} = \frac{R_E I_C}{V_{CC}} = \frac{(100\Omega)(8.74mA)}{9V} = 0.09711$$

$$\begin{split} \frac{R_2}{R_1+R_2} &= 0.09711\\ R_2 &= 0.097(R_1+R_2) = 0.097R_1 + 0.097R_2\\ 0.9R_2 &= 0.097R_1\\ R_1 &= 9.29R_2 \end{split}$$

$${\rm Let}~R_2=100\Omega$$
  $R_1=929\Omega\simeq 1000\Omega ({\rm Based~on~resistors~that~we~have})$ 

Figure 2 Calculations for  $R_1$  and  $R_2$ 

With the values that we calculated we can figure out the input and output resistances. We find that  $R_{in} = 90.91 \Omega$  and  $R_{out} = 514.87 \Omega$ . Our calculations can be seen below in figure 3.

$$R_{in} = (r_{\pi} + (\beta + 1)R_E||R_1||R_2 = (r_{\pi} + (\beta + 1)R_E||90.91\Omega$$
  
 $r_{\pi} + (\beta + 1)(100\Omega) >> 90.91\Omega$   
 $R_{in} \simeq 90.91\Omega$ 

$$R_{out} \simeq R_C \ R_{out} = 514.87 \Omega$$

Figure 3 Calculations to find  $R_{in}$  and  $R_{out}$ 

We then did the calculations (seen below in figure 4) to figure out  $C_1$  and  $C_2$  to get the desired corner frequencies. We find that  $C_1 = 11.67 \mu F$  and  $C_2 = 20.6 nF$ .

$$f = \frac{1}{2\pi R_{th}C} \qquad 15 = \frac{1}{2\pi R_{in}C_1} \qquad C_1 = \frac{1}{300\pi R_{in}} \qquad C_1 = \frac{1}{300\pi(90.91)}$$

$$C_1 = 1.167 \times 10^{-5}F \qquad C_1 = 11.67\mu F$$

$$15000 = \frac{1}{2\pi R_{out}C_2} \qquad C_2 = \frac{1}{30000\pi R_{out}} \qquad C_2 = \frac{1}{30000\pi(514.87)}$$

$$C_2 = 2.06 \times 10^{-8}F \qquad C_2 = 20.6nF$$

Figure 4 Calculations for  $C_1$  and  $C_2$ 

#### **Circuit Simulation**

Now that we have these values we can proceed with designing the circuit in LTSpice and our simulations. Our schematic in LTSpice can be seen in figure 5. The values in the schematic have been changed to reflect later calculations.



Figure 5 LTSpice schematic

For our DC analysis simulation, we had to try several different values for  $R_C$ ,  $R_1$ , and  $R_2$  before we could get all aspects to meet specs. The values that we arrived at are as follows:  $R_1 = 1.2 \text{ k}\Omega$ ,  $R_2 = 220 \Omega$ ,  $R_C = 515 \Omega$ , and  $R_E = 100 \Omega$ .

We simulated the DC portion of the circuit using the values listed above and got the  $V_C$  to equal roughly 4.5 V. The simulation plot can be seen below in figure 6.



Figure 6 LTSpice simulation plot for  $V_C$ 

We simulated the gain analysis and got the following waveform and values (figure 7). As can be seen below, with an input peak to peak of roughly 1 V, output peak to peak is 4.9 V. That is within the lab specification of having a gain of  $5V \pm 1$ .



Figure 7 Values and waveforms for gain analysis simulation

In the simulation for maximum swing analysis, we found that the bottom started clipping slightly earlier than the top. The bottom started clipping with and input amplitude of 0.84 V. The top didn't start clipping until input reached an amplitude of 0.88 V. The wave form for when the bottom starts clipping can be seen below in figure 8.



Figure 8 Waveform when bottom starts clipping

With the adjusted values for the resistors, the capacitor values had to be changed as well. Using the same calculation method as seen in figure 3 and 4, we found that  $C_1 = 5.7 \,\mu\text{F}$  and  $C_2 = 20.6 \,\text{nF}$ . Using these capacitor values, we were able to run a simulation to determine the upper (figure 9) and lower (figure 10) corner frequencies. In the simulation we found that the upper corner frequency was around 15.1 kHz and lower corner frequency was around 148 Hz.



Figure 9 Upper corner frequency



Figure 10 Lower corner frequency

#### **Circuit Construction**

After completing our simulations, we built the circuit using the values that we simulated with. Some of these values had to be adjusted slightly in order to match our available parts. The final schematic of the circuit that we built reflecting both our simulation results and our available parts is shown in Figure 11. A picture of our completed circuit can be seen in figure 12.



Figure 11 Final Circuit Schematic



Figure 12 Photo of completed circuit

### **Circuit Testing**

The first test that we performed on the circuit was to measure the biasing of the BJT. We connected 9V to our  $V_{CC}$  and did not apply any input in order to measure the circuit at the bias point. We measured the bias point collector voltage,  $V_{CQ}$ , to be 4.4 V. This matches with our simulation in Figure 6. We also measured the BJT's collector to emitter voltage,  $V_{CE}$ , to be at about 1.3 V. The collector current was measured to be 7 mA. We concluded that the BJT was in active mode since  $V_{CE}$  was greater than the minimum value of 0.2 V required for active biasing, and the collector current was not close to 0 A.

Using the oscilloscope we were able to measure the gain of the circuit at an arbitrary 1 kHz. We chose this frequency since it is close to the middle of the amplifier's specified bandwidth. The waveform can be seen below in figure 12. Waveform 1 is the input and waveform 2 is the output.



Figure 12 Oscilloscope gain waveform

By division, it can be seen that the amplitude of the gain  $|V_{out}/V_{in}|$  is equal to 4.42 V/V. After further testing at a few other frequencies, we found the gain to be 4.45 V/V. This is within our spec of a gain of  $5\pm1$  V/V.

Next, we tested the maximum voltage swing of the amplifier. Keeping the input signal's frequency at 1kHz, we increased the amplitude until the output began clipping. The bottom of the output started clipping at an input of  $1.696~V_{pp}$ , and the top of the output started clipping at  $1.982~V_{pp}$ . This is close to our simulation that found clipping start at an input of  $1.68~V_{pp}$ . Taking the difference of the top and bottom clipping points, dividing it by the average of the two clipping points, and multiplying that by 100%, we found out that top and bottom clip within 15% of each other. This is within the allowable 20% in the spec.

The waveform of the signal right below the first clipping point is shown in Figure 13. Since the output of the signal is bounded at the clipping points, it does not grow beyond its value at the point where it clips. Thus, as can be seen in Figure 13, the maximum amplitude of our circuit output is about 7.11  $V_{pp}$ . As the input increases beyond this, the output starts to look like a square wave with an amplitude equal to that of the maximum amplitude of the circuit.

Finally we tested the frequency response of the circuit. We adjusted the frequency of the input to find the corner frequencies. In order to do this, we found the points where  $V_{out} = V_{in}*Gain*0.707$ . These points are shown in Figure 14 and Figure 15. Although we kept the function generator at the same input voltage, the measured value of  $V_{in}$  varied slightly with frequency. Thus the values for  $V_{out}$  at the corner frequencies are slightly different for the upper and lower corner frequencies.

The upper corner frequency is 15.5 kHz and the lower corner frequency is 170 Hz. This is within the specified ranges of 10-20 kHz and 100-200 Hz respectively and in concordance with our simulation.



Figure 13 Amplifier at max input before clipping



Figure 14 Upper corner frequency



Figure 15 Lower corner frequency

#### **Conclusion**

The objective of this lab was to build a BJT amplifier that meets the given specifications. Using these specifications and a common emitter BJT topology, we calculated the required resistors and capacitors. What worked so well on paper did not work well in simulation. We tried adjusting values several times to make the results meet the specs. This process was very iterative. When one spec was met, often times, the others will no longer be met. It took several tries to arrive at out final component values that met the given specifications.

In comparison to our previous lab, building the transmitter, in building this circuit, the measured values matched much more closely to the simulated values. Most of the measured values were within 10 % of the simulated values. This was most likely due to the fact that the circuit architecture we used in this lab relied more on resistor values than the internal values of the BJT. This shows that precise measurement of all component values, even the seemingly small ones, can affect the precision of the result.

This lab was gave us good practice for designing BJT amplifiers. It showed us the necessary steps of calculations, simulations, and iterative adjustments to arrive at the desired result. It also showed us how using different circuit architecture can produce more consistent results between simulation and production.