#### Tahmini Ders İçeriği (Tentative Couse Schedule – Syllabus)



- 1. Hafta: Sayısal Sinyaller/Sistemler, İkilik Tabanda Sayılar, Taban Aritmetiği, İşaretli/Eksi Sayıların Gösterimi, Sayısal Tasarım Tarihçesi
- **2. Hafta:** İkili Mantık Aritmetiği ve Kapıları, Bool Cebiri Teorisi ve Tanımları, Bool Fonksiyonları, Kapı-Seviyesinde Yalınlaştırma, Karnough Haritası, Önemsenmeyen Durumlar, NAND, NOR, XOR
- **3-4. Hafta: (3-7 Ekim)** FPGA, Birleşik (Combinational) Devreler, Aritmetik Modüller, Decoder, Encoder, Mux, Verilog HDL
- 5-6. Hafta: (10-14, 17-21 Ekim) Ardışık (Sequential) Devreler, Mandal (Latch), Flip-Flop, Zamanlama (Timing)

Lab Sınavı (265/264L) (19 Ekim)

Proje Duyurusu

- 7. Hafta: (24-28 Ekim) Durum Makinaları, Örnek Tasarımlar
- 8. Hafta: (31 Ekim 4 Kasım) Yazmaçlar (Registers), Sayaçlar (Counters)

Ara Sınav (265/264) (9 Kasım)

- 9. Hafta: (7-11 Kasım) Bellekler, FPGA'da Block RAM, OpenRAM
- 10. Hafta: (14-18 Kasım) RTL (Register Transfer Level) ASMD (Algorithmic State Machine and Datapath) Tasarımları
- 11-12. Hafta: (21-25 Kasım, 28 Kasım 2 Aralık) Boru hattı, FPGA ve ASIC Tasarım Akışları

Final (7 Aralık) – Proje Teslimleri (18 Aralık)

#### **Ders Puanlaması**



#### • BİL-264

10 proje (fpga flow) + 35 Ara Sınav (264/265) + 55 Final (Verilog) (264/264L/265)

Extralar (sınav ort > 50): 15 proje (caravel asic flow) + 2 Ödev (10)

#### • BİL-265

10 proje (fpga flow) + 15 1. Ara Sınav (264L/265) + 20 2. Ara Sınav (264/265) + 55 Final (Verilog) (264/264L/265)

Extralar (sinav ort > 50): 15 proje (caravel asic flow) + 4 Ödev (10)

#### BİL-264L

45 Ara Sınav (264L/265) + 55 Final (264/264L/265)

Extralar (sinav ort > 50): 2 Ödev (20)

## Multiplexer (Çoklayıcı)



"a device that enables the simultaneous transmission of several messages or signals over one communications channel"

"a piece of electronic equipment that can send more than one electrical signal using only one connection"



| Giriş |    |    | Çıkış |
|-------|----|----|-------|
| sel   | I1 | 10 | out   |
| 0     | 0  | 0  | 0     |
| 0     | 0  | 1  | 1     |
| 0     | 1  | 0  | 0     |
| 0     | 1  | 1  | 1     |
| 1     | 0  | 0  | 0     |
| 1     | 0  | 1  | 0     |
| 1     | 1  | 0  | 1     |
| 1     | 1  | 1  | 1     |



### **Multiplexer 2x1**

out = 
$$sel'IO + I1sel$$



out

#### Vivado Elaboration Sonucu





```
module mux_2_1
input i0 i,
input i1_i,
input sel_i,
output out o
);
wire not1, and1, and2;
not G1 (not1,sel i);
and G2 (and1,i0_i,not1);
and G3 (and2,i1 i,sel i);
or G4 (out o,and1,and2);
endmodule
```

#### Multiplexer 4x1





```
module mux 4 1
input i0 i,
input i1_i,
input i2_i,
input i3_i,
input sel0_i,
input sel1_i,
output out_o
);
wire muxout1, muxout2;
mux 2 1 MUX1
.i0 i
        (i0_i),
.i1 i
        (i1_i),
.sel_i
        (sel0_i),
.out o
        (muxout1)
);
```

```
Report Cell Usage:
+----+
| | Cell | Count |
+----+
|1 | LUT6 | 1|
|2 | IBUF | 6|
|3 | OBUF | 1|
+----+
```

```
mux 2 1 MUX2
        (i2_i),
.i0 i
.i1 i
         (i3_i),
.sel i
        (sel0_i),
.out o
         (muxout2)
);
mux_2_1 MUX3
         (muxout1),
.i0 i
.i1 i
         (muxout2),
.sel i
         (sel1_i),
.out o
         (out_o)
);
endmodule
```

## **VERILOG HDL (Hardware Description Language)**





- Gate-level modeling using instantiations of predefined and user-defined primitive gates.
- Dataflow modeling using continuous assignment statements with the keyword assign.
- Behavioral modeling using procedural assignment statements with the keyword always.



## Half Adder - Verilog Assign Keyword

| Giriş |   | Çıkış  |   |  |
|-------|---|--------|---|--|
| Α     | В | S Cout |   |  |
| 0     | 0 | 0      | 0 |  |
| 0     | 1 | 1      | 0 |  |
| 1     | 0 | 1      | 0 |  |
| 1     | 1 | 0      | 1 |  |







```
module half_adder
(
  input a_i,
  input b_i,
  output s_o,
  output cout_o
);

xor G1 (s_o,a_i,b_i);
  and G2 (cout_o,a_i,b_i);
endmodule
```

| {} {{}}         | Concatenation, replication |
|-----------------|----------------------------|
| unary + unary - | Unary operators            |
| + - * / **      | Arithmetic                 |
| %               | Modulus                    |
| > >= < <=       | Relational                 |
| !               | Logical negation           |
| &&              | Logical and                |
| П               | Logical or                 |
| ==              | Logical equality           |
| !=              | Logical inequality         |
|                 | Case equality              |
| !==             | Case inequality            |
| ~               | Bitwise negation           |
| &               | Bitwise and                |
| 1               | Bitwise inclusive or       |
| ٨               | Bitwise exclusive or       |
| ^~ or ~^        | Bitwise equivalence        |
| &               | Reduction and              |
|                 |                            |

Reduction nand



## Half Adder – Verilog Assign Keyword

|                | Reduction or           |
|----------------|------------------------|
| ~              | Reduction nor          |
| ٨              | Reduction xor          |
| ~^ or ^~       | Reduction xnor         |
| ~              | Logical left shift     |
| *              | Logical right shift    |
| <b>&lt;</b> << | Arithmetic left shift  |
| >>>            | Arithmetic right shift |
| ?:             | Conditional            |

```
module half_adder_assign
input a_i,
input b_i,
output s_o,
output cout_o
);
// xor G1 (s_o,a_i,b_i);
// and G2 (cout_o,a_i,b_i);
assign s_o = a_i ^ b_i;
assign cout_o = a_i & b_i;
endmodule
```

## Full Adder – Verilog Assign Keyword



```
module full_adder_assign
input a i,
input b_i,
input cin_i,
output s o,
output cout o
);
  xor G1 (s_o,a_i,b_i,cin_i);
   and G2 (and1,a_i,b_i);
   and G3 (and2,a_i,cin_i);
  and G4 (and3,b_i,cin_i);
  or G5 (cout_o,and1,and2,and3);
assign {cout_o,s_o} = a_i + b_i + cin_i;
endmodule
```

| {} {{}}         | Concatenation, replication |
|-----------------|----------------------------|
| unary + unary - | Unary operators            |
| + - * / **      | Arithmetic                 |
| %               | Modulus                    |
| > >= < <=       | Relational                 |
| !               | Logical negation           |
| &&              | Logical and                |
|                 | Logical or                 |
| ==              | Logical equality           |
| !=              | Logical inequality         |
| ===             | Case equality              |
| !==             | Case inequality            |
| ~               | Bitwise negation           |
| &               | Bitwise and                |
|                 | Bitwise inclusive or       |
| ^               | Bitwise exclusive or       |
| ^~ or ~^        | Bitwise equivalence        |
| &               | Reduction and              |
| ~&              | Reduction nand             |

## 2-bit Binary Adder – Verilog Assign Keyword



#### 2-bit Binary Adder



```
module binary adder 2bit
input [1:0] a_i,
input [1:0] b i,
input cin_i,
output [1:0] s o,
output cout o
);
wire cout fa1;
full adder hier FA1
        (a_i[0]),
.a i
.b i
        (b_i[0]),
.cin i
        (cin_i),
        (s_0[0]),
.s o
.cout o (cout fa)
);
full adder hier FA2
        (a_i[1]),
.b i
        (b_i[1]),
.cin i
        (cout fa),
        (s_0[1]),
.s o
.cout_o (cout_o)
);
endmodule
```

```
module binary_adder_2bit_assign
(
input [1:0] a_i,
input [1:0] b_i,
input cin_i,
output [1:0] s_o,
output cout_o
);
assign {cout_o,s_o} = a_i + b_i + cin_i;
endmodule
```

## Multiplexer 2x1

```
Report Cell Usage:
+----+
| | Cell | Count |
+----+
|1 | LUT3 | 1|
|2 | IBUF | 3|
|3 | OBUF | 1|
+----+
```

```
module mux 2 1
input i0 i,
input i1 i,
input sel_i,
output out o
);
wire not1, and1, and2;
not G1 (not1,sel i);
and G2 (and1,i0 i,not1);
and G3 (and2,i1 i,sel i);
or G4 (out o,and1,and2);
endmodule
```

```
== Logical equality
?: Conditional
```



```
module mux 2 1 assign
input i0 i,
input i1_i,
input sel i,
output out_o
// not G1 (not1,sel i);
// and G2 (and1,i0_i,not1);
// and G3 (and2,i1_i,sel_i);
// or G4 (out_o,and1,and2);
assign out_o = (sel_i == 1'b0) ? i0_i : i1_i;
endmodule
```

### Multiplexer 4x1



```
module mux 4 1
input i0 i,
input i1 i,
input i2_i,
input i3_i,
input sel0_i,
input sel1_i,
output out_o
);
wire muxout1, muxout2;
mux 2 1 MUX1
        (i0_i),
.i0 i
.i1 i
        (i1_i),
.sel i
        (sel@ i),
.out o
        (muxout1)
);
```

```
mux_2_1 MUX2
.i0 i
        (i2_i),
.i1 i
        (i3_i),
.sel i
        (sel0_i),
        (muxout2)
.out o
);
mux 2 1 MUX3
.i0 i
         (muxout1),
.i1 i
         (muxout2),
.sel i
         (sel1 i),
.out o
         (out o)
);
endmodule
```

```
\begin{array}{c|c}
S_0 & S_1 \\
\hline
D_0 & 0 \\
D_1 & 1 \\
\hline
D_2 & 0 \\
D_3 & 1
\end{array}
```

```
module mux 4 1 assign
input i0 i,
input i1_i,
input i2_i,
input i3_i,
input sel0_i,
input sel1_i,
output out o
);
assign out o =
                (sel0 i == 1'b0)?
                (sel1_i == 1'b0) ? i0_i : i2_i :
                (sel1 i == 1'b0) ? i1_i : i3_i;
endmodule
```

## Multiplexer 4x1 | 8-bit Genişlik





## Multiplexer 4x1 | 8-bit Genişlik





5.231

3.632

1.599

input port clock

i0\_i[2]

out\_o[2]

▶ Path 3

3

 $\infty$ 

4

```
module mux 4 1 8bit assign
input [7:0] i0 i,
input [7:0] i1 i,
input [7:0] i2 i,
input [7:0] i3_i,
input [1:0] sel i,
output [7:0] out o
//assign out o = (sel i[0] == 1'b0) ?
                  (sel i[1] == 1'b0) ? i0 i : i2 i :
                  (sel i[1] == 1'b0) ? i1 i : i3 i;
assign out o = (sel i == 2'b00)? i0 i :=
                (sel i == 2'b01) ? i1 i :
                (sel i == 2'b10) ? i2 i :
                                   i3 i;
endmodule
```



# Multiplexer 4x1 | 8-bit Genişlik Alternatif Kod

#### **VIVADO ELABORATION**



# Multiplexer 4x1 | 8-bit Genişlik Alternatif Kod





5.231

5 231

1.599

1 599

input port clock

input port clock

3.632

3 632

i2\_i[1]

i2 i[2]

out\_o[1]

out of 21

→ Path 2

▶ Path 3

 $\infty$ 

 $\infty$ 

## Decoder (Çözücü) 2-4



| Giriş |    | Çıkış |    |    |    |
|-------|----|-------|----|----|----|
| a0    | a1 | d0    | d1 | d2 | d3 |
| 0     | 0  | 1     | 0  | 0  | 0  |
| 0     | 1  | 0     | 1  | 0  | 0  |
| 1     | 0  | 0     | 0  | 1  | 0  |
| 1     | 1  | 0     | 0  | 0  | 1  |

n giriş, 2^n çıkış sinyali → Daha genel olarak n giriş m çıkış, m <= 2^n Sum-of-Minterm oluşturur







```
module decoder_2_4
input [1:0] a_i,
output [3:0] d_o
);
assign d_0 = (a_i == 2'b00) ? 4'b0001 :
                (a_i == 2'b01) ? 4'b0010 :
                (a_i == 2'b10) ? 4'b0100 :
                                 4'b1000;
endmodule
```

## **VERILOG HDL (Hardware Description Language)**





- Gate-level modeling using instantiations of predefined and user-defined primitive gates.
- Dataflow modeling using continuous assignment statements with the keyword assign.
- Behavioral modeling using procedural assignment statements with the keyword always.



## **VERILOG HDL (Hardware Description Language)**



### 9. Behavioral modeling

1364-2005 standard

The language constructs introduced so far allow hardware to be described at a relatively detailed level. Modeling a circuit with logic gates and continuous assignments reflects quite closely the logic structure of the circuit being modeled; however, these constructs do not provide the power of abstraction necessary for describing complex high-level aspects of a system. The procedural constructs described in this clause are well suited to tackling problems such as describing a microprocessor or implementing complex timing checks.

#### 9.2 Procedural assignments

#### 1364-2005 standard



As described in <u>Clause 6</u>, procedural assignments are used for updating **reg**, **integer**, **time**, **real**, **realtime**, and memory data types. There is a significant difference between procedural assignments and continuous assignments:

- Continuous assignments drive nets and are evaluated and updated whenever an input operand changes value.
- Procedural assignments update the value of variables under the control of the procedural flow constructs that surround them.

The right-hand side of a procedural assignment can be any expression that evaluates to a value. The left-hand side shall be a variable that receives the assignment from the right-hand side. The left-hand side of a procedural assignment can take one of the following forms:

- reg, integer, real, realtime, or time data type: an assignment to the name reference of one of these data types.
- Bit-select of a reg, integer, or time data type: an assignment to a single bit that leaves the other bits untouched.
- Part-select of a reg, integer, or time data type: a part-select of one or more contiguous bits that leaves the rest of the bits untouched.
- Memory word: a single word of a memory.
- Concatenation or nested concatenation of any of the above: a concatenation or nested concatenation of any of the previous four forms. Such specification effectively partitions the result of the right-hand expression and assigns the partition parts, in order, to the various parts of the concatenation or nested concatenation.

# Half Adder – Verilog Behavioral Modeling (Davranışsal Modelleme)



```
module half adder behav
input a i,
input b i,
output s o,
output cout o
);
always @(a i,b i) begin
    {cout_o,s_o} = a_i + b_i;
end
endmodule
```

#### 6.2 Procedural assignments

1364-2005 standard

The primary discussion of procedural assignments is in <u>9.2</u>. However, a description of the basic ideas in this clause highlights the differences between continuous assignments and procedural assignments.

As stated in <u>6.1</u>, continuous assignments drive nets in a manner similar to the way gates drive nets. The expression on the right-hand side can be thought of as a combinatorial circuit that drives the net continuously. In contrast, procedural assignments put values in variables. The assignment does not have duration; instead, the variable holds the value of the assignment until the next procedural assignment to that variable.

Procedural assignments occur within procedures such as **always**, **initial** (see <u>9.9</u>), **task**, and **function** (see <u>Clause 10</u>) and can be thought of as "triggered" assignments. The trigger occurs when the flow of execution in the simulation reaches an assignment within a procedure. Reaching the assignment can be controlled by conditional statements. Event controls, delay controls, **if** statements, **case** statements, and looping statements can all be used to control whether assignments are evaluated. Clause 9 gives details and examples.

- ✓ [Synth 8-2576] procedural assignment to a non-register cout\_o is not permitted [half\_adder\_behav.v:32] (1 more like this)
  - [Synth 8-2576] procedural assignment to a non-register s\_o is not permitted [half\_adder\_behav.v:32]
  - [Synth 8-2132] illegal expression in target [half\_adder\_behav.v:32]
  - (9) [Common 17-69] Command failed: Vivado Synthesis failed



#### 1364-2005 standard



```
blocking assignment ::= (From A.6.2)
     variable_lvalue = [ delay_or_event_control ] expression
delay control ::= (From A.6.5)
      # delay value
     # (mintypmax expression)
delay or event control ::=
      delay_control
      event control
      repeat (expression) event control
event control ::=
      (a) hierarchical event identifier
      (a) (event expression)
      @*
      (a) (*)
event expression ::=
      expression
      posedge expression
      negedge expression
      event_expression or event_expression
      event expression, event expression
variable lvalue ::= (From A.8.5)
      hierarchical_variable_identifier [ { [ expression ] } [ range_expression ] ]
     | { variable_lvalue { , variable_lvalue } }
```

# Half Adder – Verilog Behavioral Modeling (Davranışsal Modelleme)





2 YÖNTEM VAR

```
module half_adder_behav
(
input wire a_i,
input wire b_i,
output reg s_o,
output reg cout_o
);

always @(a_i,b_i) begin
    {cout_o,s_o} = a_i + b_i;
end
endmodule
```

```
module half adder behav
input a i,
input b i,
output s o,
output cout o
);
reg s,cout;
always @(a_i,b_i) begin
    \{cout,s\} = a i + b i;
end
assign cout o
                = cout;
assign s o
                = S;
endmodule
```

# Multiplexer – Verilog Behavioral Modeling (Davranışsal Modelleme)



```
module mux 2 1
input i0 i,
input i1 i,
input sel i,
output out o
);
wire not1, and1, and2;
not G1 (not1,sel i);
and G2 (and1,i0 i,not1);
and G3 (and2,i1 i,sel i);
or G4 (out o,and1,and2);
endmodule
```

```
module mux 2 1 assign
input i0 i,
input i1 i,
input sel i,
output out o
);
// not G1 (not1,sel i);
// and G2 (and1,i0 i,not1);
// and G3 (and2,i1 i,sel i);
// or G4 (out o,and1,and2);
assign out o = (sel i == 1'b0) ? i0 i : i1 i;
endmodule
```

```
module mux 2 1 behav
input i0 i,
input i1 i,
input sel i,
output out o
);
reg out;
always@(i0 i or i1 i or sel i) begin
    if (sel i == 1'b0) begin
        out = i0 i;
    end
    else begin
        out = i1 i;
    end
end
assign out_o = out;
endmodule
```

# Half Adder – Verilog Behavioral Modeling (Davranışsal Modelleme)



#### **VIVADO ELABORATION**



### Decoder (Çözücü) 2-4



```
module decoder_2_4
input [1:0] a_i,
output [3:0] d_o
);
assign d_0 = (a_i == 2'b00) ? 4'b0001 :
                (a_i == 2'b01) ? 4'b0010 :
                (a_i == 2'b10) ? 4'b0100 :
                                 4'b1000;
endmodule
```

```
module decoder 2 4 behav
input [1:0] a_i,
output [3:0] d_o
reg [3:0] d;
always @(a_i) begin
   case (a_i)
       2'b00
               : d = 4'b0001;
       2'b01 : d = 4'b0010;
       2'b10
               d = 4'b0100;
       default : d = 4'b1000;
   endcase
end
assign d_o = d;
endmodule
```

| Giriş |    | Çıkış |    |    |    |
|-------|----|-------|----|----|----|
| a0    | a1 | d0    | d1 | d2 | d3 |
| 0     | 0  | 1     | 0  | 0  | 0  |
| 0     | 1  | 0     | 1  | 0  | 0  |
| 1     | 0  | 0     | 0  | 1  | 0  |
| 1     | 1  | 0     | 0  | 0  | 1  |

## Decoder (Çözücü) 2-4





## 8-bit Toplayıcı/Çıkarıcı (Adder/Subtractor)





#### **VIVADO ELABORATION**

```
result i
                                        result0_i
                                                                                10[7:0]
                                                                        S=1'b0
                            10[7:0]
                                                                                                 O[7:0]
in0_i[7:0]
                                                                                                                     result_o[7:0]
                                             O[7:0]
                                                                                11[7:0]
                                                                      S=default
                            11[7:0]
in1_i[7:0]
                                                                                              RTL_MUX
                                        RTL_ADD
    op_i
                                        result0_i_0
                            10[7:0]
                                             O[7:0]
                            11[7:0]
                                        RTL_SUB
```

```
module add sub 8bit
input [7:0] in0_i,
input [7:0] in1_i,
input op i,
output [7:0] result o
);
reg [7:0] result;
always @(in0 i, in1 i, op i) begin
   if (op i == 1'b0) begin
        result = in0_i + in1_i;
    else begin
        result = in0 i - in1 i;
   end
end
assign result o = result;
endmodule
```

#### initial begin in0 i = 8'd10;in1 i = 8'd55;op i = 1'b0;#10; in0 i = 8'd10;in1 i = 8'd55;op i = 1'b1;#10; in0 i = 8'd55;in1 i = 8'd10;op i = 1'b1;#10; in0 i = 8'd55;in1 i = 8'd10;op i = 1'b0;#10; in0 i = 8'd100;in1 i = 8'd55;op i = 1'b0;#10; in0 i = 8'd100;in1 i = 8'd55;op i = 1'b1;#10; in0 i = 8'd55;in1 i = 8'd100;op i = 1'b1;#10; \$finish; end

# 8-bit Toplayıcı/Çıkarıcı (Adder/Subtractor)



Overflow (Taşma)



## 8-bit Toplayıcı/Çıkarıcı (Adder/Subtractor) TOBB ETÜ





# 8-bit Toplayıcı/Çıkarıcı (Adder/Subtractor) TOBB ETÜ





## always @\* | always @(\*)



```
module add sub 8bit
input [7:0] in0 i,
input [7:0] in1_i,
input op_i,
output [7:0] result_o
);
reg [7:0] result;
//always @(in0_i, in1_i, op_i) begin
always @(*) begin
    if (op i == 1'b0) begin
        result = in0_i + in1_i;
    end
    else begin
       result = in0 i - in1 i;
    end
end
assign result o = result;
endmodule
```