# SSTL Circuit Design

#### **Overview**

The DDR3 SSTL circuit serves as both the output driver, and on die termination (ODT) for receiving data on the data line "DQ".

The SSTL is a necessary part of a DDR3 memory controller. It is the driver circuit for the data lines, and also serves as the termination when the controller is receiving data. Ideally, this cell would go under the IO pads for the data (DQ) pins for the memory interface.

Each SSTL driver contains 7 pull-up and 7 pull-down "legs". All 14 legs are in parallel. Each leg can be considered to be a controllable resistor. When enabled, a pullup leg will connect the DQ pin through a 240  $\Omega$  resistor to VDD. So the legs pulls up the DQ pin with 240  $\Omega$  impedance. When disabled, a pullup leg disconnects from the DQ pin (the leg makes a high impedance connection). Similarly, when enabled, a pulldown leg will connect the DQ pin through a 240  $\Omega$  resistor to VSS. Disabling a pulldown leg disconnects it from DQ.

This design process was used with the skywater 130 nm open source PDK.



SSTL block diagram



Detail diagrams of pull-down and pull-up legs

Enabling and disabling legs is how the driver is switched from transmitting to receiving mode.

When driving DQ, the SSTL has some number of legs enabled on one side (up or down) and none of the legs enabled on the other side. So when driving DQ high, some number of pullup legs are enabled, and none of the pulldown legs are enabled. The specific number of pullup legs enabled controls the output impedance of the signal. When driving DQ low, the only pulldown legs are enabled.

The DDR3 specification requires driving impedances to be configurable to 40  $\Omega$  and 34.29  $\Omega$ . The is achieved by the SSTL by enabling either 6 or 7 legs respectively.

When receiving, some number of legs are enabled on both the pullup and pulldown sides. This means the SSTL is actually driving DQ to the voltage VDD/2. It is expected the driving circuit on the other end has a much lower impedance so it can effectively control the voltage of DQ.

The DDR3 specification requires termination impedances to be configurable to 120  $\Omega$ , 60  $\Omega$ , and 40  $\Omega$ . This achieved by SSTL by enabling (1 pullup and 1 pulldown), (2 pullup and 2 pulldown), and (3 pullup and 3 pulldown) legs respectively.

The additional feature an SSTL must have is the ability to fine tune the resistances of every leg to keep the resistance close to the required 240  $\Omega$ . The DDR3 spec includes a calibration procedure where the true SSTL drive strength is measured periodically. If it falls out of range, the leg resistances are adjusted. In this particular SSTL implementation, there are several calibration FETs in parallel with the main (polysilicon) resistor in each leg. In the low temperature or high voltage cases (where the leg has reduced resistance) some calibration FETs are turned off to increase the resistance back in spec. In the high temperature or low voltage cases, more calibration FETs are turned on.

#### Requirements

Requirements are derived from the DDR3 specification: JESD79-3E

#### Voltages

 $V_{SSO} = 0V, V_{DDO} = 1.5 V$ 

To operate properly, supply voltage  $V_{DD}$  must be between 1.475V and 1.575V.

The absolute maximum values of  $V_{DD}$  must be between -0.4V and 1.975V (relative to  $V_{SS}$ ) (JESD79-3E, pg 109)

#### Resistance

After calibration, each leg resistance must be with a certain range of the target resistance of  $240\Omega$ . The resistance is measured at 3 levels of  $V_{DQ}$ : 0.2, 0.5, and 0.8 x  $V_{DD}$  (typically 1.5V). The resistance must fall in range as per the table from the spec:

Table 38 — Output Driver DC Electrical Characteristics, assuming  $R_{ZQ} = 240 \Omega$ ; entire operating temperature range; after proper ZQ calibration

| RON <sub>Nom</sub>                      | Resistor            | $V_{ m Out}$                                   | min | nom | max | Unit               | Notes   |
|-----------------------------------------|---------------------|------------------------------------------------|-----|-----|-----|--------------------|---------|
| 34 Ω                                    | RON <sub>34Pd</sub> | $V_{\mathrm{OLdc}}$ = 0.2 × $V_{\mathrm{DDQ}}$ | 0.6 | 1.0 | 1.1 | R <sub>ZQ</sub> /7 | 1, 2, 3 |
|                                         |                     | $V_{\mathrm{OMdc}}$ = 0.5 × $V_{\mathrm{DDQ}}$ | 0.9 | 1.0 | 1.1 | R <sub>ZQ</sub> /7 | 1, 2, 3 |
|                                         |                     | $V_{\mathrm{OHdc}}$ = 0.8 × $V_{\mathrm{DDQ}}$ | 0.9 | 1.0 | 1.4 | R <sub>ZQ</sub> /7 | 1, 2, 3 |
|                                         | RON <sub>34Pu</sub> | $V_{\mathrm{OLdc}}$ = 0.2 × $V_{\mathrm{DDQ}}$ | 0.9 | 1.0 | 1.4 | R <sub>ZQ</sub> /7 | 1, 2, 3 |
|                                         |                     | $V_{\mathrm{OMdc}}$ = 0.5 × $V_{\mathrm{DDQ}}$ | 0.9 | 1.0 | 1.1 | R <sub>ZQ</sub> /7 | 1, 2, 3 |
|                                         |                     | $V_{\mathrm{OHdc}}$ = 0.8 × $V_{\mathrm{DDQ}}$ | 0.6 | 1.0 | 1.1 | R <sub>ZQ</sub> /7 | 1, 2, 3 |
| 40 Ω                                    | RON <sub>40Pd</sub> | $V_{\mathrm{OLdc}}$ = 0.2 × $V_{\mathrm{DDQ}}$ | 0.6 | 1.0 | 1.1 | R <sub>ZQ</sub> /6 | 1, 2, 3 |
|                                         |                     | $V_{\mathrm{OMdc}}$ = 0.5 × $V_{\mathrm{DDQ}}$ | 0.9 | 1.0 | 1.1 | R <sub>ZQ</sub> /6 | 1, 2, 3 |
|                                         |                     | $V_{\mathrm{OHdc}}$ = 0.8 × $V_{\mathrm{DDQ}}$ | 0.9 | 1.0 | 1.4 | R <sub>ZQ</sub> /6 | 1, 2, 3 |
|                                         | RON <sub>40Pu</sub> | $V_{\mathrm{OLdc}}$ = 0.2 × $V_{\mathrm{DDQ}}$ | 0.9 | 1.0 | 1.4 | R <sub>ZQ</sub> /6 | 1, 2, 3 |
|                                         |                     | $V_{\mathrm{OMdc}}$ = 0.5 × $V_{\mathrm{DDQ}}$ | 0.9 | 1.0 | 1.1 | R <sub>ZQ</sub> /6 | 1, 2, 3 |
|                                         |                     | $V_{\mathrm{OHdc}}$ = 0.8 × $V_{\mathrm{DDQ}}$ | 0.6 | 1.0 | 1.1 | R <sub>ZQ</sub> /6 | 1, 2, 3 |
| Mismatch between pull-up and pull-down, |                     | $V_{ m OMdc}$                                  | -10 |     | +10 | %                  | 1, 2, 4 |
| $MM_{\mathrm{PuPd}}$                    |                     | $0.5 \times V_{\mathrm{DDQ}}$                  |     |     |     |                    |         |

Note the symmetry between the pull-up and pull-down legs. It can be seen the resistance is allowed to grow or reduce along with the voltage across the leg. Also note the requirements are identical for the  $34\Omega$  and  $40\Omega$  case. This makes sense if we have 7 pull-up and 7 pull-down legs. These requirements directly translate to each leg with resistance  $R_{ZQ}$  as labeled in the table. (JESD79-3E, pg 129, 132-133)

These are the derived resistance requirements for each leg:

| Voltage<br>across leg (V) | Minimum<br>allowed<br>Resistance (Ω) | Maximum<br>allowed<br>Resistance (Ω) |
|---------------------------|--------------------------------------|--------------------------------------|
| 0.3                       | 144                                  | 264                                  |
| 0.75                      | 216                                  | 264                                  |
| 1.2                       | 216                                  | 336                                  |

This requirement should be met AFTER calibration.

#### **Slew Rate**

The required slew rate for  $V_{DQ}$  is between 2.5 and 5 V/ns for the single ended case. For the differential case, the required slew rate is between 5 and 10 V/ns. (JESD79-3E, pg 123-125) (Which makes sense because  $V_{DQ}$ # is defined differentially as well, so since both lines are changing voltage towards each other, the slew will be twice as fast.)

Slew rate is measured as the time it takes to pull up or down  $V_{DQ}$  between  $0.4*V_{DDQ}$  and  $0.6*V_{DDQ}$ .



Single ended slew rate definition

This requirement is specifically for the "RZQ/7 setting" which means ALL of the pull up and pull down legs are being toggled to cause this voltage transition.

The slew rate should be measured with a  $25\Omega$  output resistor tied to  $V_{DDQ}/2$ .



**Slew Measurement Simulation Setup** 

#### Capacitance

The input and output capacitance of the device should always be between 1.4pF and 2.1pF. For the strictest version of DDR3. (JESD79-3E, pg 154-155)

#### **Temperature**

"Normal" temperature range is 0C to 85C. There is an extended temperature range as well up to 95C. (JESD79-3E, pg 109)

When designing for sky130, we chose to support temperatures up to 125C.

## **Calibration**

Sources of error in resistance to be calibrated for:

- Temperature (-40C to 125C)
- Process (capacitance of FET gates, output resistance of FETs.)
- V<sub>DD</sub> (1.5V I/O voltage)

Note that change in V<sub>DQ</sub> cannot be calibrated for, (this is the voltage we are pulling up/down!)

### Step 1: Size resistor and main control FET

In Step 1, the goal is to characterize the approximate size of the resistor and main pull up/down FET needed.



Simplified Pull Down leg for Step 1

When designing for sky130, a polysilicon resistor for both the pull up and pull down legs.

One tradeoff we need to make is how much of the resistance of the leg should come from the poly resistor, and how much from the FET? The lower the resistance of the FET, the larger we

need to make it. But the larger the resistance of the FET, the more the resistance will vary as  $V_{DQ}$  changes. This means we will have less margin for error in the resistance, and will need to calibrate more precisely.



Example: Low res FET (red) vs high res FET (blue) resistance versus V<sub>DO</sub>

## Step 2: Size resistor for min PVT

The calibration FETs (The ones in parallel with the poly resistor) can only take away from the resistance and never add to it. Therefore, we must find the worst case (minimum resistance) PVT corner for the legs, and then size the resistor so it is in valid range.

For the sky130 pdk, it was not obvious which process corner resulted in the lowest resistance. For completeness, all process corners were simulated.

Below are the example circuits for testing the resistor and FET size:



Resistor sizing circuit for pull-down leg (left) and pull-up leg(right)

## Step 3: Add single calibration FET

Now add one FET in parallel with the poly resistor.

The goal is so when the calibration FET is turned on (same gate voltage as the gate voltage of the main FET), the leg should satisfy the requirement in the maximum resistance PVT corner.

For this simulation, we need to find the maximum resistance corner case. Again, all process corners were tested to find the one resulting in the highest resistance.

In the following step, this fet will be split into several smaller FETs for the final leg design.



Single calibration FET sizing circuit for pull-down and pull-up legs

## Step 4: Split calibration FET

Split the calibration FET into a number of smaller parallel FETs.

Start with 4 FETs. When they are all on, the leg should satisfy the requirement in the maximum resistance PVT corner just like in step 3.

The FETs should be sized approximately exponentially (powers of 2 for example) so we have the most calibration control with the fewest devices. (For example, each calibration FET is half the size of the next largest one). More than 4 calibration FETs may be needed, or possibly fewer. We would like to get away with as few as possible. While designing for sky130, I found that the calibration FETs worked best when each FET is about a third to a quarter the size of the previous FET.

The largest calibration FET (which should be about half the size of the calibration FET from step 3) is labeled with index 0. Larger index will mean a smaller calibration FET.



Complete pull-down and pull-up designs (4 calibration FETs)

## Step 5: Combined SSTL simulations

Next, create the top level SSTL circuit. The control signals (enable/disable) for each leg are independent. However the calibration control signals are all connected for both leg types. All DQ signals of every leg are shorted together.



**Complete SSTL Circuit** 

There are two separate simulations needed for the circuit. A DC simulation (to test the resistance requirement) and a transient simulation (to test the slew requirement)

#### Resistance Simulation (DC)



#### Slew Simulation (Transient)



In the above schematic, the chain of inverters for the input signal is just to produce a realistic slew rate. The output load for DQ is to follow the reference load design from the spec: (JESD79-3E, pg 125.) The capacitor attached to DQ is supposed to estimate the parasitic capacitances to the pad. Parasitic extraction from the circuit layout will result in a much better capacitance estimation.

## Step 6: Design control signal drivers

With the slew simulation, you can make slew rate measurements at different PVT corners. Slew rate can be controlled by sizing the input buffers driving the leg enable/disable signals.

Set the buffer sizes such that the minimum slew rate is met at the slowest slew rate corner.

#### TODO: Design slew control

## Step 7: Layout

Layout the decided circuit in MAGIC. (See MAGIC instructions below) Complete LVS, then extract a spice model with parasitics (PEX.)

### **Step 8: Post-layout simulation**

Using the same testbenches as before, replace the schematic-generated model of the circuit with the model extracted with parasitics. Run the simulation to see which requirements are still satisfied. If some are not, iterate back to the previous design steps, or alter layout to reduce parasitic components.

## Getting Started with MAGIC

MAGIC is one the layout tools compatible with the sky130 pdk.

MAGIC documentation main website:

Magic VLSI

Complete MAGIC command list from manual:

Magic-7.4 Command Reference

Helpful video tutorial (although somewhat old):

Magic VLSI Layout Tutorial - part 1

#### Helpful Shortcuts and Instructions

Shortcut "u": Short for "undo".

Shortcut "z": Zoom in. "shift-z" to zoom out.

Shortcut "v": Resets zoom to show the entire loaded cell.

<u>Shortcut "x":</u> Short for "expand". Loads the contents of all cells under the rectangle. Subcells are un-expanded by default. "Shift-x" to un-expand cells under the rectangle.

<u>Shortcut "s":</u> Short for "select". Highlights a rectangle of one of the layers under the cursor. If it didn't select the layer you wanted, move the cursor and hit "s" repeatedly until you get the one you want.

Also, if you press "s" repeatedly (without moving the cursor) everything electrically connected to the selected layer will be highlighted. This is very useful to make sure you made all of the connections you intended.

<u>Shortcut "a":</u> Short for "area". Selects all visible layers under the rectangle. (Also selects un-expanded sub-cells for some reason.)

<u>Shortcut "i":</u> Short for "instance" (I think). Selects a subcell instance under the cursor. If it didn't select the subcell you want, press "i" repeatedly until you get the one you do.

Shortcut "," (comma): Unselect whatever is currently selected.

<u>Shortcut "m":</u> Short for "move". Move whatever is currently selected to the cursor position. Note, the selection is moved relative to the lower left corner of the current rectangle.

<u>Shortcut "c":</u> Short for "copy". Copy whatever is currently selected to the cursor position. Note, the selection is copied relative to the lower left corner of the current rectangle.

Shortcut "d": Short for "delete". Removes what is currently selected.

<u>Shortcut ">" :</u> Descents (or "pushes") into the selected sub-cell. So you are now editing the selected cell.

Shortcut "<": Ascends (or "pops") up into the parent cell. So you are now editing the parent of the previously loaded cell.

<u>Instruction "select area < layer>":</u> Identical to the "a" shortcut, except only selects rectangles of the requested layer.

<u>Instruction "select area <less/more> <metal-layer>":</u> Same as previous instruction, but subtracts or adds to the current selection. This is helpful to select multiple metal layers under the current rectangle.

<u>Instruction "label <label-name>":</u> Create a label of the given name at the current rectangle. Make sure the label went to the layer you wanted. This can be checked and set with the "setlabel command"

<u>Instruction "setlabel <option> <value>:</u> Edits the properties of the selected label(s). This command with no arguments prints a list of the options. This command with no <value> field prints the current value of the option of the selected label(s).