# Gebze Technical University Computer Engineering

CSE 331 - 2018 Fall

#### **ASSIGNMENT 2 REPORT**

# HALİL ONUR ÇEÇEN 161044057

# Making of ALU

To achieve an ALU which can select an operation in a list of 8 I used 8x1 mux to select which operation to return. Before that I calculated all outcomes and directed them to 8x1 mux.

# **ALU Modules (Explained)**

#### Mux

To assemble a 8x1 mux I needed 2 4x1 mux and 1 2x1 mux. And to construct a 4x1 mux I needed 3 more 2x1 mux. So, I started this assignment by building a 2x1 mux in Verilog. After first successful 2x1 mux I needed 32 bit input and output version of this mux to create 32 bit 4x1 and 8x1 muxes. In the way I used 32 times 2x1 muxes. Besides, in the meantime I started to learn Verilog Hdl syntax.

```
module mux_2xl(out, inl, in2, select);
input inl, in2;
input select;
output out;
wire a,b, notSelect;
and(a, in2, select);
not(notSelect, select);
and(b, notSelect, inl);
or(out, a, b);
endmodule
```

# Simple Gates

After successful 1 bit and 32-bit 2x1 mux, I wrote 4x1 mux in bot 1 bit and 32 bits. After them finally wrote the 32-bit 8x1 mux to create 32-bit ALU.

After mux I wrote 32 bit and operation using and gate 32 times. Also, I wrote the or, xor and nor gates using the same way.

```
module and_32(out, in1, in2);
input [31:0] in1, in2;
output [31:0] out;

and andl(out[31], in1[31], in2[31]),
   and2(out[30], in1[30], in2[30]),
   and3(out[29], in1[29], in2[29]),
   and4(out[28], in1[28], in2[28]),
```

#### Adder and Subtractor

To create adder and subtractor I used classic Full adder design which relies on an Half adder without carry in input. Also, I need to make these 32-bit input and output. To achieve that I used similar method of 32-bit gate creation I used before.

```
module full_adder_32 (out, carry_out, inl, in2, carry_in);
input [31:0] inl, in2;
input carry_in;
output carry_out;
output [31:0] out;
wire [30:0] carry;

full_adder FAl(out[0], carry[0], inl[0], in2[0], carry_in),
    FA2(out[1], carry[1], inl[1], in2[1], carry[0]),
    FA3(out[2], carry[2], inl[2], in2[2], carry[1]),
    FA4(out[3], carry[3], inl[3], in2[3], carry[2]),
    FA5(out[4], carry[4], inl[4], in2[4], carry[3]),
```

Since our ALU output is single 32-bit output, I ignored carry out hence overflow situation.

To subtract two 32-bit input I used full adder again but with negative of the second number. To get negative of it I used 2's complement method. After inverting every bit I added 1 bit by carry in of full adder.

#### Shifters

To write right and left shifters I used mux design which our lecturer shared with us in class. But to work both ways I used 4x1 mux instead of 2x1. I used most significant bit of select to determine if the shifter is going to work or just pass current values and other two inputs will take left and right bits respectively (left most significant bit of value or 0 respectively).

To determine what is most significant bit of the result, I used shifting direction and value of inputs most significant bit.

Also, my module gets another input for determination of shift direction as shiftMode.

# Schematic Design

ALU



# Mux





2x1 mux goes on like that to make 32 bit

selection.

# Adder – Subtractor



This module has 32 single bit Full Adders for summation operation. Also, a full adder and half adder schematics can be seen in this schematic.



Subtractor uses an 32-bit full adder with inverted bits and 1 carry.

# Shifter



Shifter unit uses 32 of 4x1 1-bit muxes in 5 rows.



Determines the most significant bit for right shift using shift direction input and input 1.

4x1 muxes take 2 of same input and one for each direction. If MSB of select is zero no shifting is done in that row.

Simple 32-Bit Gate Modules



All simple gates (and, nor, or, xor) goes like that 32 times for 32-bit input. 32-Bit not module used in shifter takes one input.

# ModelSim Results

# All modules

| _                |        |
|------------------|--------|
| -M alu32         | Module |
| alu32_testbench  | Module |
| -M and_32        | Module |
| -M full_adder    | Module |
| -M full_adder_32 | Module |
| -M half_adder    | Module |
| -M mux_2x1       | Module |
| -M mux_2x1_32    | Module |
| -M mux_4x1       | Module |
| -M mux_4x1_32    | Module |
| -M mux_8x1_32    | Module |
| -M nor_32        | Module |
| -M not_32        | Module |
| -M or_32         | Module |
| -M shifter_32    | Module |
| -M subtracter_32 | Module |
| -M xor_32        | Module |
| _                |        |

#### Simulation Results

```
time = 10, A = 0111101111111111111111100011111110, B=111111111100011111110000111111111, R=01111011100011111110000011111110, S=000
time = 20, A = 01111011111110000011111111111110, B=0010001110001111110000111111111, R=00100011100010000000001111111111,
                                                  S=001
# time = 30, A = 011110111111110000011111111111110, B=11111111100011111100001111100011, R=1111111111111111111111111111111,
# time = 40, A = 0111101111111100000000000000110, B=111111111100011111110000111111111, R=111111111111111111110001111111111, S=001
# time = 80, A = 00000001000100101010101110100, B=00000000000101101010101001, R=0000000100101010101010100100000, S=010
# time = 100, A = 000110111001111111110000111001010, B=11001101100000001111110000000111, R=11011011000011111100011011101110, S=011
# time = 110, A = 011011101111111111110000111111111, B=011111111111111111111111111111, R=00010001000000000001111000000000, S=011
      # time = 120. A
# time = 140, A = 00000000100001001010001011110100,
                     B=0000000000010101001000011110100, R=0000000001111010000100100000000, S=100
# time = 160, A = 11111111111111111111100000111111100,
                     f time = 170, A = 11111111100000000011110000000000, B=0000000000000000000000011, R=11111111111110000000011110000000, S=101
# time = 190, A = 11111111111111111111100000111111101,
```

