CMOS Digital Integrated Circuit Silicon Monolithic

# C358768AXBG/TC358778XBG

**Mobile Peripheral Devices** 

#### Overview

Parallel Port to MIPI® DSI (TC358768AXBG/TC358778XBG) is a bridge device that converts RGB to DSI. All internal registers can be access through I<sup>2</sup>C or SPI.

#### Features

- DSI-TX Interface
  - ♦ MIPI® DSI compliant (Version 1.02.00– June 28,
    - Support DSI Video Mode data transfer
    - DCS Command for panel register access
  - ♦ Supports up to 1 Gbps per data lane
  - ♦ Supports1,2,3 or 4 data lanes
  - ♦ Supports video data formats
    - RGB888/666/565
- RGB Interface
  - ♦ Supports data formats
    - 24-bit data bus
      - ➤ RGB888/666/565 data formats
  - ♦ Up to 166 MHz input clock
  - ♦ Support VSYNC/HSYNC polarity option (default LOW)
  - ♦ Support DE polarity option (default High)
- I<sup>2</sup>C/SPI Slave Interface (Option to select either I<sup>2</sup>C or SPI interface)
  - $\Rightarrow$  I<sup>2</sup>C Interface (when CS=L)
    - Support for normal (100KHz), fast mode (400 kHz) and Special mode (1 MHz)
    - Configure all TC358768AXBG/TC358778XBG internal registers
    - Writing to DCS registers will trigger DCS Command transmits over DSI
  - ♦ SPI interface (when CS =H)
    - SPI interface support for up to 25 MHz operation.
    - Configure all TC358768AXBG/TC358778XBG internal registers
    - Writing to DCS registers will trigger DCS Command transmits over DSI
- **GPIO** signals
  - ♦ 2 GPIO signals
    - Two GPIO signals can be configured as SPI signals (SPI SS and SPI MISO)
    - Or One GPIO signal can be configured as Interrupt output signal, INT.



TC358778XBG P-VFBGA80-0707-0.65-001

Weight: 66.1 mg (Typ.)

- System
  - ♦ Clock and power management support to achieve low power states.
- Power supply inputs
  - ♦ Core and MIPI® D-PHY: 1.2V
  - ♦ I/O: 1.8V - 3.3V
- **Typical Power Consumption** 
  - ♦ WXGA @60fps: Pixel Clk: 74.25 MHz, DSIClk: 312 MHz → 66.7 mW
  - ♦ 1080P @60fps: Pixel Clk: 148.5 MHz, DSIClk: 471 MHz → 91.4 mW
  - ♦ Power Down Condition is achieved by turning off clock sources: PClk and RefClk.

#### Table of content

| REFERENCES               |                                                                                                           | 5  |
|--------------------------|-----------------------------------------------------------------------------------------------------------|----|
| 1. Overview              |                                                                                                           | 6  |
| 2. Features              |                                                                                                           | 7  |
| 3. External Pins         | 3                                                                                                         | 9  |
| 3.1. TC35870             | 68AXBG pinout description                                                                                 | 9  |
| 3.2. TC35870             | 68AXBG BGA72 Pin Count Summary                                                                            | 10 |
| 3.3. TC3587              | 78XBG pinout description                                                                                  | 11 |
| 3.4. TC3587              | 78XBG BGA80 Pin Count Summary                                                                             | 12 |
| 3.5. TC35870             | 68AXBG Pin Layout                                                                                         | 13 |
| 3.6. TC3587              | 78XBG Pin Layout                                                                                          | 14 |
| 4. Package               |                                                                                                           | 15 |
| 4.1. TC35870             | 68AXBG Package                                                                                            | 15 |
| 4.2. TC3587              | 78XBG Package                                                                                             | 16 |
| 5. Electrical Ch         | aracteristics                                                                                             | 17 |
| 5.1. Absolute            | Maximum Ratings                                                                                           | 17 |
| 5.2. Operatin            | g Condition                                                                                               | 17 |
| 5.3. DC Elec             | trical Specification                                                                                      | 18 |
| 6. Revision His          | tory                                                                                                      | 19 |
| RESTRICTION              | S ON PRODUCT USE                                                                                          | 20 |
|                          |                                                                                                           |    |
|                          | Table of Figures                                                                                          |    |
| Figure 1.1               | System Overview with TC358768AXBG/TC358778XBGin RGB to DSI-TX                                             |    |
| Figure 3.1<br>Figure 3.2 | TC358768AXBG 72-Pin Layout (Top View)TC358778XBG 80-Pin Layout (Top View)                                 |    |
| Figure 4.1               | TC358768AXBG P-VFBGA72-0505-0.40-001 package                                                              | 15 |
| Figure 4.2               | TC358778XB P-VFBGA80-0707-0.65-001 package                                                                | 16 |
|                          | List of Tables                                                                                            |    |
| Table 3.1                | TC358768AXBG Functional Signal List                                                                       | 0  |
| Table 3.1                | TC358768AXBG BGA 72 Pin Count Summary                                                                     |    |
| Table 3.3                | TC358778XBG Functional Signal List                                                                        | 11 |
| Table 3.4                | TC358778XBG BGA 80 Pin Count Summary                                                                      | 12 |
| Table 4.1<br>Table 4.2   | TC358768AXBG P-VFBGA72-0505-0.40-001 Mechanical Dimension<br>P-VFBGA80-0707-0.65-001 Mechanical Dimension |    |
| Table 6.1                | Revision History                                                                                          |    |

• MIPI is registered trademarks of MIPI Alliance, Inc.

#### 1 NOTICE OF DISCLAIMER

- 2 The material contained herein is not a license, either expressly or impliedly, to any IPR owned or controlled
- 3 by any of the authors or developers of this material or MIPI. The material contained herein is provided on
- 4 an "AS IS" basis and to the maximum extent permitted by applicable law, this material is provided AS IS
- 5 AND WITH ALL FAULTS, and the authors and developers of this material and MIPI hereby disclaim all
- 6 other warranties and conditions, either express, implied or statutory, including, but not limited to, any (if
- any) implied warranties, duties or conditions of merchantability, of fitness for a particular purpose, of
- 8 accuracy or completeness of responses, of results, of workmanlike effort, of lack of viruses, and of lack of
- 9 negligence.
- All materials contained herein are protected by copyright laws, and may not be reproduced, republished,
- distributed, transmitted, displayed, broadcast or otherwise exploited in any manner without the express
- 12 prior written permission of MIPI Alliance. MIPI, MIPI Alliance and the dotted rainbow arch and all related
- trademarks, tradenames, and other intellectual property are the exclusive property of MIPI Alliance and
- cannot be used without its express prior written permission.
- 15 ALSO, THERE IS NO WARRANTY OF CONDITION OF TITLE, QUIET ENJOYMENT, QUIET
- 16 POSSESSION, CORRESPONDENCE TO DESCRIPTION OR NON-INFRINGEMENT WITH REGARD
- 17 TO THIS MATERIAL OR THE CONTENTS OF THIS DOCUMENT. IN NO EVENT WILL ANY
- 18 AUTHOR OR DEVELOPER OF THIS MATERIAL OR THE CONTENTS OF THIS DOCUMENT OR
- 19 MIPI BE LIABLE TO ANY OTHER PARTY FOR THE COST OF PROCURING SUBSTITUTE
- 20 GOODS OR SERVICES, LOST PROFITS, LOSS OF USE, LOSS OF DATA, OR ANY INCIDENTAL.
- 21 CONSEQUENTIAL, DIRECT, INDIRECT, OR SPECIAL DAMAGES WHETHER UNDER
- 22 CONTRACT, TORT, WARRANTY, OR OTHERWISE, ARISING IN ANY WAY OUT OF THIS OR
- 23 ANY OTHER AGREEMENT, SPECIFICATION OR DOCUMENT RELATING TO THIS MATERIAL,
- 24 WHETHER OR NOT SUCH PARTY HAD ADVANCE NOTICE OF THE POSSIBILITY OF SUCH
- 25 DAMAGES.
- Without limiting the generality of this Disclaimer stated above, the user of the contents of this Document is
- 27 further notified that MIPI: (a) does not evaluate, test or verify the accuracy, soundness or credibility of the
- 28 contents of this Document; (b) does not monitor or enforce compliance with the contents of this Document;
- and (c) does not certify, test, or in any manner investigate products or services or any claims of compliance
- 30 with the contents of this Document. The use or implementation of the contents of this Document may
- 31 involve or require the use of intellectual property rights ("IPR") including (but not limited to) patents,
- 32 patent applications, or copyrights owned by one or more parties, whether or not Members of MIPI. MIPI
- does not make any search or investigation for IPR, nor does MIPI require or request the disclosure of any
- 34 IPR or claims of IPR as respects the contents of this Document or otherwise.
- Questions pertaining to this document, or the terms or conditions of its provision, should be addressed to:
- 36 MIPI Alliance, Inc.
- 37 c/o IEEE-ISTO
- 38 445 Hoes Lane
- 39 Piscataway, NJ 08854
- 40 Attn: Board Secretary

This Notice of Disclaimer applies to all DSI input and processing paths related descriptions throughout this document.

#### **REFERENCES**

- MIPI DSI, "mipi\_DSI\_specification\_v01-02-00, June 28, 2010"
   MIPI DCS "DRAFT mipi\_DCS\_specification\_v01-02-00\_r0-02, December 2008"
   MIPI D-PHY, "mipi\_D-PHY\_specification\_v01-00-00, May 14, 2009"
   I<sup>2</sup>C bus specification, version 2.1, January 2000, Philips Semiconductor

#### 1. Overview

The Parallel Port to MIPI® DSI (TC358768AXBG/TC358778XBG) is a bridge device that converts RGB to DSI. All internal registers can be access through I<sup>2</sup>C or SPI.



Figure 1.1 System Overview with TC358768AXBG/TC358778XBGin RGB to DSI-TX

#### 2. Features

Below are the main features supported by TC358768AXBG/TC358778XBG.

- DSI-TX Interface
  - ♦ MIPI® DSI compliant (Version 1.02.00– June 28, 2010)
    - Support DSI Video Mode data transfer
    - DCS Command for panel register access
  - ♦ Supports up to 1 Gbps per data lane
  - ♦ Supports1,2,3 or 4 data lanes
  - ♦ Supports video data formats
    - RGB888/666/565
- RGB Interface
  - ♦ Supports data formats
    - 24-bit data bus
      - > RGB888/666/565 data formats
  - ♦ Up to 166 MHz input clock
  - ♦ Support VSYNC/HSYNC polarity option (default LOW)
  - ♦ Support DE polarity option (default High)
- I<sup>2</sup>C/SPI Slave Interface (Option to select either I<sup>2</sup>C or SPI interface)
  - $\Rightarrow$  I<sup>2</sup>C Interface (when CS=L)
    - Support for normal (100 kHz), fast mode (400 kHz) and Special mode (1 MHz)
    - Configure all TC358768AXBG/TC358778XBG internal registers
    - Writing to DCS registers will trigger DCS Command transmits over DSI
  - ♦ SPI interface (when CS =H)
    - SPI interface support for up to 25 MHz operation.
    - Configure all TC358768AXBG/TC358778XBG internal registers
    - Writing to DCS registers will trigger DCS Command transmits over DSI
- GPIO signals
  - ♦ 2 GPIO signals
    - Two GPIO signals can be configured as SPI signals (SPI\_SS and SPI\_MISO)
    - Or One GPIO signal can be configured as Interrupt output signal, INT.
- System
  - ♦ Clock and power management support to achieve low power states.
- Power supply inputs
  - ♦ Core and MIPI® D-PHY: 1.2 V
  - ♦ I/O: 1.8 V to 3.3 V

- **Typical Power Consumption** 

  - WXGA @60fps: Pixel Clk: 74.25 MHz, DSIClk: 312 MHz → 66.7 mW 1080P @60fps: Pixel Clk: 148.5 MHz, DSIClk: 471 MHz → 91.4 mW

|                  | VDDC VDDIO VDDM |            | VDDMIPI    | Total    |
|------------------|-----------------|------------|------------|----------|
|                  | 1.2 V           | 3.3 V      | 1.2 V      | Power    |
| 1080P Video      | 42.8 mA         | 0. 4 mA    | 32.3 mA    |          |
| 1060F Video      | 51.36 mW        | 1.32 mW    | 38.76 mW   | 91.44 mW |
| WXGA Video       | 34.71 mA        | 0.167 mA   | 20.36 mA   |          |
| WAGA VIGEO       | 41.652 mW       | 0.551 mW   | 24.432 mW  | 66.64 mW |
| Power Down       | 0. 074 mA       | 0. 025 mA  | 0. 004 mA  |          |
| w/o PCLK, RefClk | 0. 089 mW       | 0. 0825 mW | 0. 0048 mW | 176.1 μW |

♦ Power Down Condition is achieved by turning off clock sources: PClk and RefClk.

## 3. External Pins

#### 3.1. TC358768AXBG pinout description

TC358768AXBG resides in BGA72 pin packages. The following table gives the signals of TC358768AXBG and their function.

Table 3.1 TC358768AXBG Functional Signal List

| Group          | Pin Name               | I/O      | Type | Function                                       | Note |
|----------------|------------------------|----------|------|------------------------------------------------|------|
|                | RESX                   |          | Sch  | System reset input, active low                 |      |
|                | REFCLK                 | - 1      | N    | Reference clock input (6MHz - 40MHz)           |      |
| System:        |                        |          |      | Mode Select                                    |      |
| Reset &        | MSEL                   | I        | N    | 1'b0: Test mode                                |      |
| Clock          |                        |          |      | 1'b1: Normal mode                              |      |
| (4)            |                        |          |      | Configuration Select                           |      |
|                | CS                     | I        | N    | - When CS=L, enable I <sup>2</sup> C interface |      |
|                |                        |          |      | - When CS=H, enable SPI interface              |      |
|                | MIPI_CP                |          | PHY  | MIPI-DSI clock positive                        |      |
|                | MIPI_CN                |          | PHY  | MIPI-DSI clock negative                        |      |
|                | MIPI_D0P               |          | PHY  | MIPI-DSI Data 0 positive                       |      |
|                | MIPI_D0N               |          | PHY  | MIPI-DSI Data 0 negative                       |      |
| MIPI-DSI       | MIPI_D1P               |          | PHY  | MIPI-DSI Data 1 positive                       |      |
| (10)           | MIPI_D1N               |          | PHY  | MIPI-DSI Data 1 negative                       |      |
|                | MIPI_D2P               |          | PHY  | MIPI-DSI Data 2 positive                       |      |
|                | MIPI_D2N               |          | PHY  | MIPI-DSI Data 2 negative                       |      |
|                | MIPI_D3P               |          | PHY  | MIPI-DSI Data 3 positive                       |      |
|                | MIPI_D3N               |          | PHY  | MIPI-DSI Data 3 negative                       |      |
| I2C            | I2C_SCL                | OD       | Sch  | I <sup>2</sup> C serial clock or SPI_SCLK      | 4 mA |
| (2)            | I2C_SDA                | OD       | Sch  | I <sup>2</sup> C serial data or SPI_MOSI       | 4 mA |
|                |                        |          |      | Parallel Port Input Data                       |      |
|                | PD[23:0]               | 1        | N    | Note: PD[23:16] can be configure to be         |      |
| Parallel       |                        |          |      | GPIO[10:3]                                     |      |
| Port IF        | VSYNC                  | I        | N    | Parallel port VSYNC signal                     |      |
| (28)           | HSYNC                  |          | N    | Parallel port HSYNC signal                     |      |
|                | DE                     | ı        | N    | Parallel Port DE signal                        |      |
|                | PCLK                   | <u> </u> | N    | Parallel Port Clock signal                     |      |
|                |                        |          |      | GPIO[2:1] signals                              |      |
| GPIO           |                        |          |      | - (GPIO[1] option to become                    |      |
| (2)            | GPIO[2:1]              | I/O      | N    | SPI_SSor INT signal)                           | 4 mA |
| (-)            |                        |          |      | - (GPIO[2] option to become                    |      |
|                | 1/222/1/21/2           |          |      | SPI_MISO signal)                               |      |
|                | VDDC (1.2 V)           | NA       |      | VDD for Internal Core (3)                      |      |
| POWER<br>(9)   | VDDIO (1.8 V-3.3<br>V) | NA       |      | VDDIO is for IO power supply (4)               |      |
|                | VDD_MIPI (1.2<br>V)    | NA       |      | VDD for the MIPI (2)                           |      |
| GROUND<br>(17) | VSS                    | NA       |      | Ground                                         |      |

## 3.2. TC358768AXBG BGA72 Pin Count Summary

Table 3.2 TC358768AXBG BGA 72 Pin Count Summary

| Group Name       | Pin Count | Notes                   |
|------------------|-----------|-------------------------|
| SYSTEM           | 4         |                         |
| MIPI-DSI         | 10        |                         |
| I2C IF           | 2         |                         |
| GPIO             | 2         |                         |
| Parallel Port IF | 28        |                         |
| POWER            | 9         | IO, MIPI and Core Power |
| GROUND           | 17        |                         |
| TOTAL            | 72        |                         |

## 3.3. TC358778XBG pinout description

TC358778XBG resides in BGA80 pin packages. The following table gives the signals of TC358778XBG and their function.

Table 3.3 TC358778XBG Functional Signal List

| Group                       | Pin Name               | I/O | Type | Function                                                                                                        | Note |
|-----------------------------|------------------------|-----|------|-----------------------------------------------------------------------------------------------------------------|------|
|                             | RESX                   | I   | Sch  | System reset input, active low                                                                                  |      |
|                             | REFCLK                 | I   | N    | Reference clock input (6MHz - 40MHz)                                                                            |      |
| System:<br>Reset &<br>Clock | MSEL                   | I   | N    | Mode Select 1'b0: Test mode 1'b1: Normal mode                                                                   |      |
| (4)                         | CS                     | ı   | N    | Configuration Select - When CS=L, enable I <sup>2</sup> C interface - When CS=H, enable SPI interface           |      |
|                             | MIPI_CP                |     | PHY  | MIPI-DSI clock positive                                                                                         |      |
|                             | MIPI_CN                |     | PHY  | MIPI-DSI clock negative                                                                                         |      |
|                             | MIPI_D0P               |     | PHY  | MIPI-DSI Data 0 positive                                                                                        |      |
|                             | MIPI_D0N               |     | PHY  | MIPI-DSI Data 0 negative                                                                                        |      |
| MIPI-DSI                    | MIPI_D1P               |     | PHY  | MIPI-DSI Data 1 positive                                                                                        |      |
| (10)                        | MIPI_D1N               |     | PHY  | MIPI-DSI Data 1 negative                                                                                        |      |
|                             | MIPI_D2P               |     | PHY  | MIPI-DSI Data 2positive                                                                                         |      |
|                             | MIPI_D2N               |     | PHY  | MIPI-DSI Data 2negative                                                                                         |      |
|                             | MIPI_D3P               |     | PHY  | MIPI-DSI Data 3positive                                                                                         |      |
|                             | MIPI_D3N               |     | PHY  | MIPI-DSI Data 3 negative                                                                                        |      |
| I2C IF                      | I2C_SCL                | OD  | Sch  | I <sup>2</sup> C serial clock or SPI_SCLK                                                                       | 4 mA |
| (2)                         | I2C_SDA                | OD  | Sch  | I <sup>2</sup> C serial data or SPI_MOSI                                                                        | 4 mA |
| Parallel                    | PD[23:0]               | I   | N    | Parallel Port Input Data<br>Note: PD[23:16] can be configure to be GPIO[10:3]                                   |      |
| Parallel<br>Port IF         | VSYNC                  |     | N    | Parallel port VSYNC signal                                                                                      |      |
| (28)                        | HSYNC                  | ı   | N    | Parallel port HSYNC signal                                                                                      |      |
| (20)                        | DE                     | I   | N    | Parallel Port DE signal                                                                                         |      |
|                             | PCLK                   | I   | N    | Parallel Port Clock signal                                                                                      |      |
| GPIO<br>(2)                 | GPIO[2:1]              | I/O | N    | GPIO[2:1] signals - (GPIO[1] option to become SPI_SSor INT signal) - (GPIO[2] option to become SPI_MISO signal) | 4 mA |
|                             | VDDC (1.2V)            | NA  |      | VDD for Internal Core (3)                                                                                       |      |
| POWER<br>(9)                | VDDIO (1.8V -<br>3.3V) | NA  |      | VDDIO is for IO power supply (4)                                                                                |      |
|                             | VDD_MIPI (1.2V)        | NA  |      | VDD for the MIPI (2)                                                                                            |      |
| GROUND<br>(25)              | VSS                    | NA  |      | Ground                                                                                                          |      |

## 3.4. TC358778XBG BGA80 Pin Count Summary

Table 3.4 TC358778XBG BGA 80 Pin Count Summary

| Group Name       | Pin Count | Notes                   |
|------------------|-----------|-------------------------|
| SYSTEM           | 4         |                         |
| MIPI-DSI         | 10        |                         |
| I2C IF           | 2         |                         |
| GPIO             | 2         |                         |
| Parallel Port IF | 28        |                         |
| POWER            | 9         | IO, MIPI and Core Power |
| GROUND           | 25        |                         |
| TOTAL            | 80        |                         |

## 3.5. TC358768AXBG Pin Layout

| A1   | A2   | А3         | A4   | <b>A</b> 5 | A6    | A7         | A8       | А9         |
|------|------|------------|------|------------|-------|------------|----------|------------|
| VSS  | PD17 | PD19       | PD21 | PD23       | GPIO2 | I2C_SCL    | MSEL     | VSS        |
| В1   | В2   | В3         | В4   | В5         | В6    | В7         | В8       | В9         |
| VDDC | PD16 | PD18       | PD20 | PD22       | GPIO1 | I2C_SDA    | RESX     | VDDIO      |
| C1   | C2   | C3         | C4   | C5         | C6    | <b>C</b> 7 | C8       | C9         |
| PD15 | PD14 | VSS        | VSS  | VSS        | VSS   | VDD_MIPI   | MIPI_D3P | MIPI_D3N   |
| D1   | D2   | D3         |      |            |       | D7         | D8       | D9         |
| PD13 | PD12 | VSS        |      |            |       | VSS        | MIPI_D2P | MIPI_D2N   |
| E1   | E2   | <b>E</b> 3 |      |            |       | E7         | E8       | E9         |
| VSS  | VSS  | VDDC       |      |            |       | VDD_MIPI   | MIPI_CP  | MIPI_CN    |
| F1   | F2   | F3         |      |            |       | F7         | F8       | F9         |
| VSS  | VSS  | VSS        |      |            |       | VSS        | MIPI_D1P | MIPI_D1N   |
| G1   | G2   | G3         | G4   | G5         | G6    | G7         | G8       | G9         |
| PD11 | PD10 | VDDIO      | VSS  | VSS        | VDDIO | VDDIO      | MIPI_D0P | MIPI_D0N   |
| H1   | H2   | Н3         | Н4   | Н5         | Н6    | Н7         | Н8       | Н9         |
| VDDC | PD8  | PD6        | PD4  | PD2        | PD0   | PCLK       | DE       | CS         |
| J1   | J2   | J3         | J4   | J5         | J6    | J7         | J8       | <b>J</b> 9 |
| VSS  | PD9  | PD7        | PD5  | PD3        | PD1   | REFCLK     | VSYNC    | HSYNC      |

Figure 3.1 TC358768AXBG 72-Pin Layout (Top View)

## 3.6. TC358778XBG Pin Layout

| A1    | A2         | А3         | A4   | <b>A</b> 5 | <b>A</b> 6 | A7         | A8      | A9       | A10         |
|-------|------------|------------|------|------------|------------|------------|---------|----------|-------------|
| vss   | PD17       | PD19       | PD21 | PD23       | GPIO2      | VDDC       | I2C_SCL | MSEL     | VSS         |
| B1    | <b>B</b> 2 | В3         | B4   | <b>B</b> 5 | <b>B</b> 6 | В7         | B8      | B9       | B10         |
| VDDC  | PD16       | PD18       | PD20 | PD22       | GPIO1      | vss        | I2C_SDA | RESX     | VDDIO       |
| C1    | C2         | <b>C</b> 3 | C4   | <b>C</b> 5 | C6         | <b>C</b> 7 | C8      | C9       | C10         |
| PD15  | PD14       |            |      |            |            |            |         | MIPI_D3P | MIPI_D3N    |
| D1    | D2         | <b>D</b> 3 | D4   | <b>D</b> 5 | D6         | D7         | D8      | D9       | D10         |
| PD13  | PD12       |            | VSS  | VSS        | VSS        | VSS        |         | MIPI_D2P | MIPI_D2N    |
| E1    | E2         | <b>E</b> 3 | E4   | <b>E</b> 5 | <b>E</b> 6 | E7         | E8      | E9       | E10         |
| PD11  | PD10       |            | vss  | vss        | vss        | vss        |         | vss      | VDD_MIPI    |
| F1    | F2         | F3         | F4   | <b>F</b> 5 | F6         | F7         | F8      | F9       | F10         |
| PD9   | PD8        |            | VSS  | VSS        | VSS        | vss        |         | MIPI_CP  | MIPI_CN     |
| G1    | G2         | G3         | G4   | <b>G</b> 5 | G6         | G7         | G8      | G9       | <b>G</b> 10 |
| PD7   | PD6        |            | VSS  | VSS        | VSS        | VSS        |         | MIPI_D1P | MIPI_D1N    |
| H1    | H2         | Н3         | H4   | H5         | H6         | H7         | Н8      | Н9       | H10         |
| VDDIO | VSS        |            |      |            |            |            |         | VSS      | VDD_MIPI    |
| J1    | J2         | J3         | J4   | J5         | J6         | J7         | J8      | J9       | J10         |
| PD4   | PD2        | PD0        | vss  | vss        | PCLK       | DE         | cs      | MIPI_D0P | MIPI_DON    |
| K1    | K2         | K3         | K4   | K5         | K6         | K7         | K8      | K9       | K10         |
| PD5   | PD3        | PD1        | VDDC | VDDIO      | REFCLK     | VSYNC      | HSYNC   | VDDIO    | VSS         |

Figure 3.2 TC358778XBG 80-Pin Layout (Top View)

# 4. Package

#### 4.1. TC358768AXBG Package

The packages for TC358768AXBG is described in the figure below.

P-VFBGA72-0505-0.40-001 "Unit.mm"





Weight: 32.0 mg (Typ.)

Figure 4.1 TC358768AXBG P-VFBGA72-0505-0.40-001 package

Table 4.1 TC358768AXBG P-VFBGA72-0505-0.40-001 Mechanical Dimension

| Dimension          | Min     | Тур.                          | Max     |
|--------------------|---------|-------------------------------|---------|
| Solder ball pitch  | -       | 0.4 mm                        | -       |
| Solder ball height | 0.15 mm | 0.2 mm                        | 0.25 mm |
| Package dimension  | =       | $4.5 \times 4.5 \text{ mm}^2$ | -       |
| Package height     | -       | -                             | 1.0 mm  |

#### **4.2. TC358778XBG Package**

The package for TC358778XBG is described in the figure below.

P-VFBGA80-0707-0.65-001 "Unit:mm"



Figure 4.2 TC358778XB P-VFBGA80-0707-0.65-001 package

Table 4.2 P-VFBGA80-0707-0.65-001 Mechanical Dimension

| Dimension          | Min     | Тур.                          | Max     |
|--------------------|---------|-------------------------------|---------|
| Solder ball pitch  | -       | 0.65 mm                       | -       |
| Solder ball height | 0.20 mm | 0.25 mm                       | 0.30 mm |
| Package dimension  | -       | $7.0 \times 7.0 \text{ mm}^2$ | -       |
| Package height     | =       | -                             | 1.0 mm  |

# 5. Electrical Characteristics

## **5.1. Absolute Maximum Ratings**

VSS= 0V reference

| Parameter                               | Symbol               | Rating               | Unit |
|-----------------------------------------|----------------------|----------------------|------|
| Supply voltage<br>(1.8V - Digital IO)   | VDDIO                | -0.3 to +3.9         | V    |
| Supply voltage<br>(1.2V – Digital Core) | VDDC                 | -0.3 to +1.8         | V    |
| Supply voltage<br>(1.2V – MIPI PHY)     | VDD_MIPI             | -0.3 to +1.8         | V    |
| Input voltage<br>(DSI IO)               | V <sub>IN_DSI</sub>  | -0.3 to VDD_MIPI+0.3 | V    |
| Output voltage<br>(DSI IO)              | V <sub>OUT_DSI</sub> | -0.3 to VDD_MIPI+0.3 | V    |
| Input voltage<br>(Digital IO)           | V <sub>IN_IO</sub>   | -0.3 to VDDIO+0.3    | V    |
| Output voltage<br>(Digital IO)          | V <sub>OUT_IO</sub>  | -0.3 to VDDIO+0.3    | V    |
| Junction temperature                    | Tj                   | 125                  | °C   |
| Storage temperature                     | Tstg                 | -40 to +125          | °C   |

## **5.2. Operating Condition**

VSS= 0 V reference

| Parameter                                                        | Symbol   | Min  | Тур. | Max  | Unit      |
|------------------------------------------------------------------|----------|------|------|------|-----------|
| Supply voltage (1.8V – Digital IO)                               | VDDIO    | 1.65 | 1.8  | 1.95 | V         |
| Supply voltage (3.3V – Digital IO)                               | VDDIO    | 3.0  | 3.3  | 3.6  | V         |
| Supply voltage (1.2V – Digital Core)                             | VDDC     | 1.1  | 1.2  | 1.3  | V         |
| Supply voltage (1.2V – MIPI PHY)                                 | VDD_MIPI | 1.1  | 1.2  | 1.3  | V         |
| Operating temperature (ambient temperature with voltage applied) | Та       | -30  | +25  | +85  | °C        |
| Supply Noise Voltage                                             | $V_{SN}$ | -    | -    | 100  | $mV_{pp}$ |

## 5.3. DC Electrical Specification

| Parameter                                                                                                                                                        | Symbol                  | Min       | Тур. | Max       | Unit |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-----------|------|-----------|------|
| Input voltage, High level input Note1                                                                                                                            | $V_{IH}$                | 0.7 VDDIO | -    | VDDIO     | V    |
| Input voltage, Low level input Note1                                                                                                                             | V <sub>IL</sub>         | 0         | -    | 0.3 VDDIO | V    |
| Input voltage High level CMOS Schmitt Trigger Note1,2                                                                                                            | $V_{IHS}$               | 0.7 VDDIO | -    | VDDIO     | V    |
| Input voltage Low level CMOS Schmitt Trigger Note1,2                                                                                                             | $V_{ILS}$               | 0         | ı    | 0.3 VDDIO | V    |
| Output voltage High level <sup>Note1, Note2</sup> (Condition: I <sub>OH</sub> = -0.4 mA)                                                                         | $V_{OH}$                | 0.8 VDDIO | -    | VDDIO     | V    |
| Output voltage Low level <sup>Note1, Note2</sup> (Condition: IOL = 2 mA)                                                                                         | $V_{OL}$                | 0         | -    | 0.2 VDDIO | V    |
| Input leak current, High level (Normal IO or Pull-up IO) (Condition: V <sub>IN</sub> = +VDDIO, VDDIO = 3.6 V)                                                    | I <sub>ILH1</sub> Note3 | -10       | -    | 10        | μΑ   |
| Input leak current, High level (Pull-down IO)                                                                                                                    | I <sub>ILH2</sub> Note3 | -         | -    | 100       | μA   |
| (Condition: V <sub>IN</sub> = +VDDIO, VDDIO = 3.6 V) Input leak current, Low level (Normal IO or Pull-down IO) (Condition: V <sub>IN</sub> = 0 V, VDDIO = 3.6 V) | I <sub>ILL1</sub> Note4 | -10       | -    | 10        | μA   |
| Input leak current, Low level (Pull-up IO) (Condition: V <sub>IN</sub> = 0 V, VDDIO = 3.6 V)                                                                     | I <sub>ILL2</sub> Note4 | -         | -    | 200       | μΑ   |

Note 1: Each power source is operating within recommended operation condition.

Note 2: Current output value is specified to each IO buffer individually. Output voltage changes with output current value.

Note 3: Normal pin or Pull-up IO pin applied VDDIO supply voltage to Vin (input voltage)

Note 4: Normal pin or Pull-down IO pin applied VSSIO (0V) to Vin (input voltage)

# 6. Revision History

**Table 6.1 Revision History** 

| Revision | Date       | Description    |
|----------|------------|----------------|
| 1.11     | 2014-05-28 | Newly released |



#### RESTRICTIONS ON PRODUCT USE

- Toshiba Corporation, and its subsidiaries and affiliates (collectively "TOSHIBA"), reserve the right to make changes to the information in this document, and related hardware, software and systems (collectively "Product") without notice.
- This document and any information herein may not be reproduced without prior written permission from TOSHIBA. Even with TOSHIBA's written permission, reproduction is permissible only if reproduction is without alteration/omission.
- Though TOSHIBA works continually to improve Product's quality and reliability, Product can malfunction or fail. Customers are responsible for complying with safety standards and for providing adequate designs and safeguards for their hardware, software and systems which minimize risk and avoid situations in which a malfunction or failure of Product could cause loss of human life, bodily injury or damage to property, including data loss or corruption. Before customers use the Product, create designs including the Product, or incorporate the Product into their own applications, customers must also refer to and comply with (a) the latest versions of all relevant TOSHIBA information, including without limitation, this document, the specifications, the data sheets and application notes for Product and the precautions and conditions set forth in the "TOSHIBA Semiconductor Reliability Handbook" and (b) the instructions for the application with which the Product will be used with or for. Customers are solely responsible for all aspects of their own product design or applications, including but not limited to (a) determining the appropriateness of the use of this Product in such design or applications; (b) evaluating and determining the applicability of any information contained in this document, or in charts, diagrams, programs, algorithms, sample application circuits, or any other referenced documents; and (c) validating all operating parameters for such designs and applications. TOSHIBA ASSUMES NO LIABILITY FOR CUSTOMERS' PRODUCT DESIGN OR APPLICATIONS.
- PRODUCT IS NEITHER INTENDED NOR WARRANTED FOR USE IN EQUIPMENTS OR SYSTEMS THAT REQUIRE
  EXTRAORDINARILY HIGH LEVELS OF QUALITY AND/OR RELIABILITY, AND/OR A MALFUNCTION OR FAILURE OF WHICH
  MAY CAUSE LOSS OF HUMAN LIFE, BODILY INJURY, SERIOUS PROPERTY DAMAGE AND/OR SERIOUS PUBLIC IMPACT
  ("UNINTENDED USE"). Except for specific applications as expressly stated in this document, Unintended Use includes, without
  limitation, equipment used in nuclear facilities, equipment used in the aerospace industry, medical equipment, equipment used for
  automobiles, trains, ships and other transportation, traffic signaling equipment, equipment used to control combustions or explosions,
  safety devices, elevators and escalators, devices related to electric power, and equipment used in finance-related fields. IF YOU USE
  PRODUCT FOR UNINTENDED USE, TOSHIBA ASSUMES NO LIABILITY FOR PRODUCT. For details, please contact your
  TOSHIBA sales representative.
- . Do not disassemble, analyze, reverse-engineer, alter, modify, translate or copy Product, whether in whole or in part.
- Product shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any
  applicable laws or regulations.
- The information contained herein is presented only as guidance for Product use. No responsibility is assumed by TOSHIBA for any infringement of patents or any other intellectual property rights of third parties that may result from the use of Product. No license to any intellectual property right is granted by this document, whether express or implied, by estoppel or otherwise.
- ABSENT A WRITTEN SIGNED AGREEMENT, EXCEPT AS PROVIDED IN THE RELEVANT TERMS AND CONDITIONS OF SALE
  FOR PRODUCT, AND TO THE MAXIMUM EXTENT ALLOWABLE BY LAW, TOSHIBA (1) ASSUMES NO LIABILITY
  WHATSOEVER, INCLUDING WITHOUT LIMITATION, INDIRECT, CONSEQUENTIAL, SPECIAL, OR INCIDENTAL DAMAGES OR
  LOSS, INCLUDING WITHOUT LIMITATION, LOSS OF PROFITS, LOSS OF OPPORTUNITIES, BUSINESS INTERRUPTION AND
  LOSS OF DATA, AND (2) DISCLAIMS ANY AND ALL EXPRESS OR IMPLIED WARRANTIES AND CONDITIONS RELATED TO
  SALE, USE OF PRODUCT, OR INFORMATION, INCLUDING WARRANTIES OR CONDITIONS OF MERCHANTABILITY, FITNESS
  FOR A PARTICULAR PURPOSE, ACCURACY OF INFORMATION, OR NONINFRINGEMENT.
- Do not use or otherwise make available Product or related software or technology for any military purposes, including without limitation, for the design, development, use, stockpiling or manufacturing of nuclear, chemical, or biological weapons or missile technology products (mass destruction weapons). Product and related software and technology may be controlled under the applicable export laws and regulations including, without limitation, the Japanese Foreign Exchange and Foreign Trade Law and the U.S. Export Administration Regulations. Export and re-export of Product or related software or technology are strictly prohibited except in compliance with all applicable export laws and regulations.
- Please contact your TOSHIBA sales representative for details as to environmental matters such as the RoHS compatibility of Product.
   Please use Product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. TOSHIBA ASSUMES NO LIABILITY FOR DAMAGES OR LOSSES
   OCCURRING AS A RESULT OF NONCOMPLIANCE WITH APPLICABLE LAWS AND REGULATIONS.