

# External memory code execution on STM32F7x0 Value line, STM32H750 Value line and STM32H7B0 Value line MCUs

#### Introduction

There is an increased demand for applications able to support new and complex features, and as a consequence there is an increased demand for devices with a bigger Flash-memory area.

The use of external Flash memory provides higher storage capabilities with comparable performance levels while supplying a cost efficient solution for the demand of an increased Flash-memory area.

The STM32F7x0 Value line, the STM32H750 Value line and the STM32H7B0 Value line devices respond to the market demand with a reduced inner Flash-memory area.

This application note describes the steps needed to build an application with code execution from external memory on these Value line devices.

It provides details on how to boot from internal Flash memory, and then jump to user-application execution from an external memory.

#### **Related documents**

Available from the STMicroelectronics website at www.st.com:

- STM32Cube MCU Package for STM32F7 Series with HAL, low-layer drivers and dedicated middleware databrief (DB2601)
- STM32Cube MCU Package for STM32H7 Series with HAL and dedicated middleware databrief (DB3259)
- STM32F75xxx and STM32F74xxx advanced Arm®-based 32-bit MCUs reference manual (RM0385)
- STM32H743/753 advanced Arm®-based 32-bit MCUs reference manual (RM0433)
- STM32H7A3/B3 and STM32H7B0 Value line advanced Arm®-based 32-bit MCUs reference manual (RM0455)
- STM32F7 Series system architecture and performance application note (AN4667)
- Quad-SPI (QSPI) interface on STM32 microcontrollers application note (AN4760)
- Getting started with STM32H7x3 hardware development application note (AN4938)
- Getting started with STM32F7 Series MCU hardware development application note (AN4661)
- Octo-SPI (OSPI) interface on STM32 microcontrollers application note (AN5050)
- STM32CubeProgrammer software description user manual (UM2337)
- Evaluation board with STM32H7B3LI MCU user manual (UM2662)



### 1 General information

This document applies to  $\mbox{Arm}^{\mbox{\scriptsize le}}\mbox{-based devices}.$ 

Note: Arm is a registered trademark of Arm Limited (or its subsidiaries) in the US and/or elsewhere.

arm

AN5188 - Rev 2 page 2/21



### 2 External memory code execution overview

#### 2.1 External memory code execution principle

The STM32CubeF7 v1.12.0 and the STM32CubeH7 v1.7.0 firmware packages provide several applications to demonstrate how to boot from internal Flash memory and how to configure the external memories and jump to user application (located on the external memory). Two possible use cases are available: XiP and BootROM.

- The XiP use case is intended for "eXecute in Place" from external Flash memory (QSPI/OSPI or FMC-NOR Flash memory). The user-application code must be linked with the target execution memory-address (external QSPI/OSPI or FMC-NOR Flash memory).
- The BootROM use case is intended to demonstrate how to boot from the internal Flash memory, configure
  the external RAM memories (SDRAM or SRAM), copy user-application binary from the code storage area
  (an SDCARD or an SPI-Flash memory) to the external SDRAM or external SRAM, and then jump to the user
  application. The user-application code must be linked with the target execution memory address (external
  SDRAM or SRAM).

The applications described in the table below are available on the firmware package under \Applications \ExtMem\_CodeExecution for the following boards:

- 32F723EDISCOVERY board for the STM32F730 devices
- STM32756G-EVAL board for the STM32F750 devices
- STM32H743I-EVAL board for the STM32H750 devices
- STM32H7B3I\_EVAL and STM32H7B3I-DK board for the STM32H7B0 devices

Application

Shows how to boot from internal Flash memory, configure external memories and then jump to user application located on external memory.

The user can select QSPI/OSPI Flash memory, FMC-NOR Flash memory, external SDRAM or external SRAM for code execution.

ExtMem\_Application\LedToggling

Sample application running from external Flash memory (QSPI/OSPI Flash memory or FMC-NOR Flash memory), external SRAM or external SDRAM

Sample FreeRTOS application with execution from external Flash memory (QSPI/OSPI Flash memory or FMC-NOR Flash memory), external SRAM or external SDRAM

Table 1. Application details

The *external memory boot* application is in charge of initializing the required resources to make the external memories available and ready to use. This application initializes the required resources as per the user configuration (see Section 3.3 Configuration).

The *external memory boot* application must setup the main stack pointer and configure the application to be executed on external memory. This type of boot schema enables the support of sizable user applications.

AN5188 - Rev 2 page 3/21



The external memory boot application ensures that any resources that are no longer needed after the setup phase are reset or free before jumping to the user application. The figure below presents an overview of this boot schema.



Figure 1. External memory code boot schema

AN5188 - Rev 2 page 4/21



### 2.2 External memory boot application description

The external memory boot application contains a set of source files on the STM32CubeF7/H7 package which is tailored to match the supported configuration for each hardware platform.

For the STM32H7B0 Value line devices, the settings of the clock and GPIO for the external memories are done within the BSP drivers for each memory. The qspi.c file is replaced by ospi.c file.

The figure below shows an example of the superset of all files for all the supported configurations.

Figure 2. External memory boot application superset of source files



AN5188 - Rev 2 page 5/21



### 3 Supported boot model

The application supports two types of execution models:

- Execute in place support (XiP support)
- BootROM support

The users must select the configuration matching their needs by tuning the *memory.h* header file.

#### 3.1 Execute in place (XiP) support

The XiP model is based on code execution directly from the external non-volatile memory that is used for code storage. This execution model requires memory-mapped support to grant the CPU with direct access to the executed-code user application. The XiP model is available on external NOR/QSPI/OSPI Flash memory through the FMC/QSPI/OSPI interfaces.

Based on the user configuration in the *memory.h* file, the *External memory boot* application configures **one** of the following volatile memories: SDRAM, SRAM, PSRAM or internal SRAM. In this model the volatile memory is used for data only.

The following flowchart illustrates the operational flow for the XiP model.



Figure 3. XiP model operational flow

AN5188 - Rev 2 page 6/21



#### 3.2 BootROM support

The BootROM model is based on code execution from a chosen volatile memory. This execution model is suitable when binary data is stored in a memory that has no memory-mapped interface (like for SDCARD). This model is also suitable when binary data is stored in a memory with low throughput (like for SPI-NOR (emulated using QSPI/OSPI with 1- line)).

Based on the user configuration in the *memory.h* file, the *external memory boot* application configures **two** of the following volatile memories: SDRAM, SRAM, PSRAM or internal SRAM. In this model, binary data is copied from a non-volatile memory to one volatile memory prior to the execution by the *external memory boot* application. The second volatile memory is used for data.

The following flowchart illustrates the operational flow for the BootROM model.



Figure 4. BootROM model operational flow

AN5188 - Rev 2 page 7/21





### 3.3 Configuration

The user configuration is defined by the following *defines*:

- **DATA\_AREA:** it is used to specify the volatile memory that is used for data holding. Supported memories (depending on the board used) are:
  - USE\_EXTERNAL\_SDRAM: external SDRAM is used for data holding
  - USE EXTERNAL SRAM: external SRAM is used for data holding
  - USE EXTERNAL PSRAM: external PSRAM is used for data holding
  - USE INTERNAL SRAM: internal SRAM is used for data holding
- CODE\_AREA: it is used to specify the execution location of the user application. This area can be a volatile
  memory for the BootROM schemas or a non-volatile for the XiP schemas. The supported memories
  (depending on the hardware used) are:
  - XiP model: BINARY AREA must be undefined:
    - USE QSPI: QSPI Flash is used for code execution
    - USE\_OSPI: OSPI Flash is used for code execution
    - USE NOR: FMC-NOR is used for code execution
  - BootROM model: BINARY AREA must be defined
    - USE EXTERNAL SDRAM: external SDRAM is used for code execution
    - USE EXTERNAL SRAM: external SRAM is used for code execution
    - USE\_EXTERNAL\_PSRAM: external PSRAM is used for code execution
    - USE\_INTERNAL\_SRAM: internal SRAM is used for code execution
- **BINARY\_AREA:** is defined in the BootROM model only. It is used to specify the location of the binary containing the user application. Additional *defines* are needed depending on the chosen configuration. Supported memories (depending on the hardware used):
  - USE\_SPI\_NOR: SPI NOR Flash is used for binary storage
    - BINARY\_BASE\_OFFSET: offset of the binary within SPI NOR Flash
    - BINARY SIZE: size of the binary image
  - USE SDCARD: SDCard is used for binary storage
    - BINARY\_FILENAME: name of the binary file to be executed

The user must make sure that the selected memories contain code and data to cover at least a proper user application startup. Afterwards, the user application can initialize any other memory needed.

AN5188 - Rev 2 page 8/21



### 3.4 Summary of external memories part numbers

The following table summarizes the part numbers of the external memories used versus the board and boot model. As there is not a dedicated board for devices of STM32F7x0 Value line, STM32H750 Value line and the STM32H7B0 Value line, the boards (with compatible devices) that are used are:

- 32F723EDISCOVERY is used to emulate the STM32F730 devices.
- STM32F756G-EVAL is used to emulate the STM32F750 devices.
- STM32H743I-EVAL is used to emulate the STM32H750 devices.
- STM32H7B3I-EVAL and STM32H7B3I-DK are used to emulate the STM32H7B0 devices.

Table 2. External memories used on each board by boot model

| Boot<br>model      | Memory                                       | 32F723EDISCOVER<br>Y with STM32F730<br>devices    | STM32756G-EVAL<br>with STM32F750<br>devices         | STM32H743I-EVAL<br>with STM32H750<br>devices                                                                                             | STM32H7B3I-EVAL<br>with STM32H7B0<br>devices               | STM32H7B3I-DK<br>with STM32H7B0<br>devices                 |
|--------------------|----------------------------------------------|---------------------------------------------------|-----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|------------------------------------------------------------|
| XiP<br>BootRO<br>M | QSPI:OSPI<br>Flash<br>memory                 | MX25L51245GZ2I-08<br>G<br>(bus width : 4 lines)   | N25Q512A13GSF4<br>0E<br>(bus width : 4 lines)       | Two Quad-SPI Flash<br>MT25QL512ABB8ESF-<br>0SIT<br>Or<br>One twin Quad-SPI<br>Flash<br>MT25TL01GHBB8ESF<br>-0SIT<br>(bus width: 8 lines) | Octo-SPI Flash NOR<br>MX25LM51245G<br>(bus width: 8 lines) | Octo-SPI Flash NOR<br>MX25LM51245G<br>(bus width: 8 lines) |
|                    | NOR Flash<br>memory<br>(on FMC)              | -                                                 | PC28F128M29EWL<br>A<br>(bus width: 16-bit)          | MT28EW128ABA1L<br>PC-0SI T                                                                                                               | MT28EW128ABA1LP<br>C-0SIT                                  | -                                                          |
|                    | SPI-NOR<br>(emulated<br>with QSPI 1<br>line) | -                                                 | N25Q512A13GSF4<br>0E<br>(bus width : 2 lines)       | Two Quad-SPI Flash<br>MT25QL512ABB8ESF-<br>0SIT<br>Or<br>One twin Quad-SPI<br>Flash<br>MT25TL01GHBB8ESF<br>-0SIT<br>(bus width: 2 lines) | Octo-SPI Flash NOR<br>MX25LM51245G<br>(bus width: 1 line)  | Octo-SPI Flash NOR<br>MX25LM51245G<br>(bus width: 1 line)  |
|                    | SDCARD                                       | -                                                 | Native support                                      | Transceiver<br>IP4856CX25/<br>C_Module_REV                                                                                               | HSP051-4M10                                                | HSP051-4M10                                                |
| Volatile<br>memory | Internal<br>SRAM                             | Native support                                    | Native support                                      | Native support                                                                                                                           | Native support                                             | Native support                                             |
|                    | External<br>SRAM                             | -                                                 | IS61WV102416BL L<br>-10ML I<br>(bus width : 16-bit) | IS61WV102416BL L<br>-10ML I<br>(bus width : 16-bit)                                                                                      | IS42S32800J-6BLI<br>(bus width : 32-bit)                   | -                                                          |
|                    | External<br>SDRAM                            | -                                                 | IS42S32800G-6BL I<br>(bus width : 32-bit)           | IS42S32800G-6BL I<br>(bus width : 32-bit)                                                                                                | IS42S32800J-6BLI<br>(bus width : 32-bit)                   | IS42S32800J-6BLI<br>(bus width : 16-bit)                   |
|                    | External<br>PSRAM                            | IS66WV51216EBLL-5<br>5BLI<br>(bus width : 16-bit) | -                                                   | -                                                                                                                                        | -                                                          | -                                                          |

AN5188 - Rev 2 page 9/21



#### 4 Resources constraints to be considered

Any resources that are no longer needed after initialization (interruption, ongoing transfers, unused pins) must be released before jumping to the user application. This must be done to avoid an extra power consumption and to limit any interference with the user application. Especially for the BootROM model, as the peripherals used for binary storage are no longer required, they must be reset.

The user must consider the amount of resources used by the *external memory boot* application in order to ensure that the external memory interface remains up and running. The resources constraints are linked to:

- The allocation and configuration of the pins
- The configuration of the interface (QSPI/OSPI IP register must not be modified, the FMC IP register can be partially updated)
- The RCC configuration to avoid IP reset clock disabling and clock frequency/source update in a harmful way.

The pin allocation table below is provided as reference and is valid for a pin selection according to the used board. Other pin selection could be used based on the available alternate functions.

AN5188 - Rev 2 page 10/21



Table 3. Pins allocated for each memory by board

| Memory/<br>board                | 32F723EDISCOVERY<br>with STM32F730<br>devices                                                                   | STM32756G-EVAL<br>with STM32F750<br>devices                                                                                                                   | STM32H743I-EVAL<br>with STM32H750<br>devices                                                                                                                      | STM32H7B3I-EVAL<br>with STM32H7B0<br>devices                                                                                               | STM32H7B3I-DK with<br>STM32H7B0 devices                                                                                                |
|---------------------------------|-----------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| QSPI/OSPI<br>Flash<br>memory    | PB(6, 2), PC(9,10),<br>PE2, PD13                                                                                | PB(6, 2), PF(8, 9, 8, 6)                                                                                                                                      | PB2, PG(6,9,14),<br>PF(6,7,8,9), PH(2,3),<br>PC11                                                                                                                 | PG(6,14), PF(8, 9,7,<br>6), PC(1,5), PH3, PD6,<br>PB2                                                                                      | PG(6,9), PB2,<br>PD(11,7), PF(9,7,6),<br>PC(1,5), PH3                                                                                  |
| NOR Flash<br>memory (on<br>FMC) | -                                                                                                               | PD(0,1,4,5,6,7,8,9,10,1<br>1,12,13,14,15)<br>PE(2,3,4,5,6,7,8,9,10,1<br>1,12,13,14,15)<br>PF(0,1,2,3,4,5,12,13,14<br>,15)<br>PG(0,1,2,3,4,5)                  | PD(0,1,4,5,6,7,8,9,10,1<br>1,12,13,14,15)<br>PE(2,3,4,5,6,7,8,9,10,1<br>1,12,13,14,15)<br>PF(0,1,2,3,4,5,12,13,14<br>,15)<br>PG(0,1,2,3,4,5)                      | PC(6,7),<br>PD(0,1,4,5,8,9,10,11,12,13,14,15),<br>PE(0,1,7,8,9,10,11,12,13,14,15),<br>PF(0,1,2,3,4,5,12,13,14,15), PG(0,1,2,3,4,5)         | -                                                                                                                                      |
| External<br>SRAM                | -                                                                                                               | PD(0,1,3,4,5,8,9,10,11, 12,13,14,15) PE(0,1,3,4,7,8,9,10,11, 12,13,14,15) PF(0,1,2,3,4,5,12,13,14,15) PG(0,1,2,3,4,5,10)                                      | PD(0,1,3,4,5,8,9,10,11, 12,13,14,15) PE(0,1,3,4,7,8,9,10,11, 12,13,14,15) PF(0,1,2,3,4,5,12,13,14,15) PG(0,1,2,3,4,5,6,9,10,1 2,13,14)                            | PD(0,1,4,5,8,9,10,11,12,13,14,15),<br>PE(0,1,7,8,9,10,11,12,13,14,15),<br>PF(0,1,2,3,4,5,12,13,14,15), PG(0,1,2,3,4,5,10)                  | -                                                                                                                                      |
| External<br>SDRAM               | -                                                                                                               | PD(0,1,8,9,10,14,15) PE(0,1,7,8,9,10,11,12,13,14,15) PF(0,1,2,3,4,5,11,12,13,14,15) PG(0,1,4,5,8,15) PH(2,3,5,8,9,10,11,12,13,14,15) PI(0,1,2,3,4,5,6,7,9,10) | PD(0,1,8,9,10,14,15) PE(0,1,7,8,9,10,11,12,13,14,15) PF(0,1,2,3,4,5,11,12,13,14,15) PG(0,1,2,3,4,5,8,15) PH(5,6,7,8,9,10,11,12,13,14,15) PI(0,1,2,3,4,5,6,7,9,10) | PA7,<br>PD(0,1,8,9,10,14,15),<br>PE(0,1,7,8,9,10,11,12,1<br>3,14,15), PF(0,<br>1,2,3,4,5,11,12,13,14,1<br>5), PG(0,1,4,5,8,15),<br>PH(6,7) | PD(0,1,8,9,10,14,15),<br>PE(0,1,7,8,9,10,11,12,1<br>3,14,15),<br>PF(0,1,2,3,4,5,11,12,13<br>,14,15),<br>PG(0,1,4,5,8,15),<br>PH(5,6,7) |
| External<br>PSRAM               | PD(0,1,4,5,7,8,9,10,11, 12,14,15) PE(0,1,7,8,9,10,11,12,1 3,14,15) PF(0,1,2,3,4,5,12,13,14 ,15) PG(0,1,2,3,4,5) | -                                                                                                                                                             | -                                                                                                                                                                 | -                                                                                                                                          | -                                                                                                                                      |

AN5188 - Rev 2 page 11/21



The following table summarizes the resources that must be kept unmodified. It describes a list of peripherals (or part of peripheral) that must not be modified in order to avoid the unavailability of external storage. The mentioned peripherals must not be reset or clock disabled, nor reconfigured in a manner that can alter their behavior.

Note: Some elements might change based on the external memory boot application configuration chosen for the

selected board. and on the platform's hardware.

Note: Single QSPI mode is not supported with the external loaders as long as the external memories are all Twin

Quad SPI Flash

Table 4. Peripherals required by memory type

|                           | 32F723EDISCOVERY<br>with STM32F730<br>devices | STM32756G-EVAL<br>with STM32F750<br>devices        | STM32H743I-EVAL<br>with STM32H750<br>devices                    | STM32H7B3I-EVAL<br>with STM32H7B0<br>devices | STM32H7B3I-DK with<br>STM32H7B0 devices |
|---------------------------|-----------------------------------------------|----------------------------------------------------|-----------------------------------------------------------------|----------------------------------------------|-----------------------------------------|
| QSPI/OSPI<br>Flash memory | QSPI1 (0x9000000)                             | QSPI1 (0x9000000)                                  | Dual QSPI Mode<br>QSPI is not supported<br>for this application | OSPI (octal mode)                            | OSPI (octal mode)                       |
| NOR Flash<br>(on FMC)     | -                                             | FMC-NOR<br>(No FMC-PSRAM /<br>FMC-SRAM)            | FMC-NOR<br>(No FMC-PSRAM /<br>FMC-SRAM)                         | FMC-NOR<br>(No FMC-SRAM)                     | -                                       |
| External SRAM             | -                                             | FMC-SRAM<br>(No FMC-PSRAM /<br>FMC-NOR)            | FMC-SRAM<br>(No FMC-PSRAM /<br>FMC-NOR)                         | FMC-SRAM<br>(No FMC-NOR)                     | -                                       |
| External<br>SDRAM         | -                                             | FMC-SDRAM<br>(200 MHz maximum<br>system frequency) | FMC-SDRAM                                                       | FMC-SDRAM                                    | FMC-SDRAM                               |
| External<br>PSRAM         | FMC-SRAM<br>(No FMC-SRAM /<br>FMC-NOR)        | -                                                  | -                                                               | -                                            | -                                       |

AN5188 - Rev 2 page 12/21



### 5 Description of the external memory user application

#### 5.1 Required updates

The external memory application is based on a specific boot schema, which is different from the standard one and which supports a smooth transition from the on-chip application to the off-chip application.

There are two updates that must be done by the user as the location of the application has changed:

- Ensure the usage of the required linker file with memory mapping that corresponds to the selected boot option.
- Update the settings of VTOR to use the right address.

### 5.2 Load and debug

The five boards 32F723EDISCOVERY, STM32756G-EVAL, STM32H743I-EVAL, STM32H7B3I-EVAL and STM32H7B3I-DK have a loader for external non-volatile memories. Those loaders are provided within the STM32CubeF7/H7 as:

- Patch for EWARM IDE
- Dedicated pack for MDK-ARM IDE

The XiP model provides a seamless load and debug experience similar to an internal Flash debugging. For SW4STM32 IDE and STM32Cube IDE the STM32CubeProgrammer must be used for application loading on external Flash memories.

In BootROM model, the application is compiled and linked for execution from an external volatile memory:

- External SDRAM: linker address 0xD00000000 for STM32H750 Value line and STM32H7B0 Value line, and 0xC0000000 for STM32F7x0 Value line
- External SRAM: linker address 0x68000000 for STM32H750 Value line, STM32H7B0 Value line, and STM32F7x0 Value line

The application binary must be then stored either into the SPI\_NOR Flash memory or into the SDCARD. It is up to the boot application to copy the user application from the storage area to the execution RAM area.

As consequence, the application's load schema cannot be handled by the IDE (MDK-ARM or EWARM) external memory Flash loader (as the application's link address and storage address are different).

Depending on the **BINARY\_AREA** define (specified in the "memory.h" file of the boot application), this model requires the use of the two different loading schemas below:

#### SPI\_NOR

The user application must be stored into the SPI-NOR Flash memory at the address 0x90000000. It has to be done using the STM32CubeProgrammer. The output of the application must be in binary format in order to be able to specify a different load address which is the SPI-Flash address. See details in the figure below.

#### SDCARD

The user must manually copy the binary file, output of the build, into the SDCARD that is used to store the user application, then plug the SDCARD into the evaluation board.

The figure below shows the steps to be followed to load and debug:

AN5188 - Rev 2 page 13/21





Figure 5. STM32CubeProgrammer

#### 5.3 Debug using EWARM IDE

A special precaution is needed with the EWARM IDE when debugging the user application that is running from the external memory. EWARM overrides the default CPU reset value of the PC (program counter) by the one given in the user application (an address value within the external execution memory).

In this boot schema the user application PC address remains inaccessible until the *external memory boot* application is executed (so the external memory is ready and memory mapped via the FMC or QSPI/OSPI). A hardfault is generated if the EWARM jumps directly to the start point of the user application. To avoid the hardfault, the user must add the "--drv\_reset\_to\_cpu\_start" command line in the debugger options as shown in the figure below. This setting prevents the EWARM from forcing the PC and gives place to the *external memory boot* application to configure the external memory before jumping to the user application.

AN5188 - Rev 2 page 14/21





Figure 6. Debugger command line options

AN5188 - Rev 2 page 15/21



### 6 Performance characterization

When executing from external memory the performances are impacted due to the external Flash memory latency and the longer instruction/data path. By using the STM32F7x0 Value line, STM32H750 Value line and STM32H7B0 Value line devices, this impact is reduced thanks to the Cortex-M7 L1-cache.

The table below summarizes the EEMBC® CoreMark® scores achieved for each combination of ROM/RAM. The best performances can be achieved when executing from the internal Flash memory. Nevertheless the loss is significantly reduced when execution from an external memory.

These figures illustrate the impact on CPU performance when operating from external memories. The internal Flash configuration score is provided as reference.

Table 5. EEMBC® CoreMark® score per configuration

| ROM memory                | RAM memory        | 32F723EDISCOVERY<br>with STM32F730<br>devices<br>(I/D Cache 8K/8K) | STM32756G-EVAL with<br>STM32F750 devices<br>(I/D Cache 4K/4K) | STM32H743I-EVAL<br>with STM32H750<br>devices<br>(I/D Cache 16K/16K) | STM32H7B3I-EVAL<br>with STM32H7B0<br>devices<br>(I/D Cache 16K/16K |
|---------------------------|-------------------|--------------------------------------------------------------------|---------------------------------------------------------------|---------------------------------------------------------------------|--------------------------------------------------------------------|
|                           | Internal SRAM     | 1089                                                               | 948                                                           | 2020                                                                | 1414                                                               |
|                           | External SRAM     | -                                                                  | 940                                                           | 1972                                                                | 1380                                                               |
| QSPI/OSPI<br>Flash memory | External<br>SDRAM | -                                                                  | 871                                                           | 1972                                                                | 1380                                                               |
|                           | External<br>PSRAM | 1079                                                               | -                                                             | -                                                                   | -                                                                  |
| NOR Flash<br>memory       | Internal SRAM     | -                                                                  | 906                                                           | 2020                                                                | 1414                                                               |
|                           | External SRAM     | -                                                                  | 899                                                           | 1972                                                                | 1380                                                               |
|                           | External<br>SDRAM | -                                                                  | 833                                                           | 1972                                                                | 1380                                                               |
| External SRAM             | Internal SRAM     | -                                                                  | 1016                                                          | 2020                                                                | 1414                                                               |
| External<br>SDRAM         | Internal SRAM     | -                                                                  | 989                                                           | 2020                                                                | 1414                                                               |
| Internal Flash            | Internal SRAM     | 1092                                                               | 1082                                                          | 2020                                                                | 1414                                                               |

AN5188 - Rev 2 page 16/21



### **Revision history**

**Table 6. Document revision history** 

| Date        | Version | Changes                                                            |
|-------------|---------|--------------------------------------------------------------------|
| 11-Jul-2018 | 1       | Initial release.                                                   |
|             |         | Added STM32H7B0 Value line in the whole document.                  |
|             |         | Updated cover.                                                     |
|             |         | Updated Section 2.1 External memory code execution principle.      |
|             |         | Updated Section 2.2 External memory boot application description.  |
|             |         | Updated Section 3.1 Execute in place (XiP) support.                |
| 16-Jun-2020 | 2       | Updated Section 3.3 Configuration.                                 |
|             |         | Added STM32H7B3I-EVAL and STM32H7B3I-DK with STM32H7B0 devices in: |
|             |         | Table 2. External memories used on each board by boot model.       |
|             |         | Table 3. Pins allocated for each memory by board.                  |
|             |         | Table 4. Peripherals required by memory type.                      |
|             |         | Figure 5. STM32CubeProgrammer.                                     |
|             |         | Table 5. EEMBC® CoreMark® score per configuration.                 |

AN5188 - Rev 2 page 17/21



### **Contents**

| 1   | Gen   | neral information                                | 2  |  |  |  |
|-----|-------|--------------------------------------------------|----|--|--|--|
| 2   | Exte  | External memory code execution overview          |    |  |  |  |
|     | 2.1   | External memory code execution principle         | 3  |  |  |  |
|     | 2.2   | External memory boot application description     | 5  |  |  |  |
| 3   | Sup   | Supported boot model                             |    |  |  |  |
|     | 3.1   | Execute in place (XiP) support                   | 6  |  |  |  |
|     | 3.2   | BootROM support                                  | 7  |  |  |  |
|     | 3.3   | Configuration                                    | 8  |  |  |  |
|     | 3.4   | Summary of external memories part numbers        | 9  |  |  |  |
| 4   | Res   | ources constraints to be considered              | 10 |  |  |  |
| 5   | Des   | cription of the external memory user application | 13 |  |  |  |
|     | 5.1   | Required updates                                 | 13 |  |  |  |
|     | 5.2   | Load and debug                                   | 13 |  |  |  |
|     | 5.3   | Debug using EWARM IDE                            | 14 |  |  |  |
| 6   | Perf  | formance characterization                        | 16 |  |  |  |
| Rev | ision | history                                          | 17 |  |  |  |



### **List of tables**

| Table 1. | Application details                                | . 3 |
|----------|----------------------------------------------------|-----|
| Table 2. | External memories used on each board by boot model | . 9 |
| Table 3. | Pins allocated for each memory by board            | 11  |
| Table 4. | Peripherals required by memory type                | 12  |
| Table 5. | EEMBC® CoreMark® score per configuration           | 16  |
| Table 6. | Document revision history                          | 17  |

AN5188 - Rev 2 page 19/21



## **List of figures**

| Figure 1. External memory code boot schema                          | <br>4    |
|---------------------------------------------------------------------|----------|
| Figure 2. External memory boot application superset of source files | <br>5    |
| Figure 3. XiP model operational flow                                | <br>6    |
| Figure 4. BootROM model operational flow                            | <br>7    |
| Figure 5. STM32CubeProgrammer                                       | <br>. 14 |
| Figure 6. Debugger command line options                             | <br>. 15 |

AN5188 - Rev 2 page 20/21



#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, please refer to www.st.com/trademarks. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2020 STMicroelectronics - All rights reserved

AN5188 - Rev 2 page 21/21