

# ECE-332:437 DIGITAL SYSTEMS DESIGN (DSD)

Fall 2016 – Lecture 4 - Recap

Nagi Naganathan September 22, 2016

#### **Types of Logic Circuits**

- Combinational Logic
  - Memoryless
  - Outputs determined by current values of inputs
- Sequential Logic
  - Has memory
  - Outputs determined by previous and current values of inputs



ELSEVIER

#### Combinational Logic Principles

- Outputs depend only on the inputs
- Rotary Channel Selector in an old fashioned TV
- Analysis starts with a logic diagram with a formal description to Truth Table and Logic Expression
- Synthesis Starts with the Logic Expression back to Logic Diagram – Done by CAD Tools

#### **Rules of Combinational Composition**

- Every circuit element is itself combinational
- Every node of the circuit is either designated as an input to the circuit or connects to exactly one output terminal of a circuit element
- The circuit contains no cyclic paths: every path through the circuit visits each circuit node at most once
- Example:





Copyright © 2007 Elsevier

#### **Boolean Equations**

- Functional specification of outputs in terms of inputs
- Example:

$$S = F(A, B, C_{in})$$

$$C_{out} = F(A, B, C_{in})$$

$$\begin{array}{c|c}
A & \\
B & \\
C_{\text{in}}
\end{array}$$

$$S = A \oplus B \oplus C_{in}$$

$$C_{out} = AB + AC_{in} + BC_{in}$$



#### **Some Definitions**

- Complement: variable with a bar over it  $\overline{A}$ ,  $\overline{B}$ ,  $\overline{C}$
- Literal: variable or its complement  $A, \overline{A}, B, \overline{B}, C, \overline{C}$
- Implicant: product of literals  $AB\overline{C}$ ,  $\overline{AC}$ , BC
- Minterm: product that includes all input variables ABC, ABC, ABC
- Maxterm: sum that includes all input variables (A+B+C),  $(\bar{A}+B+\bar{C})$ ,  $(\bar{A}+B+\bar{C})$



#### Simplification of switching functions

- Simplify why?
  - Switching functions map to switching circuits
  - Simpler function → simpler circuit
  - Reduce hardware complexity
  - Reduce size and increase speed by reducing number of gates
- Simplify how?
  - Using the postulates
  - K-map

#### Simplification of switching functions

- Simplify what?
  - SOP/POS form has products/sums and literals
    - Literal: each appearance of a variable or its complement
  - Minimize number of sums/products
    - Reduces total gate count
  - Minimize number of variables in each sum/product
    - Reduces number of inputs to each gate
    - PLDs have fixed # of inputs; only the number of terms need to be minimized there

#### Karnaugh maps

Might start with rectangles initially and get the same result
 A



Each square of the K-map is 1 row of the TT

## Karnaugh maps

 One to one correspondence between K-map squares and maxterms



$$A+B \rightarrow M_0 = \overline{m}_0 = \overline{A}\overline{B}$$

$$\overline{A} + \overline{B} \rightarrow M_3 = \overline{m}_3 = \overline{AB}$$

## Karnaugh maps

 One to one correspondence between K-map squares and maxterms



$$\overline{A}+B \rightarrow M_2 = \overline{m}_2 = \overline{AB}$$



$$A + \overline{B} \rightarrow M_1 = \overline{m}_1 = \overline{\overline{A}B}$$

■ There are 16 cells in a 4-variable (w, x, y, z) K-map.

