## 74AHC164; 74AHCT164

# 8-bit serial-in/parallel-out shift register Rev. 03 — 24 April 2008

**Product data sheet** 

#### 1. **General description**

The 74AHC164; 74AHCT164 shift register is a high-speed Si-gate CMOS device and is pin compatible with Low-power Schottky TTL (LSTTL). It is specified in compliance with JEDEC standard No. 7A.

The 74AHC164; 74AHCT164 input signals are 8-bit serial through one of two inputs (DSA or DSB); either input can be used as an active HIGH enable for data entry through the other input. Both inputs must be connected together or an unused input must be tied HIGH.

Data shifts one place to the right on each LOW-to-HIGH transition of the clock input (CP) and enters into output Q0, which is a logical AND of the two data inputs (DSA and DSB) that existed one set-up time prior to the rising clock edge.

A LOW-level on the master reset ( $\overline{MR}$ ) input overrides all other inputs and clears the register asynchronously, forcing all outputs LOW.

#### **Features** 2.

- Balanced propagation delays
- All inputs have Schmitt-trigger actions
- Inputs accept voltages higher than V<sub>CC</sub>
- Input levels:
  - ◆ For 74AHC164: CMOS level
  - ◆ For 74AHCT164: TTL level
- ESD protection:
  - ◆ HBM EIA/JESD22-A114E exceeds 2000 V
  - MM EIA/JESD22-A115-A exceeds 200 V
  - CDM EIA/JESD22-C101C exceeds 1000 V
- Multiple package options
- Specified from -40 °C to +85 °C and from -40 °C to +125 °C



### 3. Ordering information

Table 1. Ordering information

| Type number | Package           |          |                                                                                                                                             |          |  |  |  |  |  |  |
|-------------|-------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------|----------|--|--|--|--|--|--|
|             | Temperature range | Name     | Description                                                                                                                                 | Version  |  |  |  |  |  |  |
| 74AHC164    |                   |          |                                                                                                                                             |          |  |  |  |  |  |  |
| 74AHC164D   | –40 °C to +125 °C | SO14     | plastic small outline package; 14 leads;<br>body width 3.9 mm                                                                               | SOT108-1 |  |  |  |  |  |  |
| 74AHC164PW  | –40 °C to +125 °C | TSSOP14  | plastic thin shrink small outline package; 14 leads; body width 4.4 mm                                                                      | SOT402-1 |  |  |  |  |  |  |
| 74AHC164BQ  | –40 °C to +125 °C | DHVQFN14 | plastic dual in-line compatible thermal enhanced very thin quad flat package; no leads; 14 terminals; body $2.5\times3\times0.85~\text{mm}$ | SOT762-1 |  |  |  |  |  |  |
| 74AHCT164   |                   |          |                                                                                                                                             |          |  |  |  |  |  |  |
| 74AHCT164D  | –40 °C to +125 °C | SO14     | plastic small outline package; 14 leads;<br>body width 3.9 mm                                                                               | SOT108-1 |  |  |  |  |  |  |
| 74AHCT164PW | –40 °C to +125 °C | TSSOP14  | plastic thin shrink small outline package; 14 leads; body width 4.4 mm                                                                      | SOT402-1 |  |  |  |  |  |  |
| 74AHCT164BQ | –40 °C to +125 °C | DHVQFN14 | plastic dual in-line compatible thermal enhanced very thin quad flat package; no leads; 14 terminals; body $2.5\times3\times0.85~\text{mm}$ | SOT762-1 |  |  |  |  |  |  |

### 4. Functional diagram







### 5. Pinning information

### 5.1 Pinning



### 5.2 Pin description

Table 2. Pin description

| Symbol          | Pin | Description                              |
|-----------------|-----|------------------------------------------|
| DSA             | 1   | serial data input A                      |
| DSB             | 2   | serial data input B                      |
| Q0              | 3   | output 0                                 |
| Q1              | 4   | output 1                                 |
| Q2              | 5   | output 2                                 |
| Q3              | 6   | output 3                                 |
| GND             | 7   | ground (0 V)                             |
| СР              | 8   | clock input (LOW-to-HIGH edge-triggered) |
| MR              | 9   | master reset input (active LOW)          |
| Q4              | 10  | output 4                                 |
| Q5              | 11  | output 5                                 |
| Q6              | 12  | output 6                                 |
| Q7              | 13  | output 7                                 |
| V <sub>CC</sub> | 14  | supply voltage                           |
|                 |     |                                          |

### 6. Functional description

Table 3. Function table<sup>[1]</sup>

| Operating mode | Control |          | Input |     | Output | Output   |  |  |
|----------------|---------|----------|-------|-----|--------|----------|--|--|
|                | MR      | СР       | DSA   | DSB | Q0     | Q1 to Q7 |  |  |
| Reset (clear)  | L       | X        | X     | X   | L      | L to L   |  |  |
| Shift          | Н       | <b>↑</b> | I     | I   | L      | q0 to q6 |  |  |
|                |         |          | I     | h   | L      | q0 to q6 |  |  |
|                |         |          | h     | I   | L      | q0 to q6 |  |  |
|                |         |          | h     | h   | Н      | q0 to q6 |  |  |

<sup>[1]</sup> H = HIGH voltage level;

h = HIGH voltage level one set-up time prior to the LOW-to-HIGH clock transition;

### 7. Limiting values

Table 4. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V).

| Symbol           | Parameter               | Conditions                                                           | Min            | Max  | Unit |
|------------------|-------------------------|----------------------------------------------------------------------|----------------|------|------|
| $V_{CC}$         | supply voltage          |                                                                      | -0.5           | +7.0 | V    |
| $V_{I}$          | input voltage           |                                                                      | -0.5           | +7.0 | V    |
| $I_{IK}$         | input clamping current  | $V_1 < -0.5 V$                                                       | <u>[1]</u> –20 | -    | mA   |
| $I_{OK}$         | output clamping current | $V_O < -0.5 \text{ V or } V_O > V_{CC} + 0.5 \text{ V}$              | <u>[1]</u> –20 | +20  | mA   |
| I <sub>O</sub>   | output current          | $V_{O} = -0.5 \text{ V to } (V_{CC} + 0.5 \text{ V})$                | -25            | +25  | mA   |
| I <sub>CC</sub>  | supply current          |                                                                      | -              | +75  | mA   |
| $I_{GND}$        | ground current          |                                                                      | <b>–75</b>     | -    | mA   |
| $T_{stg}$        | storage temperature     |                                                                      | <b>–</b> 65    | +150 | °C   |
| P <sub>tot</sub> | total power dissipation | $T_{amb} = -40  ^{\circ}\text{C} \text{ to } +125  ^{\circ}\text{C}$ | [2] -          | 500  | mW   |

<sup>[1]</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

For TSSOP14 packages: above 60  $^{\circ}\text{C}$  the value of P  $_{tot}$  derates linearly at 5.5 mW/K.

For DHVQFN14 packages: above 60  $^{\circ}$ C the value of P<sub>tot</sub> derates linearly at 4.5 mW/K.

L = LOW voltage level;

I = LOW voltage level one set-up time prior to the LOW-to-HIGH clock transition;

<sup>↑ =</sup> LOW-to-HIGH transition;

X = don't care;

q = lower case letter indicates the state of the referenced input one set-up time prior to the LOW-to-HIGH transition.

<sup>[2]</sup> For SO14 packages: above 70 °C the value of Ptot derates linearly at 8 mW/K.

### 8. Recommended operating conditions

**Table 5.** Operating conditions

| 10010 01            | operating containing                |                                            |     |     |          |      |
|---------------------|-------------------------------------|--------------------------------------------|-----|-----|----------|------|
| Symbol              | Parameter                           | Conditions                                 | Min | Тур | Max      | Unit |
| 74AHC164            |                                     |                                            |     |     |          |      |
| $V_{CC}$            | supply voltage                      |                                            | 2.0 | 5.0 | 5.5      | V    |
| $V_{I}$             | input voltage                       |                                            | 0   | -   | 5.5      | V    |
| Vo                  | output voltage                      |                                            | 0   | -   | $V_{CC}$ | V    |
| T <sub>amb</sub>    | ambient temperature                 |                                            | -40 | +25 | +125     | °C   |
| $\Delta t/\Delta V$ | input transition rise and fall rate | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$ | -   | -   | 100      | ns/V |
|                     |                                     | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ | -   | -   | 20       | ns/V |
| 74AHCT16            | 4                                   |                                            |     |     |          |      |
| $V_{CC}$            | supply voltage                      |                                            | 4.5 | 5.0 | 5.5      | V    |
| $V_{I}$             | input voltage                       |                                            | 0   | -   | 5.5      | V    |
| Vo                  | output voltage                      |                                            | 0   | -   | $V_{CC}$ | V    |
| T <sub>amb</sub>    | ambient temperature                 |                                            | -40 | +25 | +125     | °C   |
| Δt/ΔV               | input transition rise and fall rate | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ | -   | -   | 20       | ns/V |
|                     |                                     |                                            |     |     |          |      |

### 9. Static characteristics

Table 6. Static characteristics

At recommended operating conditions; voltages are referenced to GND (ground = 0 V).

| Symbol                     | Parameter                  | Conditions                                        | 25 °C |     | -40 °C to +85 °C |      | -40 °C to +125 °C |      | Unit |   |
|----------------------------|----------------------------|---------------------------------------------------|-------|-----|------------------|------|-------------------|------|------|---|
|                            |                            |                                                   | Min   | Тур | Max              | Min  | Max               | Min  | Max  | 1 |
| <b>74AHC1</b>              | 64                         |                                                   |       |     |                  |      |                   |      | 1    |   |
| V <sub>IH</sub>            | HIGH-level                 | V <sub>CC</sub> = 2.0 V                           | 1.5   | -   | -                | 1.5  | -                 | 1.5  | -    | V |
|                            | input voltage              | V <sub>CC</sub> = 3.0 V                           | 2.1   | -   | -                | 2.1  | -                 | 2.1  | -    | V |
|                            |                            | V <sub>CC</sub> = 5.5 V                           | 3.85  | -   | -                | 3.85 | -                 | 3.85 | -    | V |
| V <sub>IL</sub>            | LOW-level                  | V <sub>CC</sub> = 2.0 V                           | -     | -   | 0.5              | -    | 0.5               | -    | 0.5  | V |
|                            | input voltage              | V <sub>CC</sub> = 3.0 V                           | -     | -   | 0.9              | -    | 0.9               | -    | 0.9  | V |
|                            |                            | V <sub>CC</sub> = 5.5 V                           | -     | -   | 1.65             | -    | 1.65              | -    | 1.65 | V |
| V <sub>OH</sub> HIGH-level | $V_I = V_{IH}$ or $V_{IL}$ |                                                   |       |     |                  |      |                   |      |      |   |
|                            | output voltage             | $I_{O} = -50 \mu A; V_{CC} = 2.0 V$               | 1.9   | 2.0 | -                | 1.9  | -                 | 1.9  | -    | V |
|                            |                            | $I_O = -50 \mu A; V_{CC} = 3.0 \text{ V}$         | 2.9   | 3.0 | -                | 2.9  | -                 | 2.9  | -    | V |
|                            |                            | $I_O = -50 \mu A$ ; $V_{CC} = 4.5 \text{ V}$      | 4.4   | 4.5 | -                | 4.4  | -                 | 4.4  | -    | V |
|                            |                            | $I_{O} = -4.0 \text{ mA}; V_{CC} = 3.0 \text{ V}$ | 2.58  | -   | -                | 2.48 | -                 | 2.40 | -    | V |
|                            |                            | $I_{O} = -8.0 \text{ mA}; V_{CC} = 4.5 \text{ V}$ | 3.94  | -   | -                | 3.80 | -                 | 3.70 | -    | V |
| $V_{OL}$                   | LOW-level                  | $V_I = V_{IH}$ or $V_{IL}$                        |       |     |                  |      |                   |      |      |   |
|                            | output voltage             | $I_O = 50 \mu A; V_{CC} = 2.0 V$                  | -     | 0   | 0.1              | -    | 0.1               | -    | 0.1  | V |
|                            |                            | $I_O = 50 \mu A; V_{CC} = 3.0 \text{ V}$          | -     | 0   | 0.1              | -    | 0.1               | -    | 0.1  | V |
|                            |                            | $I_O = 50 \mu A; V_{CC} = 4.5 V$                  | -     | 0   | 0.1              | -    | 0.1               | -    | 0.1  | V |
|                            |                            | $I_O = 4.0 \text{ mA}; V_{CC} = 3.0 \text{ V}$    | -     | -   | 0.36             | -    | 0.44              | -    | 0.55 | V |
|                            |                            | $I_{O}$ = 8.0 mA; $V_{CC}$ = 4.5 V                | -     | -   | 0.36             | -    | 0.44              | -    | 0.55 | V |

 Table 6.
 Static characteristics ...continued

At recommended operating conditions; voltages are referenced to GND (ground = 0 V).

| Symbol           | Parameter                 | Conditions                                                                                                                                  |      | 25 °C |      | -40 °C 1 | to +85 °C | -40 °C to +125 °C |      | Unit |
|------------------|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|------|-------|------|----------|-----------|-------------------|------|------|
|                  |                           |                                                                                                                                             | Min  | Тур   | Max  | Min      | Max       | Min               | Max  |      |
| l <sub>l</sub>   | input leakage<br>current  | V <sub>I</sub> = 5.5 V or GND;<br>V <sub>CC</sub> = 0 V to 5.5 V                                                                            | -    | -     | 0.1  | -        | 1.0       | -                 | 2.0  | μΑ   |
| I <sub>CC</sub>  | supply current            | $V_I = V_{CC}$ or GND; $I_O = 0$ A; $V_{CC} = 5.5 \text{ V}$                                                                                | -    | -     | 4.0  | -        | 40        | -                 | 80   | μΑ   |
| C <sub>I</sub>   | input<br>capacitance      |                                                                                                                                             | -    | 3     | 10   | -        | -         | -                 | -    | pF   |
| 74AHCT           | 164                       |                                                                                                                                             |      |       |      |          |           |                   |      |      |
| $V_{IH}$         | HIGH-level input voltage  | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$                                                                                                  | 2.0  | -     | -    | 2.0      | -         | 2.0               | -    | V    |
| $V_{IL}$         | LOW-level input voltage   | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$                                                                                                  | -    | -     | 8.0  | -        | 0.8       | -                 | 0.8  | V    |
| $V_{OH}$         | HIGH-level                | $V_I = V_{IH}$ or $V_{IL}$ ; $V_{CC} = 4.5 \text{ V}$                                                                                       |      |       |      |          |           |                   |      |      |
|                  | output voltage            | $I_{O} = -50  \mu A$                                                                                                                        | 4.4  | 4.5   | -    | 4.4      | -         | 4.4               | -    | V    |
|                  |                           | $I_0 = -8.0 \text{ mA}$                                                                                                                     | 3.94 | -     | -    | 3.80     | -         | 3.70              | -    | V    |
| $V_{OL}$         | LOW-level                 | $V_I = V_{IH}$ or $V_{IL}$ ; $V_{CC} = 4.5 \text{ V}$                                                                                       |      |       |      |          |           |                   |      |      |
|                  | output voltage            | $I_O = 50 \mu A$                                                                                                                            | -    | 0     | 0.1  | -        | 0.1       | -                 | 0.1  | V    |
|                  |                           | $I_0 = 8.0 \text{ mA}$                                                                                                                      | -    | -     | 0.36 | -        | 0.44      | -                 | 0.55 | V    |
| l <sub>l</sub>   | input leakage<br>current  | $V_I = 5.5 \text{ V or GND};$<br>$V_{CC} = 0 \text{ V to } 5.5 \text{ V}$                                                                   | -    | -     | 0.1  | -        | 1.0       | -                 | 2.0  | μΑ   |
| I <sub>CC</sub>  | supply current            | $V_I = V_{CC}$ or GND; $I_O = 0$ A;<br>$V_{CC} = 5.5 \text{ V}$                                                                             | -    | -     | 4.0  | -        | 40        | -                 | 80   | μΑ   |
| Δl <sub>CC</sub> | additional supply current | per input pin;<br>$V_I = V_{CC} - 2.1 \text{ V}; I_O = 0 \text{ A};$<br>other pins at $V_{CC}$ or GND;<br>$V_{CC} = 4.5 \text{ V}$ to 5.5 V | -    | -     | 1.35 | -        | 1.5       | -                 | 1.5  | mA   |
| Cı               | input<br>capacitance      |                                                                                                                                             | -    | 3     | 10   | -        | -         | -                 | -    | pF   |

### 10. Dynamic characteristics

Table 7. Dynamic characteristics

Voltages are referenced to GND (ground = 0 V); for test circuit see Figure 10.

| Symbol           | Parameter   | Conditions                                 |     | 25 °C  |      | -40 °C ¹ | to +85 °C | -40 °C to +125 °C |      | Unit |
|------------------|-------------|--------------------------------------------|-----|--------|------|----------|-----------|-------------------|------|------|
|                  |             |                                            | Min | Typ[1] | Max  | Min      | Max       | Min               | Max  |      |
| 74AHC1           | 64          |                                            |     |        |      |          | I         |                   | ı    |      |
| t <sub>pd</sub>  | propagation | CP to Qn; see Figure 7                     | ]   |        |      |          |           |                   |      |      |
|                  | delay       | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$ |     |        |      |          |           |                   |      |      |
|                  |             | C <sub>L</sub> = 15 pF                     | -   | 6.5    | 12.8 | 1.0      | 15.0      | 1.0               | 16.0 | ns   |
|                  |             | C <sub>L</sub> = 50 pF                     | -   | 9.3    | 16.3 | 1.0      | 18.5      | 1.0               | 20.5 | ns   |
|                  |             | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ |     |        |      |          |           |                   |      |      |
|                  |             | C <sub>L</sub> = 15 pF                     | -   | 4.5    | 9.0  | 1.0      | 10.5      | 1.0               | 11.5 | ns   |
|                  |             | C <sub>L</sub> = 50 pF                     | -   | 6.4    | 11.0 | 1.0      | 12.5      | 1.0               | 14.0 | ns   |
|                  |             | MR to Qn; see Figure 8                     | ]   |        |      |          |           |                   |      |      |
|                  |             | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$ |     |        |      |          |           |                   |      |      |
|                  |             | C <sub>L</sub> = 15 pF                     | -   | 5.3    | 12.8 | 1.0      | 15.0      | 1.0               | 16.0 | ns   |
|                  |             | $C_L = 50 \text{ pF}$                      | -   | 7.6    | 16.3 | 1.0      | 18.5      | 1.0               | 20.5 | ns   |
|                  |             | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ |     |        |      |          |           |                   |      |      |
|                  |             | C <sub>L</sub> = 15 pF                     | -   | 4.0    | 8.6  | 1.0      | 10.0      | 1.0               | 11.0 | ns   |
|                  |             | $C_L = 50 \text{ pF}$                      | -   | 5.8    | 10.6 | 1.0      | 12.0      | 1.0               | 13.5 | ns   |
| f <sub>max</sub> | maximum     | see Figure 7                               |     |        |      |          |           |                   |      |      |
|                  | frequency   | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$ |     |        |      |          |           |                   |      |      |
|                  |             | C <sub>L</sub> = 15 pF                     | 80  | 125    | -    | 65       | -         | 50                | -    | MHz  |
|                  |             | $C_{L} = 50 \text{ pF}$                    | 50  | 75     | -    | 45       | -         | 35                | -    | MHz  |
|                  |             | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ |     |        |      |          |           |                   |      |      |
|                  |             | C <sub>L</sub> = 15 pF                     | 125 | 175    | -    | 105      | -         | 85                | -    | MHz  |
|                  |             | $C_{L} = 50 \text{ pF}$                    | 85  | 115    | -    | 75       | -         | 65                | -    | MHz  |
| $t_W$            | pulse width | CP HIGH or LOW;<br>see Figure 7            |     |        |      |          |           |                   |      |      |
|                  |             | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$ | 5.0 | -      | -    | 5.0      | -         | 5.0               | -    | ns   |
|                  |             | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ | 5.0 | -      | -    | 5.0      | -         | 5.0               | -    | ns   |
| $t_{WL}$         | pulse width | MR; see Figure 8                           |     |        |      |          |           |                   |      |      |
|                  | LOW         | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$ | 5.0 | -      | -    | 5.0      | -         | 5.0               | -    | ns   |
|                  |             | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ | 5.0 | -      | -    | 5.0      | -         | 5.0               | -    | ns   |
| t <sub>su</sub>  | set-up time | DSA, DSB to CP;<br>see Figure 9            |     |        |      |          |           |                   |      |      |
|                  |             | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$ | 5.0 | -      | -    | 6.0      | -         | 6.0               | -    | ns   |
|                  |             | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ | 4.5 | -      | -    | 4.5      | -         | 4.5               | -    | ns   |
| t <sub>h</sub>   | hold time   | DSA, DSB to CP;<br>see Figure 9            |     |        |      |          |           |                   |      |      |
|                  |             | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$ | 1.5 | -      | -    | 1.5      | -         | 1.5               | -    | ns   |
|                  |             | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ | 2.0 | -      | -    | 2.0      | -         | 2.0               | -    | ns   |

 Table 7.
 Dynamic characteristics ...continued

Voltages are referenced to GND (ground = 0 V); for test circuit see Figure 10.

| Symbol           | Parameter                           | Conditions                                         |     |     | 25 °C  |      | -40 °C | to +85 °C | -40 °C to +125 °C |      | Unit |
|------------------|-------------------------------------|----------------------------------------------------|-----|-----|--------|------|--------|-----------|-------------------|------|------|
|                  |                                     |                                                    |     | Min | Typ[1] | Max  | Min    | Max       | Min               | Max  |      |
| t <sub>rec</sub> | recovery                            | MR to CP; see Figure 8                             |     |     |        |      |        | '         |                   |      |      |
|                  | time                                | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$         |     | 2.5 | -      | -    | 2.5    | -         | 2.5               | -    | ns   |
|                  |                                     | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$         |     | 2.5 | -      | -    | 2.5    | -         | 2.5               | -    | ns   |
| C <sub>PD</sub>  | power<br>dissipation<br>capacitance | $f_i = 1 \text{ MHz}; V_I = \text{GND to } V_{CC}$ | [4] | -   | 48     | -    | -      | -         | -                 | -    | pF   |
| 74AHCT           | 164; V <sub>CC</sub> = 4.5          | 5 V to 5.5 V                                       |     |     |        |      |        |           |                   |      |      |
| t <sub>pd</sub>  |                                     | CP to Qn; see Figure 7                             | [2] |     |        |      |        |           |                   |      |      |
|                  | delay                               | C <sub>L</sub> = 15 pF                             |     | -   | 3.4    | 9.0  | 1.0    | 10.5      | 1.0               | 11.5 | ns   |
|                  |                                     | $C_L = 50 pF$                                      |     | -   | 4.9    | 11.0 | 1.0    | 12.5      | 1.0               | 14.0 | ns   |
|                  |                                     | MR to Qn; see Figure 8                             | [3] |     |        |      |        |           |                   |      |      |
|                  |                                     | $C_L = 15 pF$                                      |     | -   | 3.5    | 8.6  | 1.0    | 10.0      | 1.0               | 11.0 | ns   |
|                  |                                     | $C_L = 50 pF$                                      |     | -   | 5.0    | 10.6 | 1.0    | 12.0      | 1.0               | 13.5 | ns   |
| $f_{\text{max}}$ | maximum                             | see Figure 7                                       |     |     |        |      |        |           |                   |      |      |
|                  | frequency                           | $C_L = 15 pF$                                      |     | 125 | 175    | -    | 105    | -         | 85                | -    | MHz  |
|                  |                                     | $C_L = 50 pF$                                      |     | 85  | 115    | -    | 75     | -         | 65                | -    | MHz  |
| $t_{\text{W}}$   | pulse width                         | CP HIGH or LOW; see Figure 7                       |     | 5.0 | -      | -    | 5.0    | -         | 5.0               | -    | ns   |
| $t_{\text{WL}}$  | pulse width<br>LOW                  | MR; see Figure 8                                   |     | 5.0 | -      | -    | 5.0    | -         | 5.0               | -    | ns   |
| t <sub>su</sub>  | set-up time                         | DSA, DSB to CP;<br>see Figure 9                    |     | 4.5 | -      | -    | 4.5    | -         | 4.5               | -    | ns   |
| t <sub>h</sub>   | hold time                           | DSA, DSB to CP;<br>see Figure 9                    |     | 2.0 | -      | -    | 2.0    | -         | 2.0               | -    | ns   |
| t <sub>rec</sub> | recovery<br>time                    | MR to CP; see Figure 8                             |     | 2.5 | -      | -    | 2.5    | -         | 2.5               | -    | ns   |
| C <sub>PD</sub>  | power<br>dissipation<br>capacitance | $f_i$ = 1 MHz; $V_I$ = GND to $V_{CC}$             | [4] | -   | 51     | -    | -      | -         | -                 | -    | pF   |

<sup>[1]</sup> Typical values are measured at nominal supply voltage ( $V_{CC}$  = 3.3 V and  $V_{CC}$  = 5.0 V).

 $P_D = C_{PD} \times V_{CC}^2 \times f_i \times N + \Sigma (C_L \times V_{CC}^2 \times f_o)$  where:

 $f_i$  = input frequency in MHz;

 $f_0$  = output frequency in MHz;

C<sub>L</sub> = output load capacitance in pF;

V<sub>CC</sub> = supply voltage in V;

N = number of inputs switching;

 $\Sigma(C_L \times V_{CC}{}^2 \times f_o)$  = sum of the outputs.

<sup>[2]</sup>  $t_{pd}$  is the same as  $t_{PLH}$  and  $t_{PHL}$ .

<sup>[3]</sup>  $t_{pd}$  is the same as  $t_{PHL}$  only.

<sup>[4]</sup>  $C_{PD}$  is used to determine the dynamic power dissipation ( $P_D$  in  $\mu W$ ).

#### 11. Waveforms







Table 8. Measurement points

| Туре      | Input               | Output              |  |  |
|-----------|---------------------|---------------------|--|--|
|           | $V_{M}$             | V <sub>M</sub>      |  |  |
| 74AHC164  | $0.5 \times V_{CC}$ | $0.5 \times V_{CC}$ |  |  |
| 74AHCT164 | 1.5 V               | $0.5 \times V_{CC}$ |  |  |



Test data is given in Table 9.

Definitions test circuit:

 $R_T$  = Termination resistance should be equal to output impedance  $Z_o$  of the pulse generator

 $C_L$  = Load capacitance including jig and probe capacitance

Fig 10. Load circuitry for measuring switching times

Table 9. Test data

| Туре      | Input L         |                                 | Load         | Test                                |
|-----------|-----------------|---------------------------------|--------------|-------------------------------------|
|           | VI              | t <sub>r</sub> , t <sub>f</sub> | CL           |                                     |
| 74AHC164  | V <sub>CC</sub> | ≤ 3.0 ns                        | 15 pF, 50 pF | t <sub>PLH</sub> , t <sub>PHL</sub> |
| 74AHCT164 | 3.0 V           | ≤ 3.0 ns                        | 15 pF, 50 pF | t <sub>PLH</sub> , t <sub>PHL</sub> |

### 12. Package outline

SO14: plastic small outline package; 14 leads; body width 3.9 mm

SOT108-1

0°

0.028

0.004

0.01



#### Note

inches

1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included.

0.019 0.0100

0.014 0.0075

0.35

0.16

| OUTLINE<br>VERSION |        | REFER  | EUROPEAN | ISSUE DATE |                                 |
|--------------------|--------|--------|----------|------------|---------------------------------|
|                    | IEC    | JEDEC  | JEITA    | PROJECTION | ISSUE DATE                      |
| SOT108-1           | 076E06 | MS-012 |          |            | <del>99-12-27</del><br>03-02-19 |

0.05

0.244

0.228

0.041

0.039

0.028

0.024

0.01

Fig 11. Package outline SOT108-1 (SO14)

0.010

0.004

0.069

0.057

0.049

0.01

TSSOP14: plastic thin shrink small outline package; 14 leads; body width 4.4 mm

SOT402-1



|    |       |   |                |                |                |              | -,         |                  |                  |      |            |   |              |            |     |      |     |                  |          |
|----|-------|---|----------------|----------------|----------------|--------------|------------|------------------|------------------|------|------------|---|--------------|------------|-----|------|-----|------------------|----------|
| UN | IT Ma |   | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp           | С          | D <sup>(1)</sup> | E <sup>(2)</sup> | е    | HE         | L | Lp           | Q          | v   | w    | у   | Z <sup>(1)</sup> | θ        |
| m  | m 1.  | 1 | 0.15<br>0.05   | 0.95<br>0.80   | 0.25           | 0.30<br>0.19 | 0.2<br>0.1 | 5.1<br>4.9       | 4.5<br>4.3       | 0.65 | 6.6<br>6.2 | 1 | 0.75<br>0.50 | 0.4<br>0.3 | 0.2 | 0.13 | 0.1 | 0.72<br>0.38     | 8°<br>0° |

#### Notes

- 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
- 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |     | REFER  | EUROPEAN | ISSUE DATE |            |                                 |  |
|----------|-----|--------|----------|------------|------------|---------------------------------|--|
| VERSION  | IEC | JEDEC  | JEITA    |            | PROJECTION | ISSUE DATE                      |  |
| SOT402-1 |     | MO-153 |          |            |            | <del>99-12-27</del><br>03-02-18 |  |
|          |     |        |          |            |            | 03-02-18                        |  |

Fig 12. Package outline SOT402-1 (TSSOP14)

DHVQFN14: plastic dual in-line compatible thermal enhanced very thin quad flat package; no leads; 14 terminals; body 2.5 x 3 x 0.85 mm SOT762-1



Fig 13. Package outline SOT762-1 (DHVQFN14)

### 13. Abbreviations

#### Table 10. Abbreviations

| Acronym | Description                             |
|---------|-----------------------------------------|
| CDM     | Charged Device Model                    |
| CMOS    | Complementary Metal-Oxide Semiconductor |
| ESD     | ElectroStatic Discharge                 |
| HBM     | Human Body Model                        |
| MM      | Machine Model                           |
| TTL     | Transistor-Transistor Logic             |

### 14. Revision history

#### Table 11. Revision history

| Document ID                         | Release date | Data sheet status               | Change notice         | Supersedes      |
|-------------------------------------|--------------|---------------------------------|-----------------------|-----------------|
| 74AHC AHCT164 3                     | 20080424     | Product data sheet              | -                     | 74AHC AHCT164 2 |
| Modifications:                      | Table 6: the | conditions for input leakage of | current have been cha | inged.          |
| 74AHC_AHCT164_2                     | 20061129     | Product data sheet              | -                     | 74AHC_AHCT164_1 |
| 74AHC_AHCT164_1<br>(9397 750 07332) | 20000815     | Product specification           | -                     | -               |

### 15. Legal information

#### 15.1 Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions"
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

#### 15.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

#### 15.3 Disclaimers

**General** — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

**Suitability for use** — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or

malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability.

Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail.

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

#### 15.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

#### 16. Contact information

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: <a href="mailto:salesaddresses@nxp.com">salesaddresses@nxp.com</a>

### 17. Contents

| 1    | General description                |
|------|------------------------------------|
| 2    | Features                           |
| 3    | Ordering information 2             |
| 4    | Functional diagram 2               |
| 5    | Pinning information 4              |
| 5.1  | Pinning                            |
| 5.2  | Pin description 4                  |
| 6    | Functional description 5           |
| 7    | Limiting values 5                  |
| 8    | Recommended operating conditions 6 |
| 9    | Static characteristics 6           |
| 10   | Dynamic characteristics 8          |
| 11   | Waveforms                          |
| 12   | Package outline                    |
| 13   | Abbreviations                      |
| 14   | Revision history                   |
| 15   | Legal information                  |
| 15.1 | Data sheet status                  |
| 15.2 | Definitions                        |
| 15.3 | Disclaimers                        |
| 15.4 | Trademarks17                       |
| 16   | Contact information                |
| 17   | Contents                           |
|      |                                    |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.



Date of release: 24 April 2008 Document identifier: 74AHC\_AHCT164\_3