











**SN74LVC1G373** 

SCES528F - DECEMBER 2003 - REVISED MAY 2017

# SN74LVC1G373 Single D-Type Latch With 3-State Output

#### **Features**

- Available in the Texas Instruments NanoFree™ Package
- Supports 5-V V<sub>CC</sub> Operation
- Inputs Accept Voltages to 5.5 V
- Provides Down Translation to V<sub>CC</sub>
- Max  $t_{pd}$  of 4 ns at 3.3 V
- Low Power Consumption: 10-µA Maximum I<sub>CC</sub>
- ±24-mA Output Drive at 3.3 V
- Ioff Supports Partial-Power-Down Mode and Back **Drive Protection**
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II

### **Applications**

- Servers
- **Printers**
- Telecom and Grid Infrastructure
- Memory Addressing
- **Buffer Registers**
- Electronic Point of Sale

### 3 Description

The SN74LVC1G373 device is a single D-type latch designed for 1.65-V to 5.5-V V<sub>CC</sub> operation.

This device is particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers. While the latch-enable (LE) input is high, the Q outputs follow the data (D) inputs. When LE is taken low, the Q outputs are latched at the logic levels set up at the D inputs.

NanoFree™ package technology is a major breakthrough in IC packaging concepts, using the die as the package.

OE does not affect the internal operations of the latch. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.

#### Device Information(1)

| · · · · · · · · · · · · · · · · · · · |            |                   |  |  |
|---------------------------------------|------------|-------------------|--|--|
| PACKAGE NUMBER                        | PACKAGE    | BODY SIZE (NOM)   |  |  |
| SN74LVC1G373DBV                       | SOT-23 (6) | 2.90 mm × 1.60 mm |  |  |
| SN74LVC1G373DCK                       | SC70 (6)   | 2.00 mm × 1.25 mm |  |  |
| SN74LVC1G373YZP                       | DSBGA (6)  | 1.41 mm × 0.91 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

### Logic Diagram (Positive Logic)





### **Table of Contents**

| 1 | Features 1                                                                              |    | 8.1 Overview                                        | 12    |
|---|-----------------------------------------------------------------------------------------|----|-----------------------------------------------------|-------|
| 2 | Applications 1                                                                          |    | 8.2 Functional Block Diagram                        | 12    |
| 3 | Description 1                                                                           |    | 8.3 Feature Description                             | 12    |
| 4 | Revision History2                                                                       |    | 8.4 Device Functional Modes                         | 13    |
| 5 | Pin Configuration and Functions                                                         | 9  | Application and Implementation                      |       |
| 6 | Specifications4                                                                         |    |                                                     |       |
|   | 6.1 Absolute Maximum Ratings 4                                                          | 40 | - 71 11                                             |       |
|   | 6.2 ESD Ratings 4                                                                       | 10 | Power Supply Recommendations                        |       |
|   | 6.3 Recommended Operating Conditions 5                                                  | 11 | Layout                                              |       |
|   | 6.4 Thermal Information5                                                                |    | 11.1 Layout Guidelines                              |       |
|   | 6.5 Electrical Characteristics6                                                         |    | 11.2 Layout Example                                 | 16    |
|   | 6.6 Timing Requirements: $T_A = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$           | 12 | Device and Documentation Support                    | 17    |
|   | 6.7 Timing Requirements: $T_{\Delta} = -40^{\circ}\text{C}$ to $+125^{\circ}\text{C}$ 6 |    | 12.1 Documentation Support                          | 17    |
|   | 6.8 Switching Characteristics: $T_A = -40^{\circ}\text{C}$ to +85°C 7                   |    | 12.2 Receiving Notification of Documentation Update | es 17 |
|   | 6.9 Switching Characteristics: T <sub>A</sub> = -40°C to +85°C 7                        |    | 12.3 Community Resource                             | 17    |
|   | 6.10 Switching Characteristics: $T_A = -40^{\circ}\text{C}$ to +125°C 8                 |    | 12.4 Trademarks                                     | 17    |
|   | 6.11 Operating Characteristics 8                                                        |    | 12.5 Electrostatic Discharge Caution                | 17    |
|   | 6.12 Typical Characteristics9                                                           |    | 12.6 Glossary                                       | 17    |
| 7 | Parameter Measurement Information                                                       | 13 | Mechanical, Packaging, and Orderable                |       |
| 8 | Detailed Description 12                                                                 |    | Information                                         | 17    |
|   | -                                                                                       |    |                                                     |       |

### 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Ch       | anges from Revision E (September 2016) to Revision F                                                                                                      | Page |
|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| •        | Changed YZP Package pinout diagram and added YZP pin numbers in <i>Pin Functions</i> table                                                                | 3    |
| •        | Added Balanced High-Drive CMOS Push-Pull Outputs, Standard CMOS Inputs, Clamp Diodes, Partial Power Dov (I <sub>off</sub> ), Over-voltage Tolerant Inputs |      |
| •        | Added Trace Example in Layout Example section                                                                                                             | 16   |
|          | Added Documentation Support section                                                                                                                       | 17   |
| <u> </u> | Added Documentation Support Section                                                                                                                       | 17   |
| •<br>Ch  | anges from Revision D (December 2013) to Revision E                                                                                                       | Page |
| Ch       |                                                                                                                                                           |      |

 Changes from Revision C (May 2007) to Revision D
 Page

 • Updated document to new TI data sheet format.
 1

 • Deleted Ordering Information table; see POA at the end of the data sheet.
 1

 • Updated operating temperature range.
 5

Submit Documentation Feedback

Copyright © 2003–2017, Texas Instruments Incorporated



# 5 Pin Configuration and Functions



See mechanical drawings for dimensions.



YZP Package 6-Pin DSBGA Bottom View



#### **Pin Functions**

| PIN             |          |     | 1/0 | DESCRIPTION                                     |
|-----------------|----------|-----|-----|-------------------------------------------------|
| NAME            | DCK, DBV | YZP | I/O | DESCRIPTION                                     |
| LE              | 1        | A1  | I   | Latch Enable; output follows D input when high  |
| GND             | 2        | B1  | _   | Ground                                          |
| D               | 3        | C1  | I   | D latch input                                   |
| Q               | 4        | C2  | 0   | Q latch output                                  |
| V <sub>CC</sub> | 5        | B2  | _   | Positive supply                                 |
| ŌĒ              | 6        | A2  | I   | Active low output enable; Hi-Z output when high |



## **Specifications**

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                  |                                                              |                           | MIN  | MAX                   | UNIT |
|------------------|--------------------------------------------------------------|---------------------------|------|-----------------------|------|
| V <sub>CC</sub>  | Supply voltage                                               |                           | -0.5 | 6.5                   | V    |
| VI               | Input voltage <sup>(2)</sup>                                 |                           | -0.5 | 6.5                   | ٧    |
| Vo               | Voltage range applied to any output in the high-impedance of | or power-off state (2)(3) | -0.5 | 6.5                   | V    |
| Vo               | Voltage range applied to any output in the high or low state | 2)(3)                     | -0.5 | V <sub>CC</sub> + 0.5 | V    |
| I <sub>IK</sub>  | Input clamp current                                          | V <sub>I</sub> < 0        |      | -50                   | mA   |
| I <sub>OK</sub>  | Output clamp current                                         | V <sub>O</sub> < 0        |      | -50                   | mA   |
| Io               | Continuous output current                                    |                           |      | ±50                   | mA   |
|                  | Continuous current through V <sub>CC</sub> or GND            |                           |      | ±100                  | mA   |
| $T_{J}$          | Absolute maximum Junction temperature                        |                           |      | 150                   | °C   |
| T <sub>stg</sub> | Storage temperature                                          |                           | -65  | 150                   | °C   |

<sup>(1)</sup> Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended* Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 6.2 ESD Ratings

|                                          |                         |                                                                     | VALUE | UNIT                                  |
|------------------------------------------|-------------------------|---------------------------------------------------------------------|-------|---------------------------------------|
| .,                                       |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)              | ±2000 | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ |
| V <sub>(ESD)</sub> Electrostatic dischar | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±1500 | V                                     |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed. The value of  $V_{CC}$  is provided in the *Recommended Operating Conditions*.

JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. CDM tested on DBV package



## 6.3 Recommended Operating Conditions

See (1)

|                 |                                    |                                                 | MIN                    | MAX                    | UNIT |
|-----------------|------------------------------------|-------------------------------------------------|------------------------|------------------------|------|
| V               | Supply voltage                     | Operating                                       | 1.65                   | 5.5                    | V    |
| V <sub>CC</sub> |                                    | Data retention only                             | 1.5                    |                        | V    |
|                 |                                    | V <sub>CC</sub> = 1.65 V to 1.95 V              | 0.65 × V <sub>CC</sub> | 5.5                    |      |
| .,              | I limb lavel in a strong to a      | V <sub>CC</sub> = 2.3 V to 2.7 V                | 1.7                    | 5.5                    | V    |
| $V_{IH}$        | High-level input voltage           | V <sub>CC</sub> = 3 V to 3.6 V                  | 2                      | 5.5                    | V    |
|                 |                                    | V <sub>CC</sub> = 4.5 V to 5.5 V                | 0.7 × V <sub>CC</sub>  | 5.5                    |      |
|                 |                                    | V <sub>CC</sub> = 1.65 V to 1.95 V              | 0                      | 0.35 × V <sub>CC</sub> |      |
| . ,             | Law band Sandon Name               | V <sub>CC</sub> = 2.3 V to 2.7 V                | 0                      | 0.7                    |      |
| $V_{IL}$        | Low-level input voltage            | V <sub>CC</sub> = 3 V to 3.6 V                  | 0                      | 0.8                    | V    |
|                 |                                    | V <sub>CC</sub> = 4.5 V to 5.5 V                | 0                      | $0.3 \times V_{CC}$    |      |
| Vo              | Output voltage                     | •                                               | 0                      | V <sub>CC</sub>        | V    |
|                 |                                    | V <sub>CC</sub> = 1.65 V                        |                        | -4                     |      |
|                 |                                    | V <sub>CC</sub> = 2.3 V                         |                        | -8                     | mA   |
| I <sub>OH</sub> | High-level output current          |                                                 |                        | -16                    |      |
|                 | -                                  |                                                 |                        | -24                    |      |
|                 |                                    | V <sub>CC</sub> = 4.5 V                         |                        | -32                    |      |
|                 |                                    | V <sub>CC</sub> = 1.65 V                        |                        | 4                      |      |
|                 |                                    | V <sub>CC</sub> = 2.3 V                         |                        | 8                      |      |
| l <sub>OL</sub> | Low-level output current           |                                                 |                        | 16                     | mA   |
|                 |                                    | V <sub>CC</sub> = 3 V                           |                        | 24                     |      |
|                 |                                    | V <sub>CC</sub> = 4.5 V                         |                        | 32                     |      |
|                 |                                    | V <sub>CC</sub> = 1.8 V ± 0.15 V, 2.5 V ± 0.2 V |                        | 20                     |      |
| Δt/Δν           | Input transition rise or fall rate | V <sub>CC</sub> = 3.3 V ± 0.3 V                 |                        | 10                     | ns/V |
|                 |                                    | $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$        |                        | 5                      |      |
| _               |                                    | DSBGA package                                   | -40                    | 85                     | 0.0  |
| T <sub>A</sub>  | Operating free-air temperature     | All other packages                              | -40                    | 125                    | °C   |

<sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. See *Implications of Slow or Floating CMOS Inputs* (SCBA004).

#### 6.4 Thermal Information

|                               |                                              | SN74LVC1G373 |            |             |      |
|-------------------------------|----------------------------------------------|--------------|------------|-------------|------|
| THERMAL METRIC <sup>(1)</sup> |                                              | DBV (SOT-23) | DCK (SC70) | YZP (DSBGA) | UNIT |
|                               |                                              | 6 PINS       | 6 PINS     | 6 PINS      |      |
| $R_{\theta JA}$               | Junction-to-ambient thermal resistance       | 219.8        | 255.2      | 131         | °C/W |
| $R_{\theta JC(top)}$          | Junction-to-case (top) thermal resistance    | 189          | 121.9      | 1.3         | °C/W |
| $R_{\theta JB}$               | Junction-to-board thermal resistance         | 65.8         | 58         | 22.6        | °C/W |
| ΨЈТ                           | Junction-to-top characterization parameter   | 67.3         | 7.2        | 5.2         | °C/W |
| ΨЈВ                           | Junction-to-board characterization parameter | 65.2         | 57.3       | 22.6        | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



#### 6.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER        | TEST COI                                                                        | NDITIONS                                                    | V <sub>cc</sub>       | MIN | TYP <sup>(1)</sup> | MAX  | UNIT |
|------------------|---------------------------------------------------------------------------------|-------------------------------------------------------------|-----------------------|-----|--------------------|------|------|
|                  | I <sub>OH</sub> = -100 μA                                                       | 1.65 V to 5.5 V                                             | V <sub>CC</sub> - 0.1 |     |                    |      |      |
| V <sub>OH</sub>  | $I_{OH} = -4 \text{ mA}$                                                        | 1.65 V                                                      | 1.2                   |     |                    |      |      |
|                  | I <sub>OH</sub> = -8 mA                                                         |                                                             | 2.3 V                 | 1.9 |                    |      | V    |
|                  | I <sub>OH</sub> = -16 mA                                                        |                                                             | 2.1/                  | 2.4 |                    |      | V    |
|                  | I <sub>OH</sub> = -24 mA                                                        |                                                             | 3 V                   | 2.3 |                    |      |      |
|                  | I <sub>OH</sub> = -32 mA                                                        |                                                             | 4.5 V                 | 3.8 |                    |      |      |
|                  | I <sub>OL</sub> = 100 μA                                                        |                                                             | 1.65 V to 5.5 V       |     |                    | 0.1  |      |
|                  | I <sub>OL</sub> = 4 mA                                                          |                                                             | 1.65 V                |     |                    | 0.45 |      |
|                  | I <sub>OL</sub> = 8 mA                                                          | 2.3 V                                                       |                       |     | 0.3                | V    |      |
|                  | I <sub>OL</sub> = 16 mA                                                         |                                                             |                       |     |                    |      | 0.4  |
| V <sub>OL</sub>  |                                                                                 | $T_A = -40$ °C to 85°C                                      | 3 V                   |     |                    | 0.55 | V    |
|                  | I <sub>OL</sub> = 24 mA                                                         | $T_A = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$ |                       |     |                    | 0.65 |      |
|                  | I <sub>OL</sub> = 32 mA                                                         | $T_A = -40$ °C to 85°C                                      | 45.77                 |     |                    | 0.55 |      |
|                  |                                                                                 | $T_A = -40^{\circ}C$ to 125°C                               | 4.5 V                 |     |                    | 0.65 |      |
| I <sub>I</sub>   | V <sub>I</sub> = 5.5 V or GND                                                   |                                                             | 0 V to 5.5 V          |     |                    | ±1   |      |
| I <sub>OZ</sub>  | V <sub>O</sub> = 0 to 5.5 V                                                     |                                                             | 3.6 V                 |     |                    | ±5   |      |
| I <sub>off</sub> | $V_I$ or $V_O = 5.5 \text{ V}$                                                  |                                                             | 0                     |     |                    | ±10  | μA   |
| I <sub>CC</sub>  | V <sub>I</sub> = 5.5 V or GND, I <sub>O</sub> = 0                               |                                                             | 1.65 V to 5.5 V       |     |                    | 10   | μΛ   |
| Δl <sub>CC</sub> | One input at V <sub>CC</sub> – 0.6 V,<br>Other inputs at V <sub>CC</sub> or GND | 3 V to 5.5 V                                                |                       |     | 500                |      |      |
| C <sub>i</sub>   | $V_I = V_{CC}$ or GND                                                           | $T_A = -40$ °C to 85°C                                      | 3.3 V                 |     | 3.5                |      |      |
| C <sub>o</sub>   | $V_O = V_{CC}$ or GND                                                           | $T_A = -40$ °C to 85°C                                      | 3.3 V                 |     | 6                  |      | pF   |

<sup>(1)</sup> All typical values are at  $V_{CC}$  = 3.3 V,  $T_A$  = 25°C.

# 6.6 Timing Requirements: $T_A = -40^{\circ}C$ to $+85^{\circ}C$

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 2)

|                 |                             |                                             | MIN | MAX | UNIT |
|-----------------|-----------------------------|---------------------------------------------|-----|-----|------|
| t <sub>w</sub>  | Pulse duration, LE high     |                                             | 3   |     |      |
|                 |                             | $V_{CC} = 1.8 \text{ V} \pm 0.15 \text{ V}$ | 2.4 |     |      |
|                 | Cotus time data hafara LEL  | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$  | 2   |     |      |
| t <sub>su</sub> | Setup time, data before LE↓ | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 1.5 |     |      |
|                 |                             | V <sub>CC</sub> = 5 V ± 0.5 V               | 1.5 |     | ns   |
|                 |                             | $V_{CC} = 1.8 \text{ V} \pm 0.15 \text{ V}$ | 2.5 |     |      |
|                 | Light time data after LE    | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$  | 1.5 |     |      |
| t <sub>h</sub>  | Hold time, data after LE↓   | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 1.5 |     |      |
|                 |                             | $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$    | 1.5 |     |      |

# 6.7 Timing Requirements: $T_A = -40^{\circ}C$ to $+125^{\circ}C$

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 2)

|                                             |                             |                                             | MIN | MAX | UNIT |
|---------------------------------------------|-----------------------------|---------------------------------------------|-----|-----|------|
| t <sub>w</sub>                              | Pulse duration, LE high     |                                             | 3   |     |      |
| t <sub>su</sub> Setup time, data before LE↓ |                             | $V_{CC} = 1.8 \text{ V} \pm 0.15 \text{ V}$ | 2.9 |     |      |
|                                             | Catua time data batara I C  | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$  | 2.1 |     |      |
|                                             | Setup time, data before LEJ | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 1.5 |     |      |
|                                             |                             | $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$    | 1.5 |     | ns   |
|                                             |                             | $V_{CC} = 1.8 \text{ V} \pm 0.15 \text{ V}$ | 3   |     |      |
|                                             | Hold time data after LC     | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$  | 1.5 |     |      |
| t <sub>h</sub>                              | Hold time, data after LE↓   | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 1.5 |     |      |
|                                             |                             | $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$    | 1.5 |     |      |



# 6.8 Switching Characteristics: $T_A = -40$ °C to +85°C

over recommended operating free-air temperature range,  $C_L = 15 \text{ pF}$  (unless otherwise noted) (see Figure 2)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT)  | TEST CONDITIONS                             | MIN | MAX  | UNIT |
|------------------|-----------------|-----------------|---------------------------------------------|-----|------|------|
|                  |                 |                 | V <sub>CC</sub> = 1.8 V ± 0.15 V            | 2   | 15   |      |
|                  | D               |                 | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$  | 15  | 5    |      |
|                  | D               |                 | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 1   | 4    |      |
|                  |                 | Q               | $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$    | 1   | 3.5  |      |
| t <sub>pd</sub>  |                 | Q               | $V_{CC} = 1.8 \text{ V} \pm 0.15 \text{ V}$ | 2   | 15   |      |
|                  | LE              |                 | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$  | 1.5 | 5    |      |
|                  |                 |                 | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 1   | 4    |      |
|                  |                 |                 | V <sub>CC</sub> = 5 V ± 0.5 V               | 1   | 3.5  |      |
|                  | <u> </u>        | ŌĒ Q            | $V_{CC} = 1.8 \text{ V} \pm 0.15 \text{ V}$ | 2   | 12.5 | ns   |
|                  |                 |                 | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$  | 1.5 | 4.5  |      |
| t <sub>en</sub>  | OE              | Q               | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 1   | 4    | 1    |
|                  |                 |                 | V <sub>CC</sub> = 5 V ± 0.5 V               | 1   | 2.5  |      |
|                  |                 |                 | $V_{CC} = 1.8 \text{ V} \pm 0.15 \text{ V}$ | 2   | 14   |      |
|                  | <del>or</del>   | <del>OE</del> Q | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$  | 1.5 | 7    |      |
| t <sub>dis</sub> | OE              |                 | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 1   | 7.9  |      |
|                  |                 |                 | $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$    | 1   | 5.3  |      |

# 6.9 Switching Characteristics: $T_A = -40^{\circ}C$ to +85°C

over recommended operating free-air temperature range,  $C_L = 30 \text{ pF}$  or 50 pF (unless otherwise noted) (see Figure 3)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS                             | MIN | MAX  | UNIT |
|------------------|-----------------|----------------|---------------------------------------------|-----|------|------|
|                  |                 |                | V <sub>CC</sub> = 1.8 V ± 0.15 V            | 2   | 16   |      |
|                  | D               |                | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$  | 1.5 | 7.3  |      |
| t <sub>pd</sub>  | D               |                | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 1   | 5.4  |      |
|                  |                 | Q              | V <sub>CC</sub> = 5 V ± 0.5 V               | 1   | 4    |      |
|                  |                 | Q              | V <sub>CC</sub> = 1.8 V ± 0.15 V            | 2   | 16.3 |      |
|                  | LE              |                | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$  | 1.5 | 7.4  |      |
|                  | LE              |                | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 1   | 5.5  |      |
|                  |                 |                | V <sub>CC</sub> = 5 V ± 0.5 V               | 1   | 4    | ns   |
|                  |                 |                | V <sub>CC</sub> = 1.8 V ± 0.15 V            | 2   | 13   | 115  |
|                  | ŌĒ              | Q              | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$  | 1.5 | 6.3  |      |
| t <sub>en</sub>  | OE              | Q              | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 1   | 5.1  |      |
|                  |                 |                | $V_{CC} = 5 V \pm 0.5 V$                    | 1   | 3.7  |      |
|                  |                 |                | $V_{CC} = 1.8 \text{ V} \pm 0.15 \text{ V}$ | 2   | 17.4 |      |
|                  | ŌĒ              | Q              | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$  | 1   | 5.9  |      |
| t <sub>dis</sub> | OE .            | Q              | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 1   | 6.5  |      |
|                  |                 |                | V <sub>CC</sub> = 5 V ± 0.5 V               | 1   | 4.6  |      |



# 6.10 Switching Characteristics: $T_A = -40$ °C to +125°C

over recommended operating free-air temperature range,  $C_L = 30 \text{ pF}$  or 50 pF (unless otherwise noted) (see Figure 3)

| PARAMETER       | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS                             | MIN | MAX  | UNIT |
|-----------------|-----------------|----------------|---------------------------------------------|-----|------|------|
|                 |                 |                | V <sub>CC</sub> = 1.8 V ± 0.15 V            | 2   | 17   |      |
|                 | D               |                | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$  | 1.5 | 8    |      |
|                 | Ь               |                | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 1   | 6    |      |
| t <sub>pd</sub> |                 | Q              | $V_{CC} = 5 V \pm 0.5 V$                    | 1   | 4.5  |      |
| od              |                 | Q              | $V_{CC} = 1.8 \text{ V} \pm 0.15 \text{ V}$ | 2   | 17   |      |
|                 | LE              |                | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$  | 1.5 | 8    |      |
|                 | LC              |                | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 1   | 6    |      |
|                 |                 |                | $V_{CC} = 5 V \pm 0.5 V$                    | 1   | 4.5  |      |
|                 |                 |                | $V_{CC} = 1.8 \text{ V} \pm 0.15 \text{ V}$ | 2   | 13.5 |      |
| ten             | ŌĒ              | Q              | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$  | 1.5 | 7    |      |
| en              | OE .            | Q              | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 1   | 5.5  |      |
|                 |                 |                | $V_{CC} = 5 V \pm 0.5 V$                    | 1   | 4    |      |
|                 |                 |                | $V_{CC} = 1.8 \text{ V} \pm 0.15 \text{ V}$ | 2   | 18.4 | 115  |
|                 | ŌĒ              | Q              | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$  | 1   |      |      |
| dis             | OE .            | Q              | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 1   | 6.8  |      |
|                 |                 |                | $V_{CC} = 5 V \pm 0.5 V$                    | 1   | 5    |      |
|                 |                 |                | $V_{CC} = 1.8 \text{ V} \pm 0.15 \text{ V}$ | 2   | 14   |      |
|                 | ŌĒ              | Q              | $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$  | 1.5 | 8.3  |      |
| en              | OE .            | Q              | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$  | 0.9 | 6.5  |      |
|                 |                 |                | V <sub>CC</sub> = 5 V ± 0.5 V               | 0.7 | 5.5  |      |
|                 |                 |                | V <sub>CC</sub> = 1.8 V ± 0.15 V            | 2   | 16   |      |
|                 | ŌĒ              |                | V <sub>CC</sub> = 2.5 V ± 0.2 V             | 1.1 | 7.3  |      |
| lis             | UE              | Q              | V <sub>CC</sub> = 3.3 V ± 0.3 V             | 1.4 | 6    | ns   |
|                 |                 |                | V <sub>CC</sub> = 5 V ± 0.5 V               | 0.8 | 5.1  |      |

# **6.11 Operating Characteristics**

 $T_A = 25^{\circ}C$ 

|                 | PARAMETER         | ₹                      | TEST C      | CONDITIONS               | TYP | UNIT |
|-----------------|-------------------|------------------------|-------------|--------------------------|-----|------|
|                 |                   |                        |             | V <sub>CC</sub> = 1.8 V  | 19  |      |
|                 |                   | Outputs enabled        |             | $V_{CC} = 2.5 \text{ V}$ | 19  |      |
|                 |                   | Outputs enabled        |             | $V_{CC} = 3.3 \text{ V}$ | 19  | pF   |
| <u> </u>        | Power dissipation |                        | f = 10 MHz  | $V_{CC} = 5 V$           | 20  |      |
| C <sub>pd</sub> | capacitance       |                        | I = IU WINZ | V <sub>CC</sub> = 1.8 V  | 3   |      |
|                 |                   | Outros de alfa abile d |             | $V_{CC} = 2.5 \text{ V}$ | 3   |      |
|                 |                   | Outputs disabled       |             | $V_{CC} = 3.3 \text{ V}$ | 3   |      |
|                 |                   |                        |             | $V_{CC} = 5 V$           | 4   |      |

Product Folder Links: SN74LVC1G373

Submit Documentation Feedback



# 6.12 Typical Characteristics



Figure 1. Propagation delay vs  $V_{\text{CC}}$ 

Copyright © 2003–2017, Texas Instruments Incorporated

Submit Documentation Feedback



### 7 Parameter Measurement Information



| TEST                               | <b>S1</b>         |
|------------------------------------|-------------------|
| t <sub>PLH</sub> /t <sub>PHL</sub> | Open              |
| t <sub>PLZ</sub> /t <sub>PZL</sub> | V <sub>LOAD</sub> |
| t <sub>PHZ</sub> /t <sub>PZH</sub> | GND               |

**LOAD CIRCUIT** 

| ,,                                  | INI             | PUTS    |                    | .,                  |                |                | .,             |
|-------------------------------------|-----------------|---------|--------------------|---------------------|----------------|----------------|----------------|
| V <sub>cc</sub>                     | V,              | t,/t,   | V <sub>M</sub>     | V <sub>LOAD</sub>   | C <sub>L</sub> | R <sub>∟</sub> | V <sub>A</sub> |
| 1.8 V ± 0.15 V                      | V <sub>cc</sub> | ≤2 ns   | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub> | 15 pF          | <b>1 M</b> Ω   | 0.15 V         |
| $2.5~\textrm{V}~\pm~0.2~\textrm{V}$ | V <sub>cc</sub> | ≤2 ns   | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub> | 15 pF          | <b>1 M</b> Ω   | 0.15 V         |
| $3.3~V~\pm~0.3~V$                   | 3 V             | ≤2.5 ns | 1.5 V              | 6 V                 | 15 pF          | <b>1 M</b> Ω   | 0.3 V          |
| 5 V ± 0.5 V                         | V <sub>cc</sub> | ≤2.5 ns | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub> | 15 pF          | <b>1 M</b> Ω   | 0.3 V          |



NOTES: A. C, includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_o = 50 \Omega$ .
- D. The outputs are measured one at a time, with one transition per measurement.
- E.  $t_{\text{PLZ}}$  and  $\dot{t}_{\text{PHZ}}$  are the same as  $t_{\text{dis}}$ .
- F.  $t_{\mbox{\tiny PZL}}$  and  $t_{\mbox{\tiny PZH}}$  are the same as  $t_{\mbox{\tiny en}}.$
- G.  $t_{PlH}$  and  $t_{PHl}$  are the same as  $t_{pd}$ .
- H. All parameters and waveforms are not applicable to all devices.

Figure 2. Load Circuit and Voltage Waveforms

Submit Documentation Feedback

Copyright © 2003–2017, Texas Instruments Incorporated



#### **Parameter Measurement Information (continued)**



| TEST                               | S1                       |
|------------------------------------|--------------------------|
| t <sub>PLH</sub> /t <sub>PHL</sub> | Open                     |
| t <sub>PLZ</sub> /t <sub>PZL</sub> | <b>V</b> <sub>LOAD</sub> |
| t <sub>PHZ</sub> /t <sub>PZH</sub> | GND                      |

**LOAD CIRCUIT** 

| ,,                                  | INI             | PUTS    |                    | V                        |                |                | .,             |
|-------------------------------------|-----------------|---------|--------------------|--------------------------|----------------|----------------|----------------|
| V <sub>cc</sub>                     | V,              | t,/t,   | V <sub>M</sub>     | <b>V</b> <sub>LOAD</sub> | C <sub>L</sub> | R <sub>⊾</sub> | V <sub>Δ</sub> |
| 1.8 V ± 0.15 V                      | V <sub>cc</sub> | ≤2 ns   | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub>      | 30 pF          | <b>1 k</b> Ω   | 0.15 V         |
| $2.5~\textrm{V}~\pm~0.2~\textrm{V}$ | V <sub>cc</sub> | ≤2 ns   | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub>      | 30 pF          | 500 Ω          | 0.15 V         |
| $3.3~V~\pm~0.3~V$                   | 3 V             | ≤2.5 ns | 1.5 V              | 6 V                      | 50 pF          | 500 Ω          | 0.3 V          |
| 5 V ± 0.5 V                         | V <sub>cc</sub> | ≤2.5 ns | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub>      | 50 pF          | 500 Ω          | 0.3 V          |



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_0 = 50 \,\Omega$ .
- D. The outputs are measured one at a time, with one transition per measurement.
- E.  $t_{PLZ}$  and  $\dot{t}_{PHZ}$  are the same as  $t_{dis}$ .
- F.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
- G.  $t_{\text{PLH}}^{\text{F2L}}$  and  $t_{\text{PHL}}^{\text{F2L}}$  are the same as  $t_{\text{pd}}^{\text{eff}}$
- H. All parameters and waveforms are not applicable to all devices.

Figure 3. Load Circuit and Voltage Waveforms



### 8 Detailed Description

#### 8.1 Overview

A buffered output-enable  $(\overline{OE})$  input can be used to place the output in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the output neither loads nor drives the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without interface or pullup components. To ensure the high-impedance state during power up or power down,  $\overline{OE}$  should be tied to  $V_{CC}$  through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. This device is fully specified for partial-power-down applications using  $I_{off}$ . The  $I_{off}$  circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

#### 8.2 Functional Block Diagram



Figure 4. Logic Diagram (Positive Logic)

#### 8.3 Feature Description

#### 8.3.1 Balanced High-Drive CMOS Push-Pull Outputs

A balanced output allows the device to sink and source similar currents. The high drive capability of this device creates fast edges into light loads so routing and load conditions should be considered to prevent ringing. Additionally, the outputs of this device are capable of driving larger currents than the device can sustain without being damaged. It is important for the power output of the device to be limited to avoid thermal runaway and damage due to over-current. The electrical and thermal limits defined the in the *Absolute Maximum Ratings* must be followed at all times.

#### 8.3.2 Standard CMOS Inputs

Standard CMOS inputs are high impedance and are typically modelled as a resistor in parallel with the input capacitance given in the *Electrical Characteristics*. The worst case resistance is calculated with the maximum input voltage, given in the *Absolute Maximum Ratings*, and the maximum input leakage current, given in the *Electrical Characteristics*, using ohm's law  $(R = V \div I)$ .

Signals applied to the inputs need to have fast edge rates, as defined by  $\Delta t/\Delta v$  in *Recommended Operating Conditions* to avoid excessive currents and oscillations. If a slow or noisy input signal is required, a device with a Schmitt-trigger input should be utilized to condition the input signal prior to the standard CMOS input.

Submit Documentation Feedback



### **Feature Description (continued)**

#### 8.3.3 Clamp Diodes

The inputs and outputs to this device have negative clamping diodes.

#### **CAUTION**

Voltages beyond the values specified in the *Absolute Maximum Ratings* table can cause damage to the device. The input negative-voltage and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed.



Figure 5. Electrical Placement of Clamping Diodes for Each Input and Output

#### 8.3.4 Partial Power Down (I<sub>off</sub>)

The inputs and outputs for this device enter a high impedance state when the supply voltage is 0 V. The maximum leakage into or out of any input or output pin on the device is specified by I<sub>off</sub> in the *Electrical Characteristics*.

#### 8.3.5 Over-voltage Tolerant Inputs

Input signals to this device can be driven above the supply voltage so long as they remain below the maximum input voltage value specified in the *Absolute Maximum Ratings*.

#### 8.4 Device Functional Modes

Table 1 lists the functions of this device.

**Table 1. Function Table** 

|    | INPUTS |   |       |  |  |  |  |  |  |
|----|--------|---|-------|--|--|--|--|--|--|
| ŌĒ | LE     | Q |       |  |  |  |  |  |  |
| L  | Н      | L | L     |  |  |  |  |  |  |
| L  | Н      | Н | Н     |  |  |  |  |  |  |
| L  | L      | Х | $Q_0$ |  |  |  |  |  |  |
| Н  | Х      | Х | Hi-Z  |  |  |  |  |  |  |



### 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 9.1 Application Information

The SN74LVC1G373 latches can be used to store one bit of data. Figure 6 shows a typical application. The multiplexer is used to convert parallel data coming in from the latch into serial data using the A, B, and C select pins moving up in a sequence. With latch input low by a trigger event, the output Q holds the previous  $Q_0$  data entered until the LE pin is cleared.

### 9.2 Typical Application



Figure 6. Latch Used With Multiplexer for Parallel to Serial Conversion

#### 9.2.1 Design Requirements

This device uses CMOS technology and has balanced output drive. Take care to avoid bus contention because it can drive currents that would exceed maximum limits. The high drive also creates fast edges into light loads, so routing and load conditions must be considered to prevent ringing.

Submit Documentation Feedback



# **Typical Application (continued)**

#### 9.2.2 Detailed Design Procedure

- 1. Recommended Input Conditions
  - For rise time and fall time specifications, see  $\Delta t/\Delta V$  in Recommended Operating Conditions.
  - For specified High and low levels, see V<sub>IH</sub> and V<sub>IL</sub> in Recommended Operating Conditions.
  - Inputs are overvoltage tolerant allowing them to go as high as 5.5 V at any valid  $V_{CC}$ .
- 2. Recommended Output Conditions
  - Load currents should not exceed 32 mA per output and 100 mA total through the part.
  - Outputs must not be pulled above V<sub>CC</sub>.

#### 9.2.3 Application Curve



Figure 7. Enable Time vs V<sub>CC</sub>



### 10 Power Supply Recommendations

The power supply can be any voltage between the minimum and maximum supply voltage rating located in Recommended Operating Conditions.

Each V<sub>CC</sub> pin should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, TI recommends a 0.1-µF bypass capacitor. If there are multiple V<sub>CC</sub> pins, TI recommends 0.01-µF or 0.022-µF bypass capacitor for each power pin. It is acceptable to parallel multiple bypass capacitors to reject different frequencies of noise. 0.1-µF and 1-µF capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power pin as possible for best results.

### 11 Layout

### 11.1 Layout Guidelines

When using multiple bit logic devices, inputs should not float. In many cases, functions or parts of functions of digital logic devices are unused. Some examples are when only two inputs of a triple-input AND gate are used, or when only 3 of the 4-buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states.

Specified in Figure 8 are rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or VCC, whichever makes more sense or is more convenient.

Even low data rate digital signals can have high frequency signal components due to fast edge rates. When a PCB trace turns a corner at a 90° angle, a reflection can occur. A reflection occurs primarily because of the change of width of the trace. At the apex of the turn, the trace width increases to 1.414 times the width. This increase upsets the transmission-line characteristics, especially the distributed capacitance and self-inductance of the trace which results in the reflection. Not all PCB traces can be straight and therefore some traces must turn corners. Figure 9 shows progressively better techniques of rounding corners. Only the last example (BEST) maintains constant trace width and minimizes reflections.

## 11.2 Layout Example



Figure 8. Proper Multiple Input Termination Diagram



Figure 9. Trace Example

Submit Documentation Feedback Product Folder Links: SN74LVC1G373



### 12 Device and Documentation Support

### 12.1 Documentation Support

#### 12.1.1 Related Documentation

For related documentation see the following:

Implications of Slow or Floating CMOS Inputs (SCBA004)

### 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 12.3 Community Resource

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.4 Trademarks

NanoFree, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

#### 12.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 12.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





10-Oct-2018

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------------|---------|
| 74LVC1G373DBVRE4 | ACTIVE | SOT-23       | DBV                | 6    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | (CA35, CA3R)         | Samples |
| 74LVC1G373DCKRE4 | ACTIVE | SC70         | DCK                | 6    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | D35                  | Samples |
| 74LVC1G373DCKRG4 | ACTIVE | SC70         | DCK                | 6    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | D35                  | Samples |
| SN74LVC1G373DBVR | ACTIVE | SOT-23       | DBV                | 6    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | (CA35, CA3R)         | Samples |
| SN74LVC1G373DCKR | ACTIVE | SC70         | DCK                | 6    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | (D35, D3R)           | Samples |
| SN74LVC1G373YZPR | ACTIVE | DSBGA        | YZP                | 6    | 3000           | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM | -40 to 85    | D3N                  | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



## **PACKAGE OPTION ADDENDUM**

10-Oct-2018

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

PACKAGE MATERIALS INFORMATION

www.ti.com 7-Oct-2018

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| All differsions are norminal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|------------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                       | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| 74LVC1G373DCKRG4             | SC70            | DCK                | 6 | 3000 | 178.0                    | 9.2                      | 2.4        | 2.4        | 1.22       | 4.0        | 8.0       | Q3               |
| SN74LVC1G373DBVR             | SOT-23          | DBV                | 6 | 3000 | 178.0                    | 9.2                      | 3.3        | 3.23       | 1.55       | 4.0        | 8.0       | Q3               |
| SN74LVC1G373DCKR             | SC70            | DCK                | 6 | 3000 | 178.0                    | 9.2                      | 2.4        | 2.4        | 1.22       | 4.0        | 8.0       | Q3               |
| SN74LVC1G373YZPR             | DSBGA           | YZP                | 6 | 3000 | 178.0                    | 9.2                      | 1.02       | 1.52       | 0.63       | 4.0        | 8.0       | Q1               |

www.ti.com 7-Oct-2018



\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| 74LVC1G373DCKRG4 | SC70         | DCK             | 6    | 3000 | 180.0       | 180.0      | 18.0        |
| SN74LVC1G373DBVR | SOT-23       | DBV             | 6    | 3000 | 180.0       | 180.0      | 18.0        |
| SN74LVC1G373DCKR | SC70         | DCK             | 6    | 3000 | 180.0       | 180.0      | 18.0        |
| SN74LVC1G373YZPR | DSBGA        | YZP             | 6    | 3000 | 220.0       | 220.0      | 35.0        |

# DBV (R-PDSO-G6)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
- D. Leads 1,2,3 may be wider than leads 4,5,6 for package orientation.
- Falls within JEDEC MO-178 Variation AB, except minimum lead width.



# DBV (R-PDSO-G6)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



# DCK (R-PDSO-G6)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
- D. Falls within JEDEC MO-203 variation AB.



# DCK (R-PDSO-G6)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.





DIE SIZE BALL GRID ARRAY



#### NOTES:

NanoFree Is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.
- 3. NanoFree<sup>™</sup> package configuration.



DIE SIZE BALL GRID ARRAY



NOTES: (continued)

Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints.
 For more information, see Texas Instruments literature number SBVA017 (www.ti.com/lit/sbva017).



DIE SIZE BALL GRID ARRAY



NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2018, Texas Instruments Incorporated