# **Project Verification Plan**

# CSCE-714 – Advanced Hardware Design Functional Verification

# Team 13

Dinesh Kumar Palani Samy UIN: 434006323

Sri Hariharan Sriram UIN:534001226

Bhanu Sahithya Vattikuti UIN: 534001989

# 1) OVERVIEW OF THE DESIGN:

The 32-bit 4 core processor system has the following 10 most important features of the design.

- 1. It has four L1 caches, a unified L2 cache and a system bus that allows communication between the two levels and an arbiter.
- 2. The L1 cache is split into instruction level cache(L1-I) and data level cache(L1-D). Each cache in L1 is of the size 256KB and 4- way set associativity.
- 3. The L2 cache is unified and shared, it does not distinguish between instruction and data cache blocks and is common for all four L1 caches. It is 8MB in size and has an 8-way set associativity.
- 4. It employs a Physically Indexed and Physically Tagged addressing scheme which means there's
  - no Translation lookaside Buffer for virtual to physical address conversion.
- 5. The main Memory is a stub that was intended to serve all memory requests.
- 6. The cache coherency protocol employed in L1 cache is MESI Protocol.
- 7. Pseudo LRU replacement policy is used in both L1 and L2 caches.
- 8. It employs write-back and write-allocate policy for write requests and doesn't have any write buffers.
- 9. For both L1 and L2 Read and Write requests, the arbiter is in charge of "grants" and "access" requests.



Fig 1: BLOCK DIAGRAM OF DESIGN

# 2) VERIFICATION LEVELS:

Level of design hierarchy: The module will be verified at a sub-system level since it is an integration of various IP's (L1 cache, L2 cache, system bus).

We followed a grey box verification approach since we have access to various internal signals like the signals between L1 and L2 cache. The functionality of the design is clearly documented in the HAS specification.



Fig 2: UVM Testbench hierarchy

# 3) FEATURES:

- 1 Any miss in L1 data and instruction caches will be served by L2 cache if none of the L1 caches have that data.
- 2 Replacement policy: The replacement policy used is Pseudo-LRU. We will force a block replacement in L1 cache and check if the policy is adhered.
- 4- Way set associativity: After filling four ways in a set, an issue to a first block will be a hit.
- 4 MESI Coherence protocol: Coherency should be maintained among the L1 caches according to MESI protocol.
- 5 Address range should be in physical address space and not in virtual address space.
- 6 Writes operations should not be done on L1 Instruction cache.
- 7 L2 cache is unified so it should be able to serve both L1 instruction and data cache.

- 8 Since it's a write allocate cache, the write miss will fetch the block to L1 cache. Consecutive writes to the same block will be a hit.
- 9 Since it is a write-back cache, the dirty block is written back to L2 only when it is replaced.
- 10 Multiple request handling: If multiple cores try to access the system bus at the same time, only one processor should access the bus according to the arbitration scheme.

# 4) TEST CASES AND SCENARIOS:

#### 1. L1 CACHE

#### 1.1 MISS SCENARIO

#### 1.1.1 READ MISS (I-cache & D-cache)

**SCENARIO:** A read miss to the L1 D-cache or L1 I-cache will result in the block being fetched either from L2 cache or from other L1 caches.

#### Tests:

- read\_request\_miss
- read\_misses
- read\_after\_read
- reads\_cov
- read\_miss\_icache

#### **FEATURES COVERED:**

It covers feature 1,4 and 7. In feature 4, it covers MESI state transitions like INVALID to EXCLUSIVE when the block is not present in L1 cache. Or if the block is present in the snoop side, transition happens from EXCLUSIVE to SHARED or INVALID to SHARED.

# 1.1.2 WRITE MISS (D-cache )

SCENARIO: A write miss to L1 D-cache will result in the request being served by L2 and invalidating other copies in L1 D-cache.

#### Tests:

- write\_after\_write
- write\_tests
- write\_request\_miss

• write\_covs

# **FEATURES COVERED:**

It covers feature 1,4, 6 and 8. When a first write request occurs, it will result in a miss and L2 will serve the data block (feature 1 & 8). The MESI state transitions from INVALID to MODIFIED (feature 4). Also, other copies will be invalidated. On the snoop side, the MESI state transitions from either Exclusive, shared, or modified to INVALID (feature 4). A write request to I- cache is an invalid scenario (feature 6)

#### **1.2 HIT SCENARIO**

# 1.2.1 READ HIT (I- cache & D-cache)

# **TEST CASES:**

- read\_after\_read
- reads\_cov
- read\_icache
- req\_serv\_by\_cov

# **FEATURES COVERED:**

It covers feature 4 and 8. When a read hit occurs the MESI state remains unchanged(feature 4). When a read follows a write to the same processor, it will result in a hit (feature 8).

# 1.2.2 WRITE HIT (D-cache)

**SCENARIO:** When there's a copy of block present in the processor, it will result in a write hit, which might make other copies invalid.

# **TEST CASES:**

- write\_tests
- write\_after\_write
- write\_hit\_read
- write\_covs

# **FEATURES COVERED:**

It covers feature 4 and 8. When a write hit occurs, the MESI transition depends on the initial state of the block. If the block is in SHARED state, then other copies will be invalidated and MESI state changes to MODIFIED (feature 4). Else, the state transition would be from EXCLUSIVE to MODIFIED or the block would stay in MODIFIED (feature 4).

# 1.3 READ AFTER WRITE/ WRITE AFTER READ

**SCENARIO:** This involves mixes of multiple reads and writes in the same test cases.

#### **TESTS:**

- random\_read\_write
- random\_write\_read
- write\_read\_many
- write\_read\_dcache
- read\_write\_dcache
- write\_read\_icache
- write\_after\_read
- random\_req\_type\_data
- bus\_req\_type
- bus\_req\_proc\_num\_cov
- bud\_req\_snoop\_cov

# **FEATURES COVERED:**

It covers 1, 4, 6, 7 and 8.

#### 1.4 REPLACEMENT SCENARIO

**SCENARIO:** This covers cases where a block gets replaced when a read or write miss occurs.

#### TESTS:

- replacement
- replacement\_writes
- replacement\_with\_5reads
- eviction
- write\_miss\_replacement
- writeback\_read\_replacement
- write\_replacement\_cov

# **FEATURES COVERED:**

It covers features 2, 3, 4, 8 and 9.

#### **5. ASSERTIONS:**

# **5.1 CPU\_LV1\_INTERFACE:**

- 1. cpu wr and cpu rd should not be asserted at the same clock cycle.
- 2. As long as cpu\_rd is high, addr\_bus\_cpu\_lv1 should hold value
- 3. Once cpu\_rd is asserted, the data\_in\_bus\_cpu\_lv1 should be asserted eventually.
- 4. cpu\_rd will not be high when data\_in\_bus\_cpu\_lv1 asserted

# **5.2 SYSTEM\_BUS\_INTERFACE:**

- 1. lv2 wr done should not be asserted without lv2 wr being asserted in previous cycle.
- 2. Data\_in\_bus\_lv1\_lv2 and cp\_in\_cache should not be asserted without lv2\_rd being asserted in previous cycle.

- 3. lv2 rd should be asserted before cp in cache is asserted.
- 4. bus\_rd and lv2\_rd are asserted only after bus\_lv1\_lv2\_gnt\_proc is asserted.
- 5. If bus\_rdx and lv2\_rd is asserted, then in the previous cycle bus\_lv1\_lv2\_gnt\_proc should be asserted.
- 6. Both bus\_lv1\_lv2\_gnt\_proc and bus\_lv1\_lv2\_gnt\_snoop are one-hot signals.
- 7. Only if proc grants are assigned, snoop grants are assigned.
- 8. If bus\_lv1\_lv2\_req\_snoop is asserted then cp\_in\_cache is also asserted.
- 9. If bus\_lv1\_lv2\_gnt\_proc is asserted, and if in the next cycle addr\_bus\_lv1\_lv2 is asserted and lv2\_rd and lv2\_wr is not asserted in the same cycle invalidate signal should get asserted.
- 10. Invalidate should be followed by all\_invalidation\_done.
- 11. After bus\_lv1\_lv2\_gnt\_snoop is asserted in a particular clock cycle, from the next clock cycle or in the later clock cycles, the signals 'shared' and 'data\_in\_bus\_lv1\_lv2' will be asserted at the same time.
- 12. When signal invalidate is high, signal bus\_lv1\_lv2\_gnt should be asserted.
- 13. bus rd and bus rdx should not be asserted simultaneously.
- 14. bus\_rd and invalidate should not be asserted at the same time.
- 15. bus rdx and invalidate should not be asserted at the same time.
- 16. bus lv1 lv2 gnt proc not asserted when the corresponding req was deasserted for cache.
- 17. addr\_bus\_lv1\_lv2 should be valid when bus\_rdx/lv2\_rd is asserted.

#### 6. COVERAGE:

#### **6.1. FUNCTIONAL COVERAGE:**

# **CPU\_MONITOR** coverage:

- Coverpoints for request type, data, address, address type, illegal.
- Cross coverage between request type, address.
- Cross coverage between request type and data.
- Cross coverage between request type, and address type with ignore bins for ignoring write operations to I-cache .

# SYSTEM\_BUS\_MONITOR:

- Coverpoints for bus\_request\_type, bus\_request\_proc\_num, bus\_req\_address, read data, write data snoop, bus request snoop, snoop write request flag, request\_serviced\_by with ignore\_bin for SERV\_NONE, cp\_in\_cache, shared, proc\_evict\_dirty\_blk\_addr, proc\_evcit\_dirty\_blk\_data, proc\_evcit\_dirty\_blk\_flag.
- Cross coverage for REQUEST\_TYPE and REQUEST\_PROCESSOR.
- Cross coverage for REQUEST\_ADDRESS and REQUEST\_PROCESSOR.
- Cross coverage for REQUEST PROCESSOR and WR DATA SNOOP.
- Cross coverage for REQUEST\_PROCESSOR and BUS\_REQ\_SNOOP.
- Cross coverage for REQUEST PROCESSOR and REQUEST SERVICED BY.

**Overall Functional Coverage: 96.39%** 

#### **6.2 CODE COVERAGE:**

- We covered expressions, toggle and block code coverages to ensure that all parts of the code has been tested. We achieved an overall code coverage of 86.6%
- The overall code coverage of 86.6% includes 88.34% of block coverage, 83.58% of expression coverage and 87.87% of toggle coverage.

#### **COVERAGE HOLES:**

#### CPU Lv1 Interface:

We have not included num\_cycles in our coverage plan since this is not an important parameter for verifying our design. Also, we have not included "illegal" because we all transactions that we generate are legal transactions and no write to ICACHE (illegal) can happen.

We have achieved 100% coverage for all coverpoints except for the cross coverage between REQUEST\_TYPE and ADDRESS. This is because the REQUEST\_TYPE cannot be a WRITE\_REQ to an address that falls in ICACHE range.

#### **System Bus Interface:**

- For BUS\_REQUEST\_SNOOP we have included an ignore bin for 4'b1111 since this is not a
  possible value. This is because all four processors cannot request for snoop access at the same
  time since atleast one of them should be initiating the request.
- For REQ\_SERVICED\_BY, an ignore bin is used for SERV\_NONE is used since it does not signify any CPU in the design and is declared to -1.

- PROC\_EVICT\_DIRTY\_BLK\_ADDR might not give 100% coverage since we cannot evict a dirty block from ICACHE.
- The cross coverage between REQ\_PROC and REQ\_SNOOP will give a low coverage value, the
  processor requesting the transfer cannot request for snoop access at the same time. For
  example, if CPU0 initiates request, then all snoop values with lsb bit as 1 will not be hit.
- The cross coverage between REQ\_PROC and REQ\_SERVICED\_BY will not hit four bins as the
  processor initiating request cannot serve itself. So the missing bins will have values
  [REQ\_PROC0, SERV\_SNOOP0], [REQ\_PROC1, SERV\_SNOOP1], [REQ\_PROC2, SERV\_SNOOP2],
  [REQ\_PROC3, SERV\_SNOOP3].

# **Vmanager outputs:**



Fig 1: CPU to Level 1 assertions



# Fig 2: LV1-LV2 assertions

| ▶ □ 1.1.17 random_read_write   | ✓ 100% | 50 / 50 (100%) |
|--------------------------------|--------|----------------|
| ▶                              | ✓ 100% | 10 / 10 (100%) |
| ▶ ॼ 1.1.19 read after read     | ✓ 100% | 10 / 10 (100%) |
| ▶ ॼ 1.1.20 reads_cov           | ✓ 100% | 50 / 50 (100%) |
| ▶ ॼ 1.1.21 write after read    | ✓ 100% | 10 / 10 (100%) |
| ▶ □ 1.1.22 write after write   | ✓ 100% | 10 / 10 (100%) |
| ▶ ॼ 1.1.23 write_read_many     | ✓ 100% | 10 / 10 (100%) |
| ▶ □ 1.1.24 write_tests         | ✓ 100% | 10 / 10 (100%) |
| ▶ ॼ 1.1.25 random_request_type | ✓ 100% | 10 / 10 (100%) |
| ▶                              | ✓ 100% | 10 / 10 (100%) |
| ▶ □ 1.1.27 bus_req_proc        | ✓ 100% | 50 / 50 (100%) |
| ▶ ॼ 1.1.28 bus_req_snoop       | ✓ 100% | 50 / 50 (100%) |
| ▶                              | ✓ 100% | 10 / 10 (100%) |
| ▶ ॼ 1.1.30 cov_snoop_cpu       | ✓ 100% | 10 / 10 (100%) |
| ▶ ॼ 1.1.31 cov_snnop_req_cpu   | ✓ 100% | 10 / 10 (100%) |
| ▶                              | ✓ 100% | 10 / 10 (100%) |
| ▶ ॼ 1.1.33 cpu_monitor         | ✓ 100% | 10 / 10 (100%) |
|                                |        |                |

| ■ 1.3 LV1 dcache as a R_slash_W memory | ✓ 100%       | 80 / 80 (100%) | n/a |
|----------------------------------------|--------------|----------------|-----|
| ▶ ॼ 1.3.1 write_read_dcache            | ✓ 100%       | 10 / 10 (100%) | n/a |
| ▶ ॼ 1.3.2 read_misses                  | <b>1</b> 00% | 10 / 10 (100%) | n/a |
| ▶ ॼ 1.3.3 write_tests                  | <b>1</b> 00% | 10 / 10 (100%) | n/a |
| ▶ ॼ 1.3.4 write_covs                   | <b>1</b> 00% | 50 / 50 (100%) | n/a |
| ■ 1.4 LV1 icache as a R-only memory    | 100%         | 10 / 10 (100%) | n/a |
| ▶ ॼ 1.4.1 read_miss_icache             | <b>1</b> 00% | 10 / 10 (100%) | n/a |

Fig 3: Test cases



Fig 4: CPU-Lv1 functional coverage



Fig 5: Lv1-Lv2 functional coverage

| ▲ 🗖 1.7 Code     | e Coverage                  | 8 | 6.6%  | 10245 / 13495 (75.92%) | n/a |
|------------------|-----------------------------|---|-------|------------------------|-----|
| <b>⊿</b> □ 1.7.1 | Block                       | 8 | 8.34% | 878 / 1012 (86.76%)    | n/a |
| ▲ III ins        | t_cache_lv1_multicore       | 8 | 8.34% | 878 / 1012 (86.76%)    | n/a |
| <b>▲</b> ■       | inst_cache_lv1_unicore_0    | 8 | 8.47% | 216 / 253 (85.38%)     | n/a |
| <b>)</b>         | inst_cache_wrapper_lv1_dl   | 8 | 9.97% | 161 / 190 (84.74%)     | n/a |
| <b>&gt;</b> :    | inst_cache_wrapper_lv1_il   | 8 | 6.98% | 55 / 63 (87.3%)        | n/a |
| <b>4</b>         | inst_cache_lv1_unicore_1    | 9 | 1.23% | 236 / 253 (93.28%)     | n/a |
| <b>&gt;</b> :    | inst_cache_wrapper_lv1_dl   | 9 | 7.27% | 182 / 190 (95.79%)     | n/a |
| <b>)</b>         | 🏗 inst_cache_wrapper_lv1_il | 8 | 5.19% | 54 / 63 (85.71%)       | n/a |
| <b>▲</b> ■       | inst_cache_lv1_unicore_2    | 8 | 6.55% | 213 / 253 (84.19%)     | n/a |
| <b>&gt;</b> :    | inst_cache_wrapper_lv1_dl   | 8 | 7.91% | 159 / 190 (83.68%)     | n/a |
| <b>)</b>         | tinst_cache_wrapper_lv1_il  | 8 | 5.19% | 54 / 63 (85.71%)       | n/a |
| 4 1              | inst_cache_lv1_unicore_3    | 8 | 7.12% | 213 / 253 (84.19%)     | n/a |
| <b>&gt;</b> :    | inst_cache_wrapper_lv1_dl   | 8 | 9.04% | 159 / 190 (83.68%)     | n/a |
| <b>&gt;</b> :    | inst_cache_wrapper_lv1_il   | 8 | 5.19% | 54 / 63 (85.71%)       | n/a |
|                  |                             |   |       |                        |     |

Fig 6: Code block coverage

| t at marteneric makker in i'm                 |        | 5-1 05 (05.1 110)  | 1.17.54 |
|-----------------------------------------------|--------|--------------------|---------|
|                                               | 83.58% | 282 / 312 (90.38%) | n/a     |
| inst_cache_lv1_multicore                      | 83.58% | 282 / 312 (90.38%) | n/a     |
| inst_cache_lv1_unicore_0                      | 82.74% | 69 / 78 (88.46%)   | n/a     |
| <ul><li># inst_cache_wrapper_lv1_dl</li></ul> | 96.03% | 58 / 63 (92.06%)   | n/a     |
| inst_cache_wrapper_lv1_il                     | 69.44% | 11 / 15 (73.33%)   | n/a     |
| inst_cache_lv1_unicore_1                      | 84.42% | 72 / 78 (92.31%)   | n/a     |
| inst_cache_wrapper_lv1_dl                     | 99.4%  | 61 / 63 (96.83%)   | n/a     |
| # inst_cache_wrapper_lv1_il                   | 69.44% | 11 / 15 (73.33%)   | n/a     |
| inst_cache_lv1_unicore_2                      | 84.28% | 71 / 78 (91.03%)   | n/a     |
| <ul><li># inst_cache_wrapper_lv1_dl</li></ul> | 99.11% | 60 / 63 (95.24%)   | n/a     |
| inst_cache_wrapper_lv1_il                     | 69.44% | 11 / 15 (73.33%)   | n/a     |
| inst_cache_lv1_unicore_3                      | 82.89% | 70 / 78 (89.74%)   | n/a     |
| inst_cache_wrapper_lv1_dl                     | 96.33% | 59 / 63 (93.65%)   | n/a     |
| inst_cache_wrapper_lv1_il                     | 69.44% | 11 / 15 (73.33%)   | n/a     |
|                                               |        |                    |         |

Fig 7: Code Expression coverage

| <b>⊿</b> 🗇 | 1.7.3 Toggle                         | 87.87% | 9085 / 12171 (74.64%) | n/a |
|------------|--------------------------------------|--------|-----------------------|-----|
| 4          | # inst_cache_lv1_multicore           | 87.87% | 9085 / 12171 (74.64%) | n/a |
|            | inst_cache_lv1_unicore_0             | 85.06% | 2116 / 2947 (71.8%)   | n/a |
|            | ■ inst_cache_wrapper_lv1_dl          | 82.09% | 1219 / 1672 (72.91%)  | n/a |
|            | # inst_cache_wrapper_lv1_il          | 76.22% | 742 / 1115 (66.55%)   | n/a |
|            | ▲ III inst_cache_lv1_unicore_1       | 87.65% | 2425 / 2947 (82.29%)  | n/a |
|            | # inst_cache_wrapper_lv1_dl          | 92.02% | 1537 / 1672 (91.93%)  | n/a |
|            | # inst_cache_wrapper_lv1_il          | 74.06% | 733 / 1115 (65.74%)   | n/a |
|            | ■ inst_cache_lv1_unicore_2           | 83.41% | 2064 / 2947 (70.04%)  | n/a |
|            | II inst_cache_wrapper_lv1_dl         | 79.29% | 1176 / 1672 (70.33%)  | n/a |
|            | ▶ <b>1</b> inst_cache_wrapper_lv1_il | 74.06% | 733 / 1115 (65.74%)   | n/a |
|            | ▲ III inst_cache_lv1_unicore_3       | 84.04% | 2100 / 2947 (71.26%)  | n/a |
|            | ▶ <b>1</b> inst_cache_wrapper_lv1_dl | 81.19% | 1212 / 1672 (72.49%)  | n/a |
|            | ■ inst_cache_wrapper_lv1_il          | 74.06% | 733 / 1115 (65.74%)   | n/a |

Fig 8: Code Toggle coverage