Q1. What is the decimal value of unsigned binary number 1100011? [3 pts]

$$1 + 2 + 32 + 64 = 99$$

**Q2.** Use Karnaugh maps (K-maps) to simplify the **sum of products** and **product of sums** for the function  $F = \sum_{ABCD}(0, 2, 8, 10, 14) + dc(6, 12, 13)$ . Please fill out the K-maps, include the circles, and write down the final result for each K-map. [8 pts]

- (a) Sum of Products
- (b) Product of Sums



| <b>Netl</b> | ┌ . |  |  |  |
|-------------|-----|--|--|--|
| NATI        | и). |  |  |  |
| 101         | 닏.  |  |  |  |
|             |     |  |  |  |

**Q3.** In our class we have learned how to use a D flip-flop (DFF) to build a toggle flip-flop (TFF). Do you think we can use a TFF to implement a DFF? If so, please add to the following circuit to create a functional DFF. You need to clearly label the input(s) and output. You can introduce additional gates if needed. Otherwise, please concisely explain why this is not feasible. [5 pts]



| DEF from TFF; T-f(P,Q)                             | Ot Q+1   D T  0 0 0 0 0  1 1 1  1 0 1 0 1 |
|----------------------------------------------------|-------------------------------------------|
| We need to degign the arrant to a function of P. R |                                           |
| $T = DQ' + D'Q \Rightarrow Add c$                  | in KVR grate                              |

|       | _   |  |      |      |
|-------|-----|--|------|------|
| VetII | n.  |  |      |      |
| AGIII | IJ. |  |      |      |
| 10011 |     |  | <br> | <br> |

**Q4.** So far we have seen several different two-input logic gates, such as AND, OR, NAND, NOR, XOR, and XNOR. How many **distinct two-input one-output logic gates** in total do you think exist? Note that some of them may not have a name. Please concisely explain your reasoning and try to avoid exhaustive enumeration. [5 pts]

We have 4 output entries in the truth table of a 2-input gate. Each entry has two choices (0/1). Hence total is  $2^4 = 16$ .

An alternative answer when we further consider input permutation:

|     | · •                                                                                |
|-----|------------------------------------------------------------------------------------|
| 64. | 2 mprot 1 ontput logic gates                                                       |
|     | 0 0 a Z=f(x,Y)                                                                     |
|     | ( 0 c . Since X, Y are interchangeable as inputs ( b, c) = (1,0) and (b,c) = (0,1) |
|     | are the same case, (b, c) e { (0,0), (1,0), (1,1)} W.L.O.A                         |
|     | We have $(a,(b,c),d) = 2 \times 3 \times 2 = 12$                                   |
|     |                                                                                    |

| N = 1   I |      |  |  |  |
|-----------|------|--|--|--|
| ΝΔΤΙΙ     | ı ). |  |  |  |
| Netl      | 닏.   |  |  |  |
|           |      |  |  |  |

**Q5.** A majority gate is a three-input, one-output logic gate, denoted as M(x, y, z). The output of a majority gate is high if and only if the majority (two or more) of the inputs are asserted high, that is, M(x, y, z) = xy + xz + yz. Please complete the CMOS circuit diagram for the majority gate. [9 pts]



| Net |     | _ |  |  |  |
|-----|-----|---|--|--|--|
| ΙΔΙ | 11) |   |  |  |  |
|     |     | - |  |  |  |
|     |     |   |  |  |  |

**Q6.** Figure 6(a) shows the circuit diagram of a 3-input Boolean function, which is named as "C-gate" for the sake of convenience:



Figure 6(a) C-gate

(a) Please write down the Boolean expression of the C-gate. Do not make any simplifications to the expression. [2 pts]

$$F = (X + S)Y + XS'$$

(b) Please use Boolean algebra theorems to show that a C-gate is equivalent to a 2-to-1 multiplexer. [3 pts]

$$F = XY + SY + XS' = SY + S'X$$
 (consensus)

(c) Can you implement a D latch using a minimum number of C-gates? No other logic gates are allowed. The following symbols in Figures 6(b) and (c) represent the D latch and C-gate, respectively. [5 pts]



F is connected to X and D is connected to Y, CLK is connected to S

| VetID | - |  |  |  |  |  |  |
|-------|---|--|--|--|--|--|--|
| 1000  |   |  |  |  |  |  |  |
|       |   |  |  |  |  |  |  |

| $Q_h$       | v l                            |
|-------------|--------------------------------|
| <b>S</b> -0 | X - 0 - 1 = S'X+SV             |
|             | V _                            |
|             |                                |
|             | S                              |
|             | Lartch: Q = Clock. D+ Clock. Q |
|             |                                |
|             |                                |
|             | 1 × × × 2                      |
|             |                                |
|             |                                |
|             |                                |
|             |                                |

| Net |     | _ |  |  |  |
|-----|-----|---|--|--|--|
| ΙΔΙ | 11) |   |  |  |  |
|     |     | - |  |  |  |
|     |     |   |  |  |  |

**Q7.** Consider the following circuit shown in Figure 7(a), which we name as "FOO". Here CLK1 is connected to the system clock, which toggles its level every cycle.



Figure 7(a) Sequential logic FOO

NetID:\_\_\_\_



| Net |     | _ |  |  |  |
|-----|-----|---|--|--|--|
| ΙΔΙ | 11) |   |  |  |  |
|     |     | - |  |  |  |
|     |     |   |  |  |  |

(d) Choose all of the following Verilog modules that can correctly implement the FOO circuit. [4 pts]

B, C

Module A Module B

Module C Module D

input CLK1, A, B;

output reg Q;

wire CLK2;

begin

end

module FOO (CLK1, A, B, Q);

assign CLK2 = B & CLK1;

always @ (posedge CLK2)

 $Q = \sim (\sim (A \& B) | Q);$ 

```
module FOO (CLK1, A, B, Q);
  input CLK1, A, B;
  output reg Q;

wire D, CLK2;
  assign CLK2 = B & CLK1;
  assign D = ~(~(A & B) | Q);

always @ (CLK2, D)
  begin
   if (CLK2 == 1)
   begin
   Q <= D;
  end
  end
endmodule</pre>
```

```
endmodule
```

## Module A

```
module FOO (CLK1, A, B, Q);
input CLK1, A, B;
output reg Q;

wire D, CLK2;
assign CLK2 = B & CLK1;
assign D = ~(~(A & B) | Q);

always @ (posedge CLK2)
begin
   Q = D;
end
endmodule
```

```
Module C
```

```
module FOO (CLK1, A, B, Q);
  input CLK1, A, B;
  output reg Q;
  reg D;

wire CLK2;
  assign CLK2 = B & CLK1;

always @ (posedge CLK2)
  begin
    D <= ~(A & B);
    Q <= ~(D | Q);
  end
endmodule</pre>
```

Module D

Module B