# Mini Project 2

EE 278 Digital Design for AI and DSP

# **Simple Fixed-Point DNN/MLP Inference Engine**

Submitted By

**Bhavin Patel** 

SJSU-ID 015954770

MSEE – Fall 2022

**San Jose State University** 

**Department of Electrical Engineering** 

#### 1. Introduction

An artificial neural network algorithm primarily consists of MAC operations. So, implementing them directly in hardware can allow large gains when scaling the network sizes. In this work, a neural network is designed with the pipelined MAC units that were designed as a part of Mini-Project 1. With five 6-bit input patterns, 4 hidden nodes, and 3x 32-bit outputs, the implemented hardware neural network makes decisions on a set of input patterns in 58 clock cycles. The project helps understand the computational requirements of a neural network operation and also how parallel MACs can significantly reduce the overall latency of the network as compared to the CPU which does the operations sequentially. It also helps understand the process of implementing hardware for artificial neural networks.

# 2. Neural Network Description



Fig.1 Neural Network Diagram

The given neural network has 6 inputs named x1-x6 in the design. The hidden layer has 4 neurons that receive x1-x6 and produces 4 outputs hy1-hy4. These outputs from the hidden layer are connected to the inputs of the output neurons. The output layer has 3 neurons named y1-y3 in the design.

$$z = \left(\sum_{i=1}^{n} x_i \times w_i\right)$$

Each neuron does the above operation, which is essentially the Multiply-and-Accumulate (MAC) function. Therefore the MAC unit designed from the Mini-Project 1 is reused in this project to implement the MAC operation. The pipelined MAC is implemented using an FP multiplier, FP adder, and an output buffer as below. All the input values, synapse weights, and neuron output are represented by IEEE754 single precision floating point format.



Fig.2 Block diagram of MAC Unit Designed in MiniPr Implements a Neuron

# 3. Block Diagram of the Implementation and Resource Requirements

## 3.1 The Hidden Layer Verilog Design



Fig.3 Implementation of Hidden Layer

#### 3.2 Resource Requirements for Hidden Layer

The Hidden Layer has the following hardware resource requirements

- 1. 32-bit MAC (4 units)
- 2. 8\*1 Mux (2 units)
- 3. 96 Byte memory to store 24 different 32-bit floating point weights
- 4. 3-bit counter

The 4 MAC units compute the output of each output neuron in the hidden layer. It receives two inputs on every clock, one is the input neuron value X and the other is the W weight. On every clock, the 3-bit counter is updated to pick each weight. When all the weights are multiplied and accumulated with all the inputs, the *done* signal is used as an indication of that.

In summary, it will do the below operations for the 1st MAC unit on each clock number.

```
1st => X1 * W11
2nd => X2 * W21 + X1 * W11
3rd => X3 * W31 + X2 * W21 + X1 * W11
4th => X4 * W41 + X3 * W31 + X2 * W21 + X11 * W11
5th => X5 * W51 + X4 * W41 + X3 * W31 + X2 * W21 + X11 * W11
6th => X6 * W61 + X5 * W51 + X4 * W41 + X3 * W31 + X2 * W21 + X11 * W11
```

Similarly,

2nd MAC will do the same operations with Wi2 (where i=1 to 6) 2nd MAC will do the same operations with Wi3 (where i=1 to 6) 2nd MAC will do the same operations with Wi4 (where i=1 to 6)

Combined, Each MAC will perform the below operation in 6 clock cycles.

$$z = \left(\sum_{i=1}^{n} x_i \times w_i\right)$$

# 3.3 The Output Layer Verilog Design



 $Fig. 4\ Implementation\ of\ Output\ Layer$ 

## 3.4 Resource Requirements for Output Layer

The Output Layer has the following hardware resource requirements

- 1. 32-bit MAC (3 units)
- 2. 4\*1 Mux (2 units)
- 3. 48 Byte memory to store 12 different 32-bit floating point weights
- 4. 2-bit counter

The 3 MAC units compute the output of each output neuron in the output layer. It receives two inputs on every clock, one is the output of hidden layer neuron value Hy and the other is the W weight. On every clock, the 2-bit counter is updated to pick each weight. When all the weights are multiplied and accumulated with all the inputs, the *done* signal is used as an indication of that.

In summary, it will do the below operations for the 1st MAC unit on each clock number.

```
1st => Hy1 * W11
2nd => Hy2 * W21 + Hy1 * W11
3rd => Hy3 * W31 + Hy2 * W21 + Hy1 * W11
4th => Hy4 * W41 + Hy3 * W31 + Hy2 * W21 + Hy11 * W11
```

Similarly,

2nd MAC will do the same operations with Wi2 (where i=1 to 6) 2nd MAC will do the same operations with Wi3 (where i=1 to 6) 2nd MAC will do the same operations with Wi4 (where i=1 to 6)

Combined, Each MAC will perform the below operation in 4 clock cycles.

$$z = \left(\sum_{i=1}^{n} x_i \times w_i\right)$$

#### 3.5 Activation Function

Each neuron uses the ReLU( Rectified Linear Unit) activation function. The rectified linear activation function or ReLU for short is a piecewise linear function that will output the input directly if it is positive, otherwise, it will output zero. It has become the default activation function for many types of neural networks because a model that uses it is easier to train and often achieves better performance. It can be implemented easily just by doing the logical AND of the individual output bits with its sign bit.



Fig.5 ReLU Activation Function



Fig.6 Implementation of ReLU Activation Function

#### 3.6 Cascading Hidden Layer and Output Layer

To form the final neural network as shown in Fig. 1, The hidden layer and output layers are executed sequentially to get the final output of the given network as shown below.



Fig.7 Implementation Block Diagram of the Neural Network

Here, the hidden layer will first calculate the outputs Hy1 to Hy4 when the start signal is applied. When the hidden layer is done calculating all the outputs, it will send an indication through the *done* signal. Until then, the output layer will stay idle. Once the hidden layer has indicated *done*, the output layer will be activated and then it will calculate the outputs Y1 to Y3.

Hardware Requirements for Cascading are low.

- 1. T-Flip Flop
- 2. OR gate

# 3.7 Overall Resource Requirement for the given Neural Network

| Resource                                 | Units |
|------------------------------------------|-------|
| 32-bit MAC                               | 7     |
| 4 to 1 Mux                               | 2     |
| 8 to 1 Mux                               | 3     |
| 144-Byte memory to store all the weights | 1     |
| 2-bit counter                            | 1     |
| 3-bit counter                            | 1     |
| T-Flip Flop                              | 1     |
| AND gates                                | 30    |
| OR gate                                  | 1     |

## 4. Simulation Results

#### 4.1 Simulation Waveforms



Fig.7 Top-Level Simulation Waveforms

In this simulation log, a new input is given on every pulse on the *start* signal. This start signal acts as a reset for the input layer. When the Neural Network has performed all the MAC operations and has calculated the final outputs, it sends an indication on the *done* signal that is coming from the output neural network. After this *done* indication, the next set of inputs is given and the cycle repeats for all 26 inputs. Here each value of X and Y is represented in single-precision floating point format. This neural network takes 58 clocks to calculate the output for each input combination. The actual values of the input and outputs will be more clear from the simulation log in the next chapter.

#### 4.2 Simulation Log

The simulation prints all the outputs for each neuron to clearly show what is happening on each clock. First, when the inputs are given, the hidden layer displays its operation on the *start* indication. It will multiply and accumulate the input (X1 to X6) with each weight (Wij) one by one to produce the final output of the hidden layer(Hy1 to Hy6). In the end, the ReLU function is applied to limit the negative values to zero. After that, the output layer displays its operation on the *done* indication coming from the hidden layer. Once it is finished, it will apply ReLU and send the final outputs (Y1 to Y3) along with its done indication. The final outputs are displayed at the end of the simulation for every 26 inputs.

```
Chronologic VCS (TM)

Version R-2020.12 -- Thu Oct 20 20:50:41 2022

Copyright (c) 1991-2020 by Synopsys Inc.

ALL RIGHTS RESERVED
```

This program is proprietary and confidential information of Synopsys Inc. and may be used and disclosed only as authorized in a license agreement controlling such use and disclosure.

The design hasn't changed and need not be recompiled. If you really want to, delete file simv.daidir/.vcs.timestamp and run VCS again.

```
Chronologic VCS simulator copyright 1991-2020
Contains Synopsys proprietary information.
Compiler version R-2020.12; Runtime version R-2020.12; Oct 20 20:50 2022
NOTE: automatic random seed used: 984974416
```

#### #############################

```
##### started hidden layer @t=105
```

```
x1= 0.000000 * w11= 0.289000 w12= -0.142700 w13= 0.135700 w14=
-0.040200
                      hy1= 0.000000 hy2= 0.000000 hy3= 0.000000 hy4=
0.000000
      x2= 0.000000 * w21= 0.007700 w22= -0.001600 w23= 0.024700 w24=
0.012700
                      hy1= 0.000000 hy2= 0.000000 hy3= 0.000000 hy4=
0.000000
      x3 = 0.001000 * w31 = -0.000300 w32 = -0.005500 w33 = 0.000900 w34 =
-0.000900
                      hy1 = -0.000000 hy2 = -0.000006 hy3 = 0.000001 hy4 =
-0.000001
      x4 = -0.007600 * w41 = -0.843000 w42 = 0.045500 w43 = 0.048700 w44 =
0.100000
                      hy1= 0.006407 hy2= -0.000351 hy3= -0.000369 hy4=
-0.000761
```

```
x5 = -0.041900 * w51 = -0.305200 w52 = 0.068000 w53 = -0.047200 w54 =
0.398300
                      hy1= 0.019194 hy2= -0.003200 hy3= 0.001608 hy4=
-0.017450
      x6 = -0.041300 * w61 = -0.397700 w62 = 0.472200 w63 = -0.312500 w64 =
-0.018400
                      hy1 = 0.035619 \ hy2 = -0.022702 \ hy3 = 0.014515 \ hy4 =
-0.016690
      After ReLU hy1= 0.035619 hy2= 0.000000 hy3= 0.014515 hy4=
-0.016690
 ##### hidden layer done x70, started output layer @t=285
      x1= 0.035619 * w11= -0.886100 w12= -0.354500 w13= 1.347100
                      y1_x70 = -0.031562 y2_x70 = -0.012627 y3_x70 = 0.047983
      x2= 0.000000 * w21= -1.811800 w22= 0.608500 w23= 3.505400
                      y1_x70 = -0.031562 y2_x70 = -0.012627 y3_x70 = 0.047983
      x3 = 0.014515 * w31 = -1.520500 w32 = 1.960700 w33 = -2.138600
                      y1 \times 70 = -0.053632 y2 \times 70 = 0.015832 y3 \times 70 = 0.016942
      x4 = -0.016690 * w41 = 2.700800 w42 = 1.113900 w43 = -1.062300
                      y1 \times 70 = -0.098708 y2 \times 70 = -0.002759 y3 \times 70 = 0.034671
                     y1 x70= 0.000000 y2 x70= 0.000000 y3 x70= 0.034671
 ##### Final NN output => y1 x70:0.000000, y2 x70:0.000000, y3 x70:0.034671
(took 58 clocks to execute)
##### output layer done x70 @t=405
_____
```

[ Omitted ~ 1000 more similar lines for each input]

# ###########

#### ##### started hidden layer @t=7855

```
x1= 0.000000 * w11= 0.289000 w12= -0.142700 w13= 0.135700 w14=
-0.040200
                     hy1= 0.000000 hy2= 0.000000 hy3= 0.000000 hy4=
0.000000
      x2= 0.000000 * w21= 0.007700 w22= -0.001600 w23= 0.024700 w24=
0.012700
                     hy1= 0.000000 hy2= 0.000000 hy3= 0.000000 hy4=
0.000000
      x3= 0.000000 * w31= -0.000300 w32= -0.005500 w33= 0.000900 w34=
-0.000900
                     hy1= 0.000000 hy2= 0.000000 hy3= 0.000000 hy4=
0 000000
      x4 = -0.005500 * w41 = -0.843000 w42 = 0.045500 w43 = 0.048700 w44 =
0.100000
                     hy1 = 0.004636 \ hy2 = -0.000250 \ hy3 = -0.000268 \ hy4 =
-0.000550
```

```
x5= 0.051400 * w51= -0.305200 w52= 0.068000 w53= -0.047200 w54=
0.398300
                      hy1 = -0.011051 \ hy2 = 0.003245 \ hy3 = -0.002694 \ hy4 =
0.019923
      x6 = 0.594900 * w61 = -0.397700 w62 = 0.472200 w63 = -0.312500 w64 =
-0.018400
                      hy1 = -0.247643 hy2 = 0.284157 hy3 = -0.188600 hy4 =
0.008976
      After ReLU
                    hy1= 0.000000 hy2= 0.284157 hy3= 0.000000 hy4=
0.000000
 ##### hidden layer done x70, started output layer @t=8035
      x1= 0.000000 * w11= -0.886100 w12= -0.354500 w13= 1.347100
                      y1_x70 = 0.000000 \quad y2_x70= 0.000000 \quad y3_x70= 0.000000
      x2 = 0.284157 * w21 = -1.811800 w22 = 0.608500 w23 = 3.505400
                      y1 \times 70 = -0.514835 y2 \times 70 = 0.172909 y3 \times 70 = 0.996083
      x3 = 0.000000 * w31 = -1.520500 w32 = 1.960700 w33 = -2.138600
                      y1_x70 = -0.514835 y2_x70 = 0.172909 y3_x70 = 0.996083
      x4 = 0.000000 * w41 = 2.700800 w42 = 1.113900 w43 = -1.062300
                      y1 \times 70 = -0.514835 y2 \times 70 = 0.172909 y3 \times 70 = 0.996083
                      y1 x70= 0.000000 y2 x70= 0.172909 y3 x70= 0.996083
      After ReLU
 ##### Final NN output => y1 x70:0.000000, y2 x70:0.172909, y3 x70:0.996083
(took 58 clocks to execute)
 ##### output layer done x70 @t=8155
_____
-----
Final Outputs
```

\_\_\_\_\_

```
0.000000, 0.000000, 0.034671
0.000000, 0.244823, 1.410359
0.000000, 0.002932, 0.034884
0.000000, 0.000000, 0.000000
                    0.000000
          0.000000,
0.000000,
         0.000000, 0.000000
0.000000,
0.000000, 0.000000, 0.000000
0.000000, 0.000000, 0.000000
0.000000, 0.005241, 0.030192
0.000000, 0.032857, 0.189279
0.000000,
         0.106316, 0.612457
         0.000000, 0.000000
0.000000,
         0.000000, 0.000000
0.000000,
0.000000,
         0.115426, 0.664935
0.000000,
         0.171168, 0.986050
0.000000,
         0.000000, 0.000000
0.000050, 0.000240, 0.000000
0.000000, 0.013054, 0.000000
0.000000, 0.000873, 0.000000
```

```
      0.000000,
      0.046707,
      0.269066

      0.000000,
      0.000230,
      0.001324

      0.000000,
      0.281153,
      1.619643

      0.000000,
      0.013178,
      0.000000

      0.000000,
      0.000000,
      0.000000

      0.000000,
      0.000144,
      0.000000

      0.000000,
      0.172909,
      0.996083
```

\$finish called from file "../tb.sv", line 114. \$finish at simulation time 9155

VCS Simulation Report

Time: 9155

CPU Time: 0.580 seconds; Data structure size: 0.6Mb

Thu Oct 20 20:50:42 2022

# 5. Conclusion

The given neural network with 6 input neurons, 4 neurons in the hidden layer, and 3 output neurons with all the given synapses weight was successfully implemented in synthesizable HDL using the MAC unit designed as a part of the Mini Project 1. Also, the implementation can be made generic with very few changes to accommodate a neural network with any number of neurons, synapses, and multiple layers. The project helped understand how neural networks can be implemented in the hardware and what advantages it provides over the CPU/GPU implementation. The unit implemented in this project takes the advantage of parallel processing and performs 9 parallel MAC operations, therefore, it can outperform a single-core CPU which can only do one MAC at a time. On the other hand, the resource requirement was very low, and therefore it significantly reduces the power consumption compared to the GPUs. This is very important for implementing Edge Devices running neural networks as they need to do real-time computations with limited power availability.

#### **APPENDIX**

#### Verilog Code of the Design and Testbench

```
2 // FILE: top.v
3 // Description: Top level unit of Neural Network designed as a part of Mini-Project 2 of EE278(fall'22)
4 // Developed By: Bhavin patel (SJSU-ID: 01954770)
7
8 'include "mac.v"
9 'include "hidden layer.v"
10 'include "output layer.v"
11
13 // 6 input, 4 neurons, 4 output
14 module Neural network(
15 input wire clk x70,
16 input wire start x70,
17 output reg done x70,
18 input [31:0] x1 x70,
19 input [31:0] x2_x70,
20 input [31:0] x3_x70,
21 input [31:0] x4 x70,
22 input [31:0] x5 x70,
23 input [31:0] x6_x70,
24 output [31:0] y1 x70,
25 output [31:0] y2 x70,
26 output [31:0] y3 x70
27);
28
29 wire [31:0] hy1;
30 wire [31:0] hy2;
31 wire [31:0] hy3;
32 wire [31:0] hy4;
33
34 wire inp layer done;
35 reg out layer reset;
36 reg in layer reset;
38 initial begin
39 out layer reset = 1;
40 in layer reset = 1;
41 end
42
43 // hidden layer
44 Layer6to4 inp layer(
45 .clk x70(clk x70),
46 .reset x70(in layer reset),
47 .x1_x70(x1_x70),
48 .x2 x70(x2 x70),
```

```
49 .x3 x70(x3 x70),
50 .x4 x70(x4 x70),
51 .x5_x70(x5_x70),
52 .x6 x70(x6 x70),
53 .y1 x70(hy1),
54 .y2_x70(hy2),
55 .y3 x70(hy3),
56 .y4_x70(hy4),
57 .done_x70(inp_layer_done)
58);
59
60 // output layer
61 Laver4to3 out laver(
62 .clk_x70(clk_x70),
63 .reset_x70(out_layer_reset),
64 .x1 x70(hy1),
65 .x2_x70(hy2),
66 .x3_x70(hy3),
67 .x4_x70(hy4),
68 .y1_x70(y1_x70),
69 .y2_x70(y2_x70),
70 .y3 x70(y3 x70),
71 .done_x70(done_x70)
72);
73
74 always@(posedge start_x70) begin
75
76 $display("\n\n############\n");
77
78 // step 1: restart input layer, and put output layer on hold
79 $display(" ##### started hidden layer @t=%0t\n", $time);
80 out_layer_reset = 1;
81 in_layer_reset = 1;
82 @(posedge clk x70);
83 in layer reset = 0;
84
85 // step 2: let input layer finish
86 @(posedge inp layer done);
87 $display("\n ##### hidden layer done_x70, started output layer @t=%0t\n", $time);
89 // step 3: restart output layer, and put input layer on hold
90 in_layer_reset = 1;
91 out_layer_reset = 1;
92 @(posedge clk_x70);
93 out_layer_reset = 0;
94
95 // step 4: let output layer finish, and put both layer on hold
96 @(posedge done_x70);
97 in layer reset = 1;
98 out layer reset = 1;
99 $display("\n ##### output layer done_x70 @t=%0t", $time);
100 $display("\n----\n\n");
101
102 end
103
104 endmodule
```

```
2 // FILE: hidden laver.v
 3 // Description: Output Layer of Neural Network designed as a part of Mini-Project 2 of EE278(fall'22)
 4 // Developed By: Bhavin patel (SJSU-ID: 01954770)
 7 // 6 input, 4 neurons, 4 output
 8 module Layer6to4(
 9 input wire clk x70,
10 input wire reset x70.
11 output reg done x70,
12 input [31:0] x1 x70,
13 input [31:0] x2 x70,
14 input [31:0] x3_x70,
15 input [31:0] x4 x70,
16 input [31:0] x5 x70,
17 input [31:0] x6_x70,
18 output reg [31:0] y1 x70,
19 output reg [31:0] y2 x70,
20 output reg [31:0] y3 x70,
21 output reg [31:0] v4 x70
22);
23
24 wire [31:0] y1 out, y2 out, y3 out, y4 out;
25 reg [31:0] mux_x_out, mux_w1_out, mux_w2_out, mux_w3_out, mux_w4_out;
26 reg [3:0] inp_neuron_sel;
27 reg [1:0] mac stage;
28 wire clkout;
29
30
31 // Instances of MAC units
32 Mac m1(clkout, reset x70, mux x out, mux w1 out, y1 out);
33 Mac m2(clkout, reset x70, mux x out, mux w2 out, y2 out);
34 Mac m3(clkout, reset x70, mux x out, mux w3 out, y3 out);
35 Mac m4(clkout, reset x70, mux x out, mux w4 out, y4 out);
37 // Weights from Mini-Project 2 document
38 // 0.2890 -0.1427 0.1375 -0.0402
39 // 0.0077 -0.0016 0.0247 0.0127
40 //-0.0003 -0.0055 0.0009 -0.0009
42 // -0.3052 -0.0680 -0.0472 0.3983
43 // -0.3977 -0.4722 -0.3125 -0.0184
44 // -0.2209 -0.2556 -0.1011 -0.2383
45
46 // axon weights[i][j] i=input side neuron j=output side neuron
47 reg [31:0] weights[4][6] = '{
48 '{$shortrealtobits(0.2890), $shortrealtobits(0.0077), $shortrealtobits(-0.0003),
$shortrealtobits(-0.843), $shortrealtobits(-0.3052), $shortrealtobits(-0.3977)}, // weights to j1 from i[1-6]
49 '{$shortrealtobits(-0.1427), $shortrealtobits(-0.0016), $shortrealtobits(-0.0055),
$shortrealtobits(0.0455), $shortrealtobits(0.0680), $shortrealtobits(0.4722)}, // weights to j2 from i[1-6]
50 '{$shortrealtobits(0.1357), $shortrealtobits(0.0247), $shortrealtobits(0.0009),
$shortrealtobits(0.0487), $shortrealtobits(-0.0472), $shortrealtobits(-0.3125)}, // weights to j3 from i[1-6]
```

```
51 '{$shortrealtobits(-0.0402), $shortrealtobits(0.0127), $shortrealtobits(-0.0009),
$shortrealtobits(0.1000), $shortrealtobits(0.3983), $shortrealtobits(-0.0184)} // weights to j4 from i[1-6]
52 };
53
54
55 // clock for MACs
56 assign clkout = clk \times70;
58
59 // initialize
60 initial begin
61 inp_neuron_sel = 0;
62 mac_stage = 0;
63 done x70 = 0;
64 end
65
66
67 always @(posedge clk_x70) begin
69 if(reset_x70) begin
70
    inp_neuron_sel = 0;
71
      mac stage = 0;
72
     done x70 = 0;
73
     end
74
75
     else begin
76
77
      // give X1 to X6 one-by-one
78
      if(mac stage == 0) begin
79
       case(inp neuron sel)
       0: begin mux_x_out = x1_x70; mux_w1_out = weights[0][0]; mux_w2_out = weights[1][0];
mux_w3_out = weights[2][0]; mux_w4_out = weights[3][0]; end
       1: begin mux_x_out = x2_x70; mux_w1_out = weights[0][1]; mux_w2_out = weights[1][1];
mux w3 out = weights[2][1]; mux_w4_out = weights[3][1]; end
       2: begin mux x out = x3 x70; mux w1 out = weights[0][2]; mux w2 out = weights[1][2];
mux w3 out = weights[2][2]; mux w4 out = weights[3][2]; end
       3: begin mux x out = x4 x70; mux w1 out = weights[0][3]; mux w2 out = weights[1][3];
mux w3 out = weights[2][3]; mux w4 out = weights[3][3]; end
       4: begin mux_x_out = x5_x70; mux_w1_out = weights[0][4]; mux_w2_out = weights[1][4];
mux w3 out = weights[2][4]; mux w4 out = weights[3][4]; end
       5: begin mux x out = x6_x70; mux_w1_out = weights[0][5]; mux_w2_out = weights[1][5];
mux_w3_out = weights[2][5]; mux_w4_out = weights[3][5]; end
86
       endcase
       $display("\tx%0d=%10f * w%0d1=%10f w%0d2=%10f w%0d3=%10f w%0d4=%10f",
87
       (inp neuron sel + 1), $bitstoshortreal(mux x out),
       (inp_neuron_sel + 1), $bitstoshortreal(mux_w1_out),
89
90
       (inp neuron sel + 1), $bitstoshortreal(mux w2 out),
91
       (inp_neuron_sel + 1), $bitstoshortreal(mux_w3_out),
92
       (inp neuron sel + 1), $bitstoshortreal(mux w4 out)
93
       );
94
95
      end
96
      mac_stage += 1;
97
98
      // 1 MAC operation takes 3 clocks, set the output when all X1 to X6 are MAC'ed
      if(mac stage == 3) begin
```

```
100
        inp neuron sel += 1;
101
        mac stage = 0;
                            hy1=%10f hy2=%10f hy3=%10f hy4=%10f", $bitstoshortreal(y1_out),
102
        $display("\t
$bitstoshortreal(y2 out), $bitstoshortreal(y3 out), $bitstoshortreal(y4 out));
        if(inp_neuron_sel == 6) begin
104
105
        // ReLU activation function
        y1_x70 = (y1_out[31] == 1) ? 'b0 : y1_out;
106
107
       y2_x70 = (y2_out[31] == 1) ? 'b0 : y2_out;
108
       y3_x70 = (y3_out[31] == 1) ? 'b0 : y3_out;
109
       y4_x70 = (y3_out[31] == 1) ? 'b0 : y4_out;
110
111
       inp neuron sel = 0;
112
        done x70 = 1;
        $display("\n\tAfter ReLU
                                hy1=%10f hy2=%10f hy3=%10f hy4=%10f",
113
$bitstoshortreal(y1 x70), $bitstoshortreal(y2 x70), $bitstoshortreal(y3 x70), $bitstoshortreal(y4 x70));
114
115
      end
116 end
117
118 end
119
120 endmodule
121
```

```
2 // FILE: output laver.v
 3 // Description: Hidden Layer of Neural Network designed as a part of Mini-Project 2 of EE278(fall'22)
 4 // Developed By: Bhavin patel (SJSU-ID: 01954770)
 8 // 4 input, 3 neurons, 3 output
 9 module Layer4to3(
10 input wire clk x70,
11 input wire reset x70,
12 output reg done x70,
13 input [31:0] x1 x70,
14 input [31:0] x2 x70,
15 input [31:0] x3_x70,
16 input [31:0] x4 x70,
17 output reg [31:0] y1_x70,
18 output reg [31:0] y2_x70,
19 output reg [31:0] y3 x70
20);
21
22 wire [31:0] y1 out, y2 out, y3 out;
23 reg [31:0] mux x out, mux w1 out, mux w2 out, mux w3 out;
24 reg [3:0] inp neuron sel;
25 reg [1:0] mac stage;
26 wire clkout;
27
28
29 // Instances of MAC units
30 Mac m1(clkout, reset_x70, mux_x_out, mux_w1_out, y1_out);
31 Mac m2(clkout, reset_x70, mux_x_out, mux_w2_out, y2_out);
32 Mac m3(clkout, reset_x70, mux_x_out, mux_w3_out, y3_out);
33
34
35 // Weights from Mini-Project 2 document
36 // -0.8861 -0.3545 1.3471
37 //-1.8118 0.6085 3.5054
38 //-1.5205 1.9607 -2.1386
39 // 2.7008 1.1139 -1.0623
40 //-1.0033 -0.8877 -0.8463
42 // axon weights[i][j] i=input side neuron j=output side neuron
43 reg [31:0] weights[3][4] = '{
44 '{$shortrealtobits(-0.8861), $shortrealtobits(-1.8118), $shortrealtobits(-1.5205),
$shortrealtobits(2.7008)}, // weights to j1 from i[1-4]
45 '{$shortrealtobits(-0.3545), $shortrealtobits(0.6085), $shortrealtobits(1.9607),
$shortrealtobits(1.1139)}, // weights to j2 from i[1-4]
46 '{$shortrealtobits(1.3471), $shortrealtobits(3.5054), $shortrealtobits(-2.1386),
$shortrealtobits(-1.0623)} // weights to j3 from i[1-4]
47 };
48
49
50 // clock for MACs
51 assign clkout = clk_x70;
52
53
```

```
54 // initialize
55 initial begin
56 inp_neuron_sel = 0;
57 mac_stage = 0;
58 done x70 = 0:
59 end
60
61 // main
62 always @(posedge clk_x70) begin
64 if(reset_x70) begin
65
    inp neuron sel = 0;
66
      mac stage = 0;
67
      done x70 = 0;
68
     end
69
70 else begin
71
72
     // give X1 to X4 one-by-one
73
      if(mac_stage == 0) begin
74
       case(inp_neuron_sel)
       0: begin mux x out = x1 x70; mux w1 out = weights[0][0]; mux w2 out = weights[1][0];
mux w3 out = weights[2][0]; end
       1: begin mux_x_out = x2_x70; mux_w1_out = weights[0][1]; mux_w2_out = weights[1][1];
76
mux w3 out = weights[2][1]; end
       2: begin mux_x_out = x3_x70; mux_w1_out = weights[0][2]; mux_w2_out = weights[1][2];
mux w3 out = weights[2][2]; end
       3: begin mux_x_out = x4_x70; mux_w1_out = weights[0][3]; mux_w2_out = weights[1][3];
mux_w3_out = weights[2][3]; end
79
       endcase
       $display("\tx%0d=%10f * w%0d1=%10f w%0d2=%10f w%0d3=%10f",
80
81
       (inp_neuron_sel + 1), $bitstoshortreal(mux_x_out),
82
       (inp_neuron_sel + 1), $bitstoshortreal(mux_w1_out),
83
       (inp neuron sel + 1), $bitstoshortreal(mux w2 out),
84
       (inp neuron sel + 1), $bitstoshortreal(mux w3 out)
85
       );
86
87
      end
      mac stage += 1;
89
90
      // 1 MAC operation takes 3 clocks, set the output when all X1 to X4 are MAC'ed
91
      if(mac_stage == 3) begin
92
       inp neuron sel += 1;
93
       mac stage = 0;
                           y1 x70 = %10f y2 x70 = %10f y3 x70 = %10f", $bitstoshortreal(y1 out),
       $display("\t
$bitstoshortreal(y2 out), $bitstoshortreal(y3 out));
95
       if(inp neuron sel == 4) begin
96
97
       // ReLU activation function
98
       y1 x70 = (y1 out[31] == 1) ? 'b0 : y1 out;
99
       y2_x70 = (y2_out[31] == 1) ? 'b0 : y2_out;
100
       y3 x70 = (y3 out[31] == 1) ? 'b0 : y3 out;
101
102
        inp neuron_sel = 0;
103
        done x70 = 1;
```

```
104 $display("\n\tAfter ReLU y1_x70=%10f y2_x70=%10f y3_x70=%10f", $bitstoshortreal(y1_x70), $bitstoshortreal(y2_x70), $bitstoshortreal(y3_x70)); 105 end 106 end 107 end 108 109 end 110 111 endmodule 112 113
```

```
2 // FILE: testbench.v
3 // Description: Testbench of Neural Network designed as a part of Mini-Project 2 of EE278(fall'22)
4 // Developed By: Bhavin patel (SJSU-ID: 01954770)
7 'include "top.v"
9 module testbench;
10
11 reg clk_x70;
12 reg start x70;
13 wire done x70;
14 reg [31:0] x1_x70;
15 reg [31:0] x2_x70;
16 reg [31:0] x3 x70;
17 reg [31:0] x4_x70;
18 reg [31:0] x5_x70;
19 reg [31:0] x6 x70;
20 wire [31:0] y1_x70;
21 wire [31:0] y2_x70;
22 wire [31:0] y3 x70;
23
24 int clkcount;
25 shortreal outputs [][];
26
27 // Inputs from Mini-Project 2 document
28 shortreal inputs [][] = '{
            0.0010, -0.0076, -0.0419,
29 '{0, 0,
                                        -0.0413,
            0.0006, -0.0189, 0.1693,
30 '{0, 0,
                                         0.8295,
    '{0, 0,
            0.0007, -0.0049, -0.0324,
31
                                         0.0219,
32
    '{0, 0,
               0,
                      0,
                             0,
                                     0},
33
    '{0, 0,
               0,
                      0,
                                     0},
34
    '{0, 0,
               0,
                   0.0000.
                             0.0000, -0.0000,
                                    0},
35
    '{0, 0,
                             0.
               0.
                      0.
    '{0, 0,
36
               0.
                      0.
                             0.
37
    '{0, 0,
                   0.0000, -0.0025, 0.0186},
               0.
38
               0.
                  -0.0004, -0.0091,
                                      0.1157,
    '{0, 0,
    '{0, 0,
           -0.0006, -0.0176,
                               0.4083,
                                         0.3129,
40
    '{0, 0,
               0,
                      0,
                             0.
                                     0},
    '{0, 0,
               0,
                      0,
                                     0},
41
                             0,
42
    '{0, 0,
                  -0.0013, -0.0164, 0.4042},
               0,
43
            0.0005, -0.0144,
    '{0, 0,
                               0.1278,
                                         0.5787,
44
    '{0, 0,
               0,
                      0,
                             0,
                                     0},
45
    '{0, 0,
                      0, 0.0002, -0.0003
               0,
    '{0, 0,
                   0.0002, -0.0017, -0.0279},
46
                   0.0000, 0.0004, -0.0014},
47
    '{0. 0.
               0.
48
    '{0, 0,
            0.0001, -0.0022,
                               0.0081, 0.1616},
49
               0, 0.0000, -0.0000, 0.0008
    '{0, 0,
    '{0, 0,
            0.0000, -0.0197, 0.2867, 0.9391},
51
    '<del>{</del>0, 0,
            0.0000, 0.0004, -0.0054, -0.0314},
    '{0, 0,
52
               0,
                      0, 0.0000, 0.0000},
53
   '{0, 0,
                   0.0000, 0.0001, -0.0002
               0,
54 '{0, 0,
                  -0.0055,
                             0.0514, 0.5949}
55 };
56
```

```
57
58 // neural network design
59 Neural_network nw(.*);
60
61 // clock driver and counter
62 always begin
63 clkcount += 1;
64 #5 clk_x70 = \simclk_x70;
65 end
66 always @(negedge start_x70) clkcount = 0;
68 // main testbench code
69 initial begin
70 $dumpfile("waves.vcd");
71 $dumpvars;
72 outputs = new[inputs.size()];
73
74 clk_x70 = 0;
75
     start x70 = 0;
76 #100;
77
78
     for(int i = 0; i < inputs.size(); i++) begin
79
80
      // give inputs to the designed Neural Network
81
      x1 x70 = \$shortrealtobits(inputs[i][0]);
82
      x2 x70 = $shortrealtobits(inputs[i][1]);
83
      x3 x70 = \$shortrealtobits(inputs[i][2]);
84
      x4_x70 = $shortrealtobits(inputs[i][3]);
85
      x5_x70 = $shortrealtobits(inputs[i][4]);
86
      x6_x70 = $shortrealtobits(inputs[i][5]);
87
88
      // apply start
89
      @(posedge(clk_x70));
90
      start x70 = 1;
91
      @(posedge(clk x70));
92
      start_x70 = 0;
93
94
      // wait for done
95
      @(posedge(done_x70));
96
97
      // output displays
      \frac{(n)}{(n)} = y1_x70:\%f, y2_x70:\%f, y3_x70:\%f (took %0d clocks to x)
execute)", $bitstoshortreal(y1_x70), $bitstoshortreal(y2_x70), $bitstoshortreal(y3_x70), clkcount);
      outputs[i] = '{$bitstoshortreal(y1_x70), $bitstoshortreal(y2_x70), $bitstoshortreal(y3_x70)};
100
101
     end
102
103 // Show final outputs at the end
104 #1000;
105 $display("----");
106 $display("Final Outputs");
107 $display("-----");
108 $display("\n");
109 foreach(outputs[i]) begin
110
      $display("%10f, %10f", outputs[i][0], outputs[i][1], outputs[i][2]);
111 end
```

```
112
113 $display("\n\n");
114 $finish;
115 end
116
117 endmodule
118
119
120
```

```
2 // FILE: mac.v
3 // Description: MAC unit designed as a part of Mini-Project 1 of EE278(fall'22)
4 // Developed By: Bhavin patel (SJSU-ID: 01954770)
7 'include "fp adder.v"
8 'include "fp_mult.v"
10 module Mac(
11 input wire clk_x70,
12 input wire reset x70,
13 input wire [31:0] inp1 x70,
14 input wire [31:0] inp2 x70,
15 output wire [31:0] out_x70
16);
17
18 wire [31:0] mul_out_x70;
19 wire [31:0] sum out x70;
20 \text{ reg } [31:0] \text{ sum\_buff} = 0;
21
22 assign out x70 = sum out x70;
23 wire underflow x70;
24 wire overflow x70;
26 reg mul clk x70, add clk x70, buf clk x70;
27 \text{ integer clk } x70 \text{num} = 0;
29 always @(posedge reset_x70) begin
30 \text{ sum buff} = 0;
31 end
32
33 //always @(mul_out_x70)begin
34 //end
35
36 always@(posedge clk_x70) begin
37 if(reset x70) begin
38 sum buff = 0;
39 clk x70num = 0;
40 end
41 else begin
42 case(clk_x70num)
43 0: begin
44
      mul_clk_x70 = 1; add_clk_x70 = 0; buf_clk_x70 = 0;
45 end
46
     1: begin
      //$display("mul_out: %f, inp1:%f, inp2:%f", $bitstoshortreal(mul_out_x70),
$bitstoshortreal(inp1_x70), $bitstoshortreal(inp2_x70));
48
      mul clk x70 = 0; add clk x70 = 1; buf clk x70 = 0;
49
     end
50
     2: begin
51
      mul clk x70 = 0; add clk x70 = 0; buf clk x70 = 1;
      sum buff = sum_out_x70;
52
53
     end
54 endcase
```

```
2 // FILE: fp mult.v
3 // Description: Floating Point Multiplier designed as a part of Mini-Project 1 of EE278(fall'22)
4 // Developed By: Bhavin patel (SJSU-ID: 01954770)
7 module sign bit(
8 output wire sign x70,
9 input wire [31:0] in1_x70,
10 input wire [31:0] in2 x70
11 ):
12 xor (sign x70, in1 x70 [31], in2 x70 [31]);
13 endmodule
14
15
16 // simply truncates multiplication of two mantissa into 240bits
17 module normalize(
18 output wire[22:0] adj_mantissa_x70,
19 output wire norm flag x70,
20 input wire[47:0] prdt_x70
21);
22
23 and(norm flag x70, prdt x70[47], 1'b1);
24 // if leading 1 is at pos 47 then needs normalization, otherwise not
26 wire [1:0][22:0] result;
27 assign result[0] = prdt x70[45:23];
28 assign result[1] = prdt \times70[46:24];
29 assign adj_mantissa_x70 = {result[norm_flag_x70 + 0]};
30 endmodule
31
32 //8 bit Ripple-carry adder
33 module ripple 8(
34 output wire[7:0] sum x70,
35 output wire cout x70,
36 input wire[7:0] in1 x70,
37 input wire[7:0] in2 x70,
38 input wire cin x70
39):
40 wire c1 x70,c2 x70,c3 x70,c4 x70,c5 x70,c6 x70,c7 x70;
41 full adder FA1(sum x70[0],c1 x70,in1 x70[0],in2 x70[0],cin x70);
42 full_adder FA2(sum_x70[1],c2_x70,in1_x70[1],in2_x70[1],c1_x70);
43 full_adder FA3(sum_x70[2],c3_x70,in1_x70[2],in2_x70[2],c2_x70);
44 full adder FA4(sum x70[3],c4 x70,in1 x70[3],in2 x70[3],c3 x70);
45 full adder FA5(sum x70[4],c5 x70,in1 x70[4],in2 x70[4],c4 x70);
46 full adder FA6(sum x70[5],c6 x70,in1 x70[5],in2 x70[5],c5 x70);
47 full_adder FA7(sum_x70[6],c7_x70,in1_x70[6],in2_x70[6],c6_x70);
48 full_adder FA8(sum_x70[7],cout_x70,in1_x70[7],in2_x70[7],c7_x70);
49 endmodule
50
51 //1 bit Full Adder
52 module full adder(
53 output wire sum x70,
54 output wire cout_x70,
55 input wire in 1 x 70,
56 input wire in 2 x 70,
```

```
57 input wire cin x70
58):
59 wire temp1_x70;
60 wire temp2 x70;
61 wire temp3 x70;
62 xor(sum_x70,in1_x70,in2_x70,cin_x70);
63 and(temp1 x70,in1 x70,in2 x70);
64 and(temp2_x70,in1_x70,cin_x70);
65 and(temp3_x70,in2_x70,cin_x70);
66 or(cout x70,temp1 x70,temp2 x70,temp3 x70);
67 endmodule
68
69 //1 bit subtractor with subtrahend = 1
70 module full subtractor sub1(
71 output wire diff x70, //diff x70erence
72 output wire bout x70,//borrow out
73 input wire min x70,//min x70uend
74 input wire bin_x70//borrow in
75);
76
77 //Here, the subtrahend is always 1. We can implement it
78 xnor (diff x70,min x70, bin x70);
79 or (bout x70, ~min x70, bin x70);
80 endmodule
81
82
83 //1 bit subtractor with subtrahend = 0
84 module full subtractor sub0(
85 output wire diff x70, //diff x70erence
86 output wire bout_x70, //borrow out
87 input wire min_x70, //min_x70uend
88 input wire bin_x70 //borrow in
89);
90 //Here, the subtrahend is always 0. We can implement it
91 xor (diff x70,min x70, bin x70);
92 and (bout x70, ~min x70, bin x70);
93 endmodule
94
95 module subtractor 9(
96 output wire [8:0] diff x70,
97 output wire bout x70,
98 input wire [8:0] min_x70,
99 input wire bin x70
100);
101
102 wire b1, b2,b3,b4, b5, b6,b7,b8;
103 full subtractor sub1 sub1 (diff x70 [0], b1,min x70 [0], bin x70);
104 full_subtractor_sub1 sub2 (diff_x70 [1], b2,min_x70 [1],b1);
105 full_subtractor_sub1 sub3 (diff_x70 [2], b3,min_x70 [2], b2);
106 full subtractor sub1 sub4 (diff x70 [3], b4,min x70 [3],b3);
107 full_subtractor_sub1 sub5 (diff_x70 [4], b5,min_x70 [4], b4);
108 full subtractor sub1 sub6 (diff x70 [5], b6,min x70 [5], b5);
109 full_subtractor_sub1 sub7 (diff_x70 [6], b7,min_x70 [6],b6);
110 full_subtractor_sub0 sub8 (diff_x70 [7], b8,min_x70 [7],b7);
111 full subtractor sub0 sub9 (diff x70 [8], bout x70,min x70[8], b8);
112
```

```
113 endmodule
114
115 module block(
116 output wire ppo_x70, //output partial product term
117 output wire cout x70. //output carry out
118 output wire mout_x70, //output multiplicand term
119
120 input wire min x70, //input multiplicand term
121 input wire ppi_x70, //input partial product term
122 input wire q x70, //input multiplier term
123 input wire cin //input carry in
124);
125 wire temp;
126 and (temp,min x70,q x70);
127 full adder FA x70(ppo x70, cout x70,ppi x70, temp, cin); // connected to: a, b, cin, sum, cout x70
128 or (mout x70,min x70, 1'b0);
129 endmodule
130
131
132 module row(
133 output wire [23:0] ppo_x70,
134 output wire [23:0] mout x70,
135 output wire sum,
136 input wire [23:0] min x70,
137 input wire [23:0] ppi x70.
138 input wire q x70
139);
140
141 wire c1, c2, c3, c4, c5, c6, c7,c8, c9, c10;
142 wire c11, c12, c13, c14, c15, c16, c17, c18, c19, c20;
143 wire c21, c22, c23;
145 block b1 (sum,c1,mout_x70 [0],min_x70[0],ppi_x70[0],q_x70,1'b0);
146 block b2 (ppo x70[0], c2, mout x70 [1], min x70 [1], ppi x70[1], q x70, c1);
147 block b3 (ppo x70[1], c3, mout x70 [2], min x70 [2], ppi x70 [2], q x70, c2);
148 block b4 (ppo_x70[2], c4, mout_x70 [3], min_x70 [3], ppi_x70 [3], q_x70, c3);
149 block b5 (ppo x70[3], c5, mout x70 [4], min x70 [4], ppi x70 [4], q x70, c4);
150 block b6 (ppo x70[4], c6, mout x70 [5], min x70 [5], ppi x70 [5], q x70, c5);
151 block b7 (ppo_x70[5], c7, mout_x70 [6], min_x70 [6], ppi_x70 [6], q_x70, c6);
152 block b8 (ppo_x70[6], c8, mout_x70 [7], min_x70 [7], ppi_x70[7], q_x70, c7);
153 block b9 (ppo x70[7], c9, mout x70 [8], min x70 [8], ppi x70 [8], q x70, c8);
154 block b10(ppo_x70[8], c10, mout_x70 [9], min_x70[9], ppi_x70 [9], q_x70, c9);
155 block b11(ppo x70[9], c11, mout x70 [10], min x70 [10], ppi x70 [10], q x70, c10);
156 block b12(ppo x70[10], c12, mout x70 [11], min x70 [11], ppi x70 [11], q x70, c11);
157 block b13(ppo_x70[11], c13, mout_x70 [12], min_x70 [12], ppi_x70 [12], q_x70, c12);
158 block b14(ppo x70[12], c14, mout x70 [13], min x70 [13], ppi x70 [13], q x70, c13);
159 block b15(ppo x70[13], c15, mout x70 [14], min x70 [14], ppi x70 [14], q x70, c14);
160 block b16(ppo_x70[14], c16, mout_x70 [15], min_x70 [15], ppi_x70 [15], q_x70, c15);
161 block b17(ppo x70[15], c17, mout x70 [16], min x70 [16], ppi x70 [16], q x70, c16);
162 block b18(ppo x70[16], c18, mout x70 [17], min x70 [17], ppi x70 [17], q x70, c17);
163 block b19(ppo_x70[17], c19, mout_x70 [18], min_x70 [18], ppi_x70 [18], q_x70, c18);
164 block b20(ppo x70[18], c20, mout x70 [19], min x70 [19], ppi x70 [19], q x70, c19);
165 block b21(ppo_x70[19], c21, mout_x70 [20], min_x70 [20], ppi_x70 [20], q_x70, c20);
166 block b22(ppo_x70[20], c22, mout_x70 [21], min_x70 [21], ppi_x70 [21], q_x70, c21);
167 block b23(ppo x70[21], c23, mout x70 [22], min x70 [22], ppi x70 [22], q x70, c22);
168 block b24(ppo x70[22], ppo x70 [23], mout x70 [23], min x70[23], ppi x70 [23], q x70, c23);
```

```
169 endmodule
170
171
172 module product(
173 output wire [47:0] sum.
174 input wire [23:0] min x70,
175 input wire [23:0]q x70
176):
177 wire [23:0] temp1,temp2, temp3,temp4, temp5,temp6, temp7, temp8, temp9,temp10;
178 wire [23:0] temp11, temp12, temp13, temp14, temp15, temp16, temp17, temp18, temp19, temp20;
179 wire [23:0] temp21,temp22,temp23,temp24;
180
181 wire [23:0] ptemp1, ptemp2, ptemp3, ptemp4, ptemp5, ptemp6, ptemp7, ptemp8, ptemp9, ptemp10;
182 wire [23:0]
ptemp11,ptemp12,ptemp13,ptemp14,ptemp15,ptemp16,ptemp17,ptemp18,ptemp19,ptemp20;
183 wire [23:0] ptemp21, ptemp22,ptemp23;
185 row r1 (ptemp1, temp1, sum[0], min x70, 24'h000000, q x70[0]);
186 row r2 (ptemp2, temp2, sum[1], temp1, ptemp1, q x70[1]);
187 row r3 (ptemp3, temp3, sum[2], temp2, ptemp2, q_x70[2]);
188 row r4 (ptemp4, temp4, sum[3], temp3, ptemp3, q_x70[3]);
189 row r5 (ptemp5, temp5, sum[4], temp4, ptemp4, q x70[4]);
190 row r6 (ptemp6, temp6, sum[5], temp5, ptemp5, q x70[5]);
191 row r7 (ptemp7, temp7, sum[6], temp6, ptemp6, q x70[6]);
192 row r8 (ptemp8, temp8, sum[7], temp7, ptemp7, q x70[7]);
193 row r9 (ptemp9, temp9, sum[8], temp8, ptemp8, q x70[8]);
194 row r10(ptemp10, temp10, sum [9], temp9, ptemp9, q x70[9]);
195 row r11(ptemp11, temp11, sum [10], temp10, ptemp10, q x70[10]);
196 row r12(ptemp12, temp12, sum[11], temp11, ptemp11, q x70[11]);
197 row r13(ptemp13, temp13, sum [12], temp12, ptemp12, q x70[12]);
198 row r14(ptemp14, temp14, sum [13], temp13, ptemp13, q_x70[13]);
199 row r15(ptemp15, temp15, sum [14], temp14, ptemp14, q_x70[14]);
200 row r16(ptemp16, temp16, sum[15], temp15, ptemp15, q x70[15]);
201 row r17(ptemp17, temp17, sum[16], temp16, ptemp16, q x70[16]);
202 row r18 (ptemp18, temp18, sum [17], temp17, ptemp17, g x70[17]);
203 row r19 (ptemp19, temp19, sum [18], temp18, ptemp18, q x70[18]);
204 row r20 (ptemp20, temp20, sum [19], temp19, ptemp19, q x70[19]);
205 row r21 (ptemp21, temp21, sum [20], temp20, ptemp20, q x70[20]);
206 row r22(ptemp22, temp22, sum [21], temp21, ptemp21, q x70[21]);
207 row r23(ptemp23, temp23, sum [22], temp22, ptemp22, q x70[22]);
208 row r24(sum[47:24], temp24, sum [23], temp23, ptemp23, g x70[23]);
209 endmodule
210
211 //Control module to drive and regulate required modules in order
212 module fp mul unpipe(
213 input wire [31:0] inp1 x70,
214 input wire [31:0] inp2 x70.
215 output wire [31:0] out x70,
216 output wire underflow x70,
217 output wire overflow x70
218);
219 wire sign;
220 wire [7:0] exp1;
221 wire [7:0] exp2;
222 wire [7:0] exp out x70;
223 wire [7:0] test exp;
```

```
224 wire [22:0] manti;
225 wire [22:0] mant2;
226 wire [22:0] mant_out_x70;
227 wire [31:0] tmp out x70;
229 sign_bit sign_bit1_x70 (sign, inp1_x70, inp2_x70);
230
231 wire [7:0] temp1;
232 wire dummy; //to connect unused cout_x70 ports of adder
233 wire carry;
234 wire [8:0] add out;
235 wire [8:0] sub_temp;
236 wire [7:0] sub_temp_low;
237 wire [7:0] sub_temp_high;
238 reg zero = 0;
239 reg one = 1;
240
241
242 assign exp1 = inp1 \times70[30:23];
243 assign exp2 = inp2_x70[30:23];
244 assign sub_temp_low = sub_temp[7:0];
245 assign sub temp high = sub temp[8];
246 assign add out = {carry, temp1};
247
248 ripple 8 rip1 x70 (temp1, carry, exp1, exp2, zero);
249 subtractor_9 sub1_x70 (sub_temp, underflow_x70, add_out, zero);
250
251 //if there is a carry out x70 => underflow x70
252 and (overflow_x70, sub_temp_high, one); //if the exponent has more than 8
253
254 //taking product of mantissa:
255 wire [47:0] prdt;
256 wire [23:0] p_in1;
257 wire [23:0] p in2;
258 assign p in1 = \{1'b1, inp1 \times 70[22:0]\};
259 assign p_in2 = {1'b1, inp2_x70[22:0]};
260 product pi_x70(prdt, p_in1, p_in2);
261
262 // normalizing mantissa
263 wire norm flag;
264 wire [22:0] adj mantissa;
265 normalize normi (adj_mantissa,norm_flag,prdt);
266 wire [7:0] norm_in2;
267 assign norm in2 = \{7'b0, norm flag\};
268 ripple 8 ripple norm x70(test exp, dummy, sub temp low, norm in2, zero);
269
270 assign tmp out x70 [31] = sign;
271 assign tmp_out_x70 [30:23] = test_exp;
272 assign tmp out x70 [22:0] = adj mantissa;
273 assign out_x70 = (inp1_x70[30:0] == 0 || inp2_x70[30:0] == 0)? 'b0: tmp_out_x70;
274
275 endmodule
```

```
2 // FILE: fp adder.v
3 // Description: Floating Point Adder designed as a part of Mini-Project 1 of EE278(fall'22)
4 // Developed By: Bhavin patel (SJSU-ID: 01954770)
7 module fp adder(
8 input wire [31:0] inp1_x70,
9 input wire [31:0] inp2_x70,
10 input wire [0:0] clk x70,
11 output reg [31:0] sum_x70
12);
13
14 reg [7:0] exponent_1, exponent_2;
15 reg [23:0] mantissa_1, mantissa_2;
16 reg [7:0] new exponent:
17 reg [7:0] exponent final;
18 reg [22:0] mantissa_final;
19 reg signed [23:0] mantissa sum;
20 reg [23:0] shifted_mantissa_1,shifted_mantissa_2;
21 reg [24:0] add_mantissa_sum;
22 reg sign 1, sign 2, res sign;
23 reg [7:0] diff;
24
25 always @(posedge clk x70)
26 begin
27 // get exponent and mantissa
28 exponent 1=inp1 x70[30:23];
29 exponent 2=inp2 x70[30:23];
30 mantissa_1={1'b1,inp1_x70[22:0]};
31 mantissa_2={1'b1,inp2_x70[22:0]};
32 \text{ sign}_1 = \text{inp1}_x 70[31];
33 sign_2 = inp2_x70[31];
35 // adjust the mantissa and align the exponent
36 if(exponent 1 == exponent 2)
37 begin
38 shifted mantissa 1=mantissa 1;
39 shifted mantissa 2=mantissa 2;
40 new_exponent=exponent_1;
41 end
42 else if(exponent_1>exponent_2)
43 begin
44 diff=exponent 1-exponent 2;
45 shifted mantissa 1=mantissa 1;
46 shifted mantissa 2=(mantissa 2>>>diff);
47 new_exponent=exponent_1;
48 end
49 else if(exponent 2>exponent 1)
50 begin
51 diff=exponent_2-exponent_1;
52 shifted mantissa 2=mantissa 2;
53 shifted mantissa 1=(mantissa 1>>>diff);
54 new_exponent=exponent_2;
55 end
56
```

```
57
58 //Compare the two aligned mantissas and determine which is the
59 //smaller of the two. Take 2's complement of the smaller mantissa
60 //if the signs of the two numbers are different.
61 res sign = sign 1;
62 if(sign_1 ^ sign_2) begin // different signs
63 if(shifted mantissa 1 < shifted mantissa 2) begin
for 64 res sign = sign 2;
shifted_mantissa_1 = (shifted_mantissa_1 ^ 24'hFF_FFFF) + 1;
66 end
67 else begin
68 res sign = sign 1;
69
    shifted_mantissa_2 = (shifted_mantissa_2 ^ 24'hFF_FFFF) + 1;
70 end
71 end
72
73
74 //Add the two mantissa. Then, determine the amount of shifts
75 //required and the corresponding direction to normalize the result.
76 exponent final=new exponent;
77 add_mantissa_sum = shifted_mantissa_1 + shifted_mantissa_2;
78 //mantissa final=add mantissa sum[22:0];
79 if(sign 1 ^ sign 2 == 0) begin
80 if(add mantissa_sum[24] == 1) begin //carry
81 exponent_final += 1;
82 add_mantissa_sum = add_mantissa_sum >> 1;
83 end
84 end
86 //Stage 5: Shift the mantissa to the required direction by the required amount. Adjust the exponent
87 //accordingly and check for any exceptional condition (normalization-2).
88 repeat(23) begin
89 if(add_mantissa_sum[23]==0)
90 begin
91
      add mantissa sum =(add mantissa sum <<1'b1);
92
    exponent final=exponent final-1'b1;
93 end
94 else begin
95 break;
96 end
97 end
98 mantissa_final = add_mantissa_sum[22:0];
99
100 end
101
102 assign sum x70 = \{res sign, exponent final, mantissa final\};
103
104 endmodule
105
```