# Ilsimd: Portable SIMD intrinsics through LLVM IR

Bhavjit Chauhan and Anton Kazachenko Simon Fraser University

## Introduction

Single instruction, multiple data (SIMD) is a form of parallel processing on the CPU. Desktop processors first adopted SIMD as we know it in the 1990s. Since then, chipmakers have spent more and more chip area for this form of computing and most of the new instructions additions are SIMD instructions. Despite their established foundation, however, these instructions do not have a standardized interface. C++ has only recently begun introducing the experimental SIMD library as a part of the standard. Rust has its portable SIMD module but that too is in its early stages. Even if these efforts prevail and are adopted in their respective ecosystems, they still do not entirely solve the problem of portability as many instructions do not have direct equivalents across different ISAs. So, even though these efforts may prove useful in the average application, those concerned with maximum efficiency will still rely on using the intrinsics directly. Intrinsics aren't going anywhere and their difficult usage means most applications aren't going to make the effort to target multiple CPU architectures. At best, these applications will fall back to scalar code which cannot always be easily auto-vectorized by modern compilers.

The Ilsimd project aims to enable programs written using SIMD intrinsics to be able to run on any¹ CPU architecture. We do this by leveraging the target-independent nature of LLVM IR's first-class support of vector operations. Some instructions (e.g. <u>pmaddwd</u>) may need to be emulated as there is no equivalent LLVM IR representation, but our primary goal is portability. This allows preexisting projects to become more widely accessible and future-proof against the rise and decline of specific architectures over time.

Many projects have attempted to address to non-portable nature of SIMD by providing their own interfaces. Prominent examples include GCC's Vector Extensions, Clang's vector support and Google's Highway project. A major disadvantage of using these solutions, however, is that the user is "locked in" to that particular solution for the lifetime of your project unless they are willing and able to perform major refactoring efforts. A more direct equivalent to our project is the SIMD Everywhere (SIMDe) library. SIMDe is a header-only library which implements intrinsics in terms of target intrinsics. The hand-crafted nature of these implementations guarantees an optimal translation but requires a lot of effort. Adding a new target ISA, for example, would require manually writing out code for all ISAs already supported. This may prove unsustainable in the long term if the library wishes to continue supporting older intrinsics. Our project instead hands off the responsibility for the backend to LLVM which alleviates a lot of the burden of

<sup>&</sup>lt;sup>1</sup> Instruction sets that have <u>LLVM backends</u>

development. Instead of having to write equivalent code for every target architecture, we only need to implement any new ISA in terms of LLVM IR and the rest is free. This also means our solution is future-proof as so long as LLVM supports a target backend, our project will also be able to support it. Since Ilsimd operates on LLVM IR directly, it can also theoretically<sup>2</sup> support languages other than C/C++ which have an LLVM frontend such as Swift, Rust, Zig and more.

# Implementation Details

The Ilsimd project heavily relies on LLVM compiler infrastructure for transformation and compilation. The core of our project is an LLVM transformation pass which transforms IR calls to platform-specific SIMD instructions to generic vector operations.



Figure 1: Overview of the typical workflow using Ilsimd

#### Instruction Set

Due to time constraints and other reasons, we focused on implementing only MMX intrinsics for the purposes of the course project. We knew we only wanted to work with a single SIMD instruction set to start with and the first decision was to choose an ISA between x86 and ARM. Despite the recent growth in adoption of ARM driven primarily by <a href="Apple's transition to their">Apple's transition to their</a> M-series processors, x86 still holds a <a href="sizable lead">sizable lead</a> in the desktop PC market. Although MMX is not particularly popular or widely used today, it is supported by all Intel and AMD processors that support later SIMD instruction sets for backward compatibility reasons. For those reasons along with MMX being a smaller and simpler instruction set, we decided to start with MMX. This choice is of little significance for the future of the project, however, as with the general framework of llsimd established, adding new instruction sets is only a matter of manual translation effort.

#### LLVM 20

<u>LLVM 20.1.0</u> was released just before we began work on writing the IR transformations on May 4, 2025. Among other things, one of the changes—which was not mentioned in the release notes—was the conversion of many of the MMX intrinsics in terms of Clang's vector extensions. This inconspicuous <u>commit</u> among other things<sup>3</sup> greatly reduced the work we had to manually do. Almost all of the intrinsics that were trivially representable in LLVM IR were now already implemented as such. This left more complex—and interesting—instructions for us to implement which primarily comprised of pack and shift instructions.

<sup>&</sup>lt;sup>2</sup> Not tested

<sup>&</sup>lt;sup>3</sup> The primary objective was to abandon MMX instructions altogether in favour of SSE

## Example

Given a C program with the following code:

```
__v2si result = _mm_madd_pi16(m1, m2);
```

The resulting LLVM IR as given by Clang would be:

```
%result = call <4 x i32> @llvm.x86.sse2.pmadd.wd(<8 x i16> %m1, <8 x i16> %m2)
```

In this case, LLVM does not have a direct equivalent representation of a multiply-add instruction, so llsimd emulates its behaviour by replacing the above call with the following:

```
%sext1 = sext <8 x i16> %m1 to <8 x i32>
%sext2 = sext <8 x i16> %m2 to <8 x i32>
%mul = mul <8 x i32> %sext1, %sext2
%even = shufflevector <8 x i32> %mul, <8 x i32> undef, <4 x i32> <i32
0, i32 2, i32 4, i32 6>
%odd = shufflevector <8 x i32> %mul, <8 x i32> undef, <4 x i32> <i32 1, i32 3, i32 5, i32 7>
%result = add <4 x i32> %even, %odd
```

Surprisingly, as noted in the <u>Implementation Evaluations</u> section, this does not appear to have a large performance impact despite LLVM not being able to translate this instruction back to a multiply-add.

# Implementation Evaluations

We created a test suite with unit tests to ensure the correctness of our transformations. Although the test suite requires an x86 machine, we also ran each unit test manually on an ARM machine. We also ran benchmarks comparing the performance of the original and transformed programs to measure any performance hits as a result of the transformations.

## **Unit Tests**

Being already deeply intertwined in the LLVM ecosystem, we chose to use the <u>LLVM Integrated Tester</u> (lit) to write our test suite. The goal of these tests was to ensure the correctness of our transformations so to make the addition of future tests and possibly dynamically generating inputs, it requires the intrinsics to be tested also be supported natively on the machine. We mostly only test intrinsics that we transform ourselves and not those already portable.

### **ARM**

To confirm that the Ilsimd project actually does what it is intended to do, we needed to test on an architecture that does not natively support MMX instructions. We chose ARM as it is the most widely used non-x86 instruction set. For documenting reasons, we wanted to start with a clean slate for our test environment. For this, we used the open-source QEMU emulator to create an Ubuntu ARM image.

This is also when how we developed the cross-compilation workflow. C/C++ source code using MMX intrinsics typically include the mmintrin.h header file in which LLVM adds a <u>define guard</u> to ensure it is not used on non-x86 platforms as that would typically result in undefined behaviour. Rather than simply defining the header or supplying our own header file, we decided to use Clang's excellent cross-compilation facilities.

#### **Benchmarks**

We used the <a href="https://hyperfine">hyperfine</a> benchmarking tool to evaluate any performance loss between the original and transformed binaries compiled from our test suite.

| Intrinsic      | Original (µs) | Transformed (µs) | Change |
|----------------|---------------|------------------|--------|
| _mm_madd_pi16  | 366.95        | 390.50           | 6%     |
| _mm_srl_si64   | 381.42        | 391.27           | 3%     |
| _mm_mulhi_pi16 | 394.69        | 404.41           | 2%     |
| _mm_slli_pi32  | 367.97        | 374.58           | 2%     |
| _mm_slli_pi16  | 370.01        | 376.06           | 2%     |
| _mm_sll_pi16   | 388.54        | 394.05           | 1%     |
| _mm_slli_si64  | 367.31        | 370.97           | 1%     |
| _mm_srli_pi16  | 375.36        | 378.64           | 1%     |
| _mm_packs_pi16 | 397.51        | 400.63           | 1%     |
| _mm_srai_pi16  | 365.23        | 368.08           | 1%     |
| _mm_srai_pi32  | 369.11        | 370.07           | 0%     |
| _mm_sll_si64   | 374.75        | 372.29           | -1%    |
| _mm_srl_pi32   | 384.24        | 381.58           | -1%    |

<sup>&</sup>lt;sup>4</sup> perf did not support counting CPU cycles among other vitral information on our machines

| Intrinsic      | Original (µs) | Transformed (µs) | Change |
|----------------|---------------|------------------|--------|
| _mm_srli_pi32  | 382.07        | 378.83           | -1%    |
| _mm_packs_pu16 | 391.15        | 387.32           | -1%    |
| _mm_sll_pi32   | 386.34        | 381.47           | -1%    |
| _mm_srli_si64  | 387.62        | 381.49           | -2%    |
| _mm_srl_pi16   | 365.65        | 359.00           | -2%    |
| _mm_sra_pi16   | 377.61        | 366.51           | -3%    |
| _mm_sra_pi32   | 371.56        | 358.62           | -3%    |
| _mm_packs_pi32 | 398.04        | 376.98           | -5%    |

As expected, intrinsics such as mm\_madd\_pi16 and mm\_mulhi\_pi16 that require multiple instructions to emulate are among the slowest. We also notice that intrinsics like mm\_packs\_pi32 are *faster* after our transformations than before. This could be a result of LLVM being able to use more modern instructions which have higher throughput.

#### Demo

Our demo presents a complete end-to-end processing pipeline that integrates a React-based user interface with a Django back end to showcase real-time code transformation. The system demonstrates how user input can be sent from a modern web application to a high-performance back-end environment, where it is processed and then returned for display, all in a fully interactive experience.



The pipeline begins with a React application in which code is entered and submitted. That data

is conveyed as JSON to a Django backend, which receives and interprets the content before orchestrating further processing. The code is then passed to the transformation pass, which utilizes LLVM's capabilities to restructure or optimize it. This arrangement demonstrates a complete journey from a simple front-end submission to an advanced back-end transformation, illustrating how each segment in the chain cooperates to deliver enhanced performance and maintain portability.



The screenshot above captures the live demo, highlighting the interactive interface where code is input, and processed, and the results displayed.

## Conclusion

The Ilsimd project successfully made the MMX instruction set portable across CPU architectures by leveraging LLVM IR. We demonstrated that not only do the transformed binaries have comparable performance, but sometimes even better than the original. More importantly, the Ilsimd project provides a framework on which further instruction sets can be easily implemented.

## **Lessons Learned**

This project gave us an opportunity to learn about how SIMD intrinsics are used in code and what they do at a fundamental level. We also gained valuable experience working with the LLVM framework.

## **Future Work**

The logical next step for the llsimd project is to expand to other instruction sets such as SSE, AVX and NEON. This would make the project more useful as these are more popular and modern.

As it is, multiple binaries have to be compiled for multiple target architectures. It would be convenient for the end-user if Ilsimd had first-class, built-in but optional support for dynamic dispatching.

If the project were to switch from its primary goal of portability to performance, the target architecture could be taken into account and the transformation pass could utilize target intrinsics that more closely match the input intrinsics than what LLVM IR offers.

For the project demo, <u>better styling</u> for the Monaco editor is planned to be implemented. This way our demo would be able to highlight the parts of the LLVM IR that were updated

# **Appendixes**

#### Source Code

The main Ilsimd Git repository is available on GitHub:

https://github.com/bhavjitChauhan/llsimd

The live demo can be found at:

https://llsimd-demo.netlify.app

The demo Git repository is also available at:

https://github.com/antonkazachenko/llsimd-demo

#### Unit test shell commands

We run the following shell commands for each unit test file:

```
clang -S -emit-llvm %s -o %t.ll
opt -load-pass-plugin %root/build/libllsimd.so -passes=llsimd -S %t.ll
-o %t.out.ll
diff <(lli %t.ll) <(lli %t.out.ll)</pre>
```

## QEMU Ubuntu ARM image creation

Ubuntu image from <a href="https://cloud-images.ubuntu.com/releases/oracular/release/">https://cloud-images.ubuntu.com/releases/oracular/release/</a>.

#### Firmware image from

https://releases.linaro.org/components/kernel/uefi-linaro/16.02//release/gemu64/.

QEMU startup PowerShell script:

## Cross-compilation on ARM

```
clang --target=x86_64-unknown-linux-gnu -S -emit-llvm "$1" -o "$basename.ll"
opt -load-pass-plugin "$2" -passes=llsimd -S "$basename.ll" -o
"$basename.out.ll"
clang "$basename.out.ll" -o "$basename" &>/dev/null
```

### Benchmark machine specifications

Ubuntu 24.10 on Windows 10 x86\_64

CPU: 12th Gen Intel(R) Core(TM) i5-12600K

Memory: 15GiB

## Benchmark script

```
for file in "$1"/*; do
        if [ -f "$file" ]; then
            basename=$(basename "$file" .c)
        .llsimd.sh "$file"
        clang "$basename.ll" -o "$basename.in"
            hyperfine "$basename" "$basename.in" -N --warmup 10 --runs
100000 --export-csv "$basename.csv" --export-markdown "$basename.md"
        --export-json "$basename.json"
        fi
done
```

## Raw benchmark data

| intrinsic      | mean         | stddev       | median       | min     | max          | out_me<br>an | out_std<br>dev | out_medi<br>an | out_mi<br>n | out_ma<br>x  |
|----------------|--------------|--------------|--------------|---------|--------------|--------------|----------------|----------------|-------------|--------------|
| _mm_madd_pi16  | 366.958<br>9 | 49.6401<br>5 | 354.782<br>5 | 300.387 | 1430.46<br>8 | 390.505<br>9 | 103.521<br>9   | 364.6665       | 298.258     | 2023.90<br>7 |
| _mm_mulhi_pi16 | 394.690<br>3 | 114.101      | 363.874<br>5 | 302.541 | 1893.61<br>8 | 404.414      | 112.6413       | 373.61         | 301.161     | 2807.25<br>1 |
| _mm_packs_pi16 | 397.515<br>5 | 113.206<br>6 | 366.866      | 305.611 | 2058.02<br>5 | 400.633<br>3 | 119.9359       | 369.6645       | 305.94      | 2772.46      |
| _mm_packs_pi32 | 398.043<br>9 | 112.427<br>2 | 367.516      | 302.477 | 2063.39<br>9 | 376.989<br>7 | 72.8945<br>5   | 358.614        | 302.189     | 1615.10<br>8 |
| _mm_packs_pu16 | 391.155<br>4 | 104.974<br>2 | 365.451<br>5 | 302.682 | 2365.99<br>9 | 387.329<br>3 | 99.11388       | 363.1315       | 296.655     | 1963.24<br>7 |
| _mm_sll_pi16   | 388.54       | 92.3258<br>4 | 366.067      | 303.49  | 1738.69<br>8 | 394.054<br>5 | 92.8705<br>2   | 371.0915       | 305.225     | 3742.55<br>5 |
| _mm_sll_pi32   | 386.344<br>4 | 79.0941<br>1 | 365.879<br>5 | 303.908 | 1848.41<br>2 | 381.478<br>9 | 77.8862<br>2   | 360.873        | 302.547     | 4046.61<br>2 |
| _mm_sll_si64   | 374.753<br>7 | 77.7830<br>3 | 355.256<br>5 | 301.871 | 1898.63<br>2 | 372.291<br>8 | 65.2125        | 357.674        | 300.797     | 5540.09<br>7 |
| _mm_slli_pi16  | 370.015<br>2 | 61.6023<br>6 | 354.57       | 301.431 | 1868.84<br>8 | 376.066<br>1 | 77.8369        | 357.276        | 302.183     | 2326.83<br>5 |

| intrinsic     | mean         | stddev       | median       | min     | max          | out_me<br>an | out_std<br>dev | out_medi<br>an | out_mi<br>n | out_ma<br>x  |
|---------------|--------------|--------------|--------------|---------|--------------|--------------|----------------|----------------|-------------|--------------|
| _mm_slli_pi32 | 367.977<br>7 | 55.6830<br>7 | 354.807      | 305.718 | 1560.48<br>4 | 374.581<br>1 | 64.1796<br>6   | 359.6755       | 305.215     | 3507.45      |
| _mm_slli_si64 | 367.318<br>1 | 55.1337<br>2 | 353.827<br>5 | 304.201 | 1493.35<br>3 | 370.974<br>4 | 60.9423        | 356.235        | 303.274     | 1676.66<br>3 |
| _mm_sra_pi16  | 377.615<br>3 | 70.9786<br>1 | 359.964<br>5 | 303.752 | 4183.81      | 366.517<br>4 | 54.6157<br>2   | 352.5745       | 299.989     | 1574.18<br>1 |
| _mm_sra_pi32  | 371.561<br>4 | 61.5274<br>6 | 355.324<br>5 | 300.878 | 1539.13<br>4 | 358.621<br>4 | 49.0329<br>3   | 345.997        | 300.764     | 1571.62      |
| _mm_srai_pi16 | 365.236<br>3 | 54.6000<br>9 | 351.355      | 298.476 | 1486.80<br>3 | 368.080<br>4 | 55.5195<br>3   | 354.1785       | 292.498     | 1433.98<br>4 |
| _mm_srai_pi32 | 369.110<br>1 | 67.3111      | 351.916      | 296.722 | 3224.33<br>5 | 370.079<br>8 | 68.2434<br>8   | 352.078        | 291.805     | 2076.61<br>5 |
| _mm_srl_pi16  | 365.657<br>3 | 55.2501<br>9 | 350.605<br>5 | 293.758 | 1533.83<br>2 | 359.085      | 48.3812<br>2   | 346.2505       | 294.093     | 1409.56<br>6 |
| _mm_srl_pi32  | 384.242<br>2 | 91.6546<br>6 | 362.316<br>5 | 296.048 | 1964.32<br>4 | 381.582<br>4 | 83.0545<br>8   | 360.2025       | 301.505     | 2465.83      |
| _mm_srl_si64  | 381.424<br>5 | 87.0148<br>1 | 359.051<br>5 | 303.962 | 2593.85<br>4 | 391.273<br>3 | 89.8926<br>5   | 367.7135       | 305.624     | 2000.21      |
| _mm_srli_pi16 | 375.369<br>3 | 74.6183<br>8 | 356.552<br>5 | 303.9   | 1737.73<br>3 | 378.643<br>1 | 76.1820<br>8   | 359.256        | 299.992     | 2819.12<br>1 |

| intrinsic     | mean         | stddev       | median       | min     | max          | out_me<br>an | out_std<br>dev | out_medi<br>an | out_mi<br>n | out_ma<br>x  |
|---------------|--------------|--------------|--------------|---------|--------------|--------------|----------------|----------------|-------------|--------------|
| _mm_srli_pi32 | 382.072<br>3 | 77.6572<br>3 | 362.402<br>5 | 304.224 | 1725.87<br>1 | 378.839<br>5 | 73.8174<br>5   | 359.133        | 302.493     | 1611.34<br>6 |
| _mm_srli_si64 | 387.621<br>2 | 87.1862<br>6 | 364.916<br>5 | 305.713 | 1953.74<br>7 | 381.49       | 87.3900<br>2   | 359.008        | 302.756     | 2000.27<br>4 |