# COMPUTER ARCHITECTURE (CS F342)

LECT 32: PIPELINING

## Forwarding Paths



## Forwarding Conditions

#### EX hazard

- if (EX/MEM.RegWrite and (EX/MEM.RegisterRd ≠ 0) and (EX/MEM.RegisterRd = ID/EX.RegisterRs))
   ForwardA = 10
- if (EX/MEM.RegWrite and (EX/MEM.RegisterRd ≠ 0) and (EX/MEM.RegisterRd = ID/EX.RegisterRt))
   ForwardB = 10

#### MEM hazard

- if (MEM/WB.RegWrite and (MEM/WB.RegisterRd ≠ 0) and (MEM/WB.RegisterRd = ID/EX.RegisterRs))
   ForwardA = 01
- if (MEM/WB.RegWrite and (MEM/WB.RegisterRd ≠ 0)
   and (MEM/WB.RegisterRd = ID/EX.RegisterRt))
   ForwardB = 01

- ForwardA=00
  - The first ALU operand comes from the register file
- ForwardA=10
  - The first ALU operand is forwarded from the prior ALU result
- ForwardA=01
  - The first ALU operand is forwarded from data memory or an earlier ALU result
- ForwardB=00
  - The second ALU operand comes from the register file
- ForwardB=10
  - The second ALU operand is forwarded from the prior ALU result
- ForwardB=01
  - The second ALU operand is forwarded from data memory or an earlier ALU result

### Double Data Hazard

Consider the sequence:

```
add $1,$1,$2
add $1,$1,$3
add $1,$1,$4
```

- Both hazards occur
  - Want to use the most recent
- Revise MEM hazard condition
  - Only fwd if EX hazard condition isn't true

## Revised Forwarding Condition

#### MEM hazard

```
    if (MEM/WB.RegWrite and (MEM/WB.RegisterRd ≠ 0)
        and (MEM/WB.RegisterRd = ID/EX.RegisterRs)
        and not (EX/MEM.RegWrite and (EX/MEM.RegisterRd ≠ 0)
        and (EX/MEM.RegisterRd = ID/EX.RegisterRs)) )

    ForwardA = 01
```

if (MEM/WB.RegWrite and (MEM/WB.RegisterRd ≠ 0)
 and (MEM/WB.RegisterRd = ID/EX.RegisterRt)

```
and not (EX/MEM.RegWrite and (EX/MEM.RegisterRd ≠ 0)
and (EX/MEM.RegisterRd = ID/EX.RegisterRt)) )
ForwardB = 01
```

## Datapath with Forwarding

