# Intrinsic Summary

4 avril 2019

# Table des matières

| 1 | SSE           | 2 family             | 3  |
|---|---------------|----------------------|----|
|   | 1.1           | Set or eight         | :  |
|   | 1.2           | Load                 | 4  |
|   | 1.3           | Shift                | 4  |
|   | 1.4           | XOR OR AND           | ŀ  |
|   | 1.5           | Shuffle/table lookup | 6  |
|   | 1.6           | byte interleaving    | 7  |
| 2 | AV            | X                    | 8  |
|   | 2.1           | Link SSE-AVX         | 8  |
|   | 2.2           | Set                  | 8  |
|   | 2.3           | Load                 | 8  |
|   | 2.4           | Shift                | Ć  |
|   | 2.5           | XOR OR AND           | Ć  |
|   | 2.6           | Shuffle/table lookup | Ć  |
| 3 | $\mathbf{AV}$ | X2 1                 | .( |
|   | 3.1           | Set                  | (  |
|   | 3.2           | Load                 | 1( |
|   | 3.3           | Shift                | [] |
|   | 3.4           | XOR OR AND           | 2  |
|   | 3.5           |                      | 12 |
|   | 3.6           | byte interleaving    | 2  |

# 1 SSE family

SSE - SSE2 – SSE3 – SSE4.1 – SSS4.2, and only using instructions related to integers no matter what integer  $\to$  \_\_\_mmXXXi. Need #include <emmintrin.h>

## 1.1 Set or eight

We can have the supplied values in reverse order with \_mm\_setr\_epiX()

| INTRINSIC                                                    | note                                                      |
|--------------------------------------------------------------|-----------------------------------------------------------|
| $_{\text{m128i }}$ mm_set_epi8(char $e_{15},$ , char $e_0$ ) | Set 16 packed 8-bit integers in dst                       |
| $_{\text{m128i }}$ mm_set_epi16 (short $e_7,,$ short $e_0$ ) | Set 8 packed 16-bit integers in dst.                      |
| $_{\text{m128i }}$ mm_set_epi32 (int $e_3,,$ int $e_0$ )     | Set 4 packed 32-bit integers in dst                       |
| m128i _mm_set_epi64(m64,m64)                                 | Set 2 packed 64-bit integers in dst                       |
| m128i _mm_set_epi64x(int64 e1,int64 e2)                      | Set 2 packed 64-bit integers in dst, works with uint64    |
| m128i _mm_set1_epi8(char a)                                  | Broadcast 8-bit integer a to all elements of dst          |
| m128i _mm_set1_epi16(short a)                                | Broadcast 16-bit integer a to all all elements of dst.    |
| m128i _mm_set1_epi32(int a)                                  | Broadcast 32-bit integer a to all elements of dst.        |
| m128i _mm_set1_epi64(m64 a)                                  | Broadcast 64-bit integer a to all elements of dst.        |
| m128immset1epi64x(int64)                                     | Broadcast 64-bit integer a to all elements of dst.        |
| m128i _mm_setzero_si128()                                    | Return vector of typem128i with all elements set to zero. |
| m128i _mm_cvtsi32_si128 (int a)                              | dst[31:0] = a[31:0], dst[127:32] = 0                      |
| m128i _mm_cvtsi64_si128(int64 a)                             | dst[63:0] = a[63:0], dst[127:64] = 0                      |
| m128i _mm_cvtsi64_si128x (int64 a)                           | dst[63:0] = a[63:0], dst[127:64] = 0                      |

FIGURE 1 – Set with SSE and 128bits vectors

#### 1.2 Load

If ALIGNED  $\rightarrow$  on 16-byte

| INTRINSIC                                                    | note                                                   |
|--------------------------------------------------------------|--------------------------------------------------------|
| $_{\rm m128i\ mm\_lddqu\_si128(\m128i\ const^*\ mem\_addr)}$ | Load 128-bitsfrom unaligned memory into dst.           |
| m128i _mm_load_si128(m128i const* mem_addr)                  | Load 128-bits. Aligned on 16-byte                      |
| $_{\rm m128i\ mm\_loadl\_epi64(\m128i\ const*\ mem\_addr)}$  | copy 64bits in [63:0] and set to 0 the rest            |
| m128i _mm_loadu_si128(m128i const* mem_addr)                 | Load 128-bits. Unaligned                               |
| m128i _mm_loadu_si16 (void const* mem_addr)                  | Load unaligned 16-bit into the first element of dst.   |
| m128i _mm_loadu_si32 (void const* mem_addr)                  | Load unaligned 32-bit into the first element of dst.   |
| m128i _mm_loadu_si64                                         | Load unaligned 64-bit into the first element of dst.   |
| m128immstreamloadsi128 (m128i * memaddr)                     | Load 128-bitsusing a non-temporal memory hint. Aligned |

FIGURE 2 – load with SSE and 128bits vectors

#### 1.3 Shift

| INTRINSIC                                 | note                                                             |
|-------------------------------------------|------------------------------------------------------------------|
| m128i _mm_bslli_si128 (m128i a, int imm8) | Shift a left by imm8 bytes while shifting in zeros               |
| m128i _mm_bsrli_si128 (m128i a, int imm8) | Shift a right by imm8 bytes while shifting in zeros              |
| m128i _mm_sll_epi16 (m128i a,m128i count) | Shift 16-bit integers in a left by count while shifting in zeros |
| m128i _mm_sll_epi32 (m128i a,m128i count) | Shift 32-bit integers in a left by count while shifting in zeros |
| m128i _mm_sll_epi64 (m128i a,m128i count) | Shift 64-bit integers in a left by count while shifting in zeros |
| m128i _mm_slli_epi16 (m128i a, int imm8)  | Shift 16-bit integers in a left by imm8 while shifting in zeros  |
| m128i _mm_slli_epi32 (m128i a, int imm8)  | Shift 32-bit integers in a left by imm8 while shifting in zeros  |
| m128i _mm_slli_epi64 (m128i a, int imm8)  | Shift 64-bit integers in a left by imm8 while shifting in zeros  |
| m128i _mm_slli_epi128 (m128i a, int imm8) | Shift 128-bit integers in a left by imm8 while shifting in zeros |

FIGURE 3 – shift with SSE and 128bits vectors

We have the same with \_\_m128i \_mm\_sra\_epi16 (\_\_m128i a, \_\_m128i count) where we shift a right by count while shifting in sign bits, and store the results in dst. sra goes from epi16 to epi32. srai (uses int) from epi16 to 32. srl (uses count) from epi16 to 64. srli (uses int) from epi16 to 128.

# 1.4 XOR OR AND

| INTRINSIC                                | note                                             |
|------------------------------------------|--------------------------------------------------|
| m128i _mm_and_si128 (m128i a,m128i b)    | Compute the bitwise AND of a and b               |
| m128i _mm_andnot_si128 (m128i a,m128i b) | Compute the bitwise NOT of a and then AND with b |
| m128i _mm_xor_si128 (m128i a,m128i b)    | Compute the bitwise XOR of a and b               |
| m128i _mm_or_si128 (m128i a,m128i b)     | Compute the bitwise OR of a and b.               |

FIGURE 4 – XOR OR AND with SSE and 128bits vectors

# $1.5 \quad \text{Shuffle/table lookup}$

| INTRINSIC                                   | note                             |
|---------------------------------------------|----------------------------------|
| m128i _mm_shuffle_epi32 (m128i a, int imm8) | Shuffle 32-bit in-               |
|                                             | tegers in a using                |
|                                             | the control in                   |
|                                             | imm8                             |
| m128i _mm_shuffle_epi8 (m128i a,m128i a)    | Shuffle packed                   |
|                                             | 8-bit integers in                |
|                                             | a according to                   |
|                                             | shuffle control                  |
|                                             | mask in the cor-                 |
|                                             | responding 8-bit                 |
|                                             | element of b                     |
| m128i _mm_shuffle_epi16 (m128i a, int imm8) | Shuffle 16-bit                   |
|                                             | integers in the                  |
|                                             | high 64 bits of a                |
|                                             | using the control                |
|                                             | in imm8. Store                   |
|                                             | the results in                   |
|                                             | the high 64 bits                 |
|                                             | of dst, with the                 |
|                                             | low 64 bits being                |
|                                             | copied from a to dst.            |
| 190:                                        | Shuffle 16-bit                   |
| m128i _mm_shuffle_epi16 (m128i a, int imm8) |                                  |
|                                             | integers in the low 64 bits of a |
|                                             | using the control                |
|                                             | in imm8. Store                   |
|                                             | the results in the               |
|                                             | low 64 bits of dst,              |
|                                             | with the high 64                 |
|                                             | bits being copied                |
|                                             | from a to dst.                   |
|                                             | 110111 & 10 450.                 |

Figure 5 – Shuffle/table lookup with SSE and 128bits vectors

# 1.6 byte interleaving

| INTRINSIC                                  | note           |
|--------------------------------------------|----------------|
| m128imm_unpackhi_epi8 (m128i a,m128i b)    | Unpack and     |
|                                            | interleave     |
|                                            | 8-bit integers |
|                                            | from the       |
|                                            | high half of   |
|                                            | a and b        |
| m128i _mm_unpackhi_epi16 (m128i a,m128i b) | Unpack and     |
|                                            | interleave     |
|                                            | 16-bit inte-   |
|                                            | gers from the  |
|                                            | high half of   |
|                                            | a and b        |
| m128i _mm_unpackhi_epi32 (m128i a,m128i b) | Unpack and     |
|                                            | interleave     |
|                                            | 32-bit inte-   |
|                                            | gers from the  |
|                                            | high half of   |
|                                            | a and b        |
| m128i _mm_unpackhi_epi64 (m128i a,m128i b) | Unpack and     |
|                                            | interleave     |
|                                            | 64-bit inte-   |
|                                            | gers from the  |
|                                            | high half of   |
|                                            | a and b        |

FIGURE 6 – Shuffle/table lookup with SSE and 128bits vectors

We have the exact same with \_\_\_m128i \_mm\_unpacklo\_epi8 (\_\_m128i a, \_\_m128i b) from epi8 to epi64.

# 2 AVX

#### 2.1 Link SSE-AVX

\_\_m128i \_mm256\_extractf128\_si256 (\_\_m256i a, const int imm8), Extract 128 bits (composed of integer data) from a, selected with imm8, and store the result in dst.

#### 2.2 Set

| INTRINSIC                                                                            | note                                                   |
|--------------------------------------------------------------------------------------|--------------------------------------------------------|
| $_{\text{m256i }}$ mm256 $_{\text{set}}$ epi8 (char $e_{31}, \dots$ , char $e_{0}$ ) | Set packed 8-bit integers in dst                       |
| $\phantom{aaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaa$                                       | Set packed 16-bit integers in dst                      |
| $\phantom{aaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaa$                                       | Set packed 32-bit integers in dst                      |
| $\phantom{aaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaaa$                                       | Set packed 32-bit integers in dst                      |
| m256i _mm256_set_m128i (m128i hi,m128i lo)                                           | Set packedm128i vectors in dst                         |
| m256i _mm_set1_epi8(char a)                                                          | Broadcast 8-bit integer a to all elements of dst       |
| m256i _mm_set1_epi16(short a)                                                        | Broadcast 16-bit integer a to all all elements of dst. |
| m256i _mm_set1_epi32(int a)                                                          | Broadcast 32-bit integer a to all elements of dst.     |
| m256i _mm_set1_epi64x(long long a)                                                   | Broadcast 64-bit integer a to all elements of dst.     |
| m256i _mm256_setzero_si256 (void)                                                    | Return vector of typem256i with all elements set to 0  |

FIGURE 7 - SET with AVX and 256bits vectors

#### **2.3** Load

Alignement is on 32bytes. lddqu might be slightly more efficient thant loadu when the data crosses a cache line boundary.

| INTRINSIC                                                           | note                                   |
|---------------------------------------------------------------------|----------------------------------------|
| _m256i _mm256_lddqu_si256 (m256i const * mem_addr)                  | Load 256-bits of unaligned memory in   |
| m256i _mm256_load_si256 (m256i const * mem_addr)                    | Load 256-bits of aligned memory into   |
| m256i _mm256_load_si256 (m256i const * mem_addr)                    | Load 256-bits of unaligned memory in   |
| m256i _mm256_loadu2_m128i (m128i const* hiaddr,m128i const* loaddr) | Load two 128-bits unaligned and com    |
| void _mm256_stream_si256 (m256i * mem_addr,m256i a)                 | Store 256-bits aligned using a non-ter |

FIGURE 8 – LOAD with AVX and 256bits vectors

## 2.4 Shift

INTRINSIC note

FIGURE 9 – shift with AVX and 256bits vectors

## 2.5 XOR OR AND

INTRINSIC note

FIGURE 10 - XOR OR AND with AVX and 256bits vectors

# ${\bf 2.6}\quad {\bf Shuffle/table\ lookup}$

| INTRINSIC                                                   | note                                         |
|-------------------------------------------------------------|----------------------------------------------|
| m256i _mm256_permute2f128_si256 (m256i a,m256i b, int imm8) | Shuffle 128-bits selected by imm8 from a and |

Figure 11 – Shuffle/table lookup with AVX and 256bits vectors

# 3 AVX2

#### 3.1 Set

| INTRINSIC                                   | note                                                                   |
|---------------------------------------------|------------------------------------------------------------------------|
| m128i _mm_broadcastb_epi8 (m128i a)         | Broadcast the low packed 8-bit integer from a to all elements of dst   |
| m256i _mm256_broadcastb_epi8 (m128i a)      | Broadcast the low packed 8-bit integer from a to all elements of dst   |
| m128i _mm_broadcastd_epi32 (m128i a)        | Broadcast the low packed 32-bit integer from a to all elements of ds   |
| m256i _mm256_broadcastd_epi32 (m128i a)     | Broadcast the low packed 32-bit integer from a to all elements of ds   |
| m128i _mm_broadcastq_epi64 (m128i a)        | Broadcast the low packed 64-bit integer from a to all elements of ds   |
| m256i _mm256_broadcastq_epi64 (m128i a)     | Broadcast the low packed 64-bit integer from a to all elements of ds   |
| m256i _mm_broadcastsi128_si256 (m128i a)    | Broadcast 128 bits of integer data from a to all 128-bit lanes in dst. |
| m256i _mm256_broadcastsi128_si256 (m128i a) | Broadcast 128 bits of integer data from a to all 128-bit lanes in dst. |
| m128i _mm_broadcastw_epi16 (m128i a)        | Broadcast the low packed 16-bit integer from a to all elements of ds   |
| m256i _mm256_broadcastw_epi16 (m128i a)     | Broadcast the low packed 16-bit integer from a to all elements of ds   |

FIGURE 12 - SET with AVX and 256bits vectors

#### 3.2 Load

Alignement is on 32 bytes, lddqu might be slightly more efficient thant loadu when the data crosses a cache line boundary.

| INTRINSIC                                                      | note                                          |
|----------------------------------------------------------------|-----------------------------------------------|
| m128i _mm_maskload_epi32 (int const* mem_addr,m128i mask)      | Load 32-bit using mask                        |
| m256i _mm256_maskload_epi32 (int const* mem_addr,m256i mask)   | Load 32-bitusing mask                         |
| m128i _mm_maskload_epi64 (int64 const* mem_addr,m128i mask)    | Load 64-bit integers using mask               |
| m256i _mm256_maskload_epi64 (int64 const* mem_addr,m256i mask) | Load 64-bit using mask                        |
| m256i _mm256_stream_load_si256 (m256i const* mem_addr)         | Load 256-bits aligned using a non-temperature |

FIGURE 13 - LOAD with AVX2 and 256bits vectors

## 3.3 Shift

| note                                                           |
|----------------------------------------------------------------|
| Shift 128-bit lanes left by imm8 bytes while shifting in zeros |
| Shift 128-bit lanes right by imm8 bytes while shifting in zero |
| Shift 16-bit left by count while shifting in zeros             |
| Shift 32-bit left by count while shifting in zeros             |
| Shift 64-bit left by count while shifting in zeros             |
| Shift 16-bit left by imm8 while shifting in zeros              |
| Shift 32-bit left by imm8 while shifting in zeros              |
| Shift 64-bit left by imm8 while shifting in zeros              |
| Shift 128-bit lanes left by imm8 bytes while shifting in zeros |
| Shift 32-bit left by the amount specified by the corresponding |
| Shift 32-bit left by the amount specified by the corresponding |
| Shift 64-bit left by the amount specified by the corresponding |
| Shift 64-bit left by the amount specified by the corresponding |
| Shift 16-bit right by count while shifting in sign bits        |
| Shift 32-bit right by count while shifting in sign bits        |
| Shift16-bit in a right by imm8 while shifting in sign bits     |
| Shift 32-bit in a right by imm8 while shifting in sign bits    |
| Shift 32-bit right by the amount specified by the correspond   |
| Shift 32-bit integers right by the amount specified by the co  |
| Shift 16-bit right by count while shifting in zeros            |
| Shift 32-bit right by count while shifting in zeros            |
| Shift 64-bit right by count while shifting in zeros            |
| Shift 16-bit right by imm8 while shifting in zeros             |
| Shift 32-bit right by imm8 while shifting in zeros             |
| Shift 64-bit right by imm8 while shifting in zeros             |
| Shift 18-bit lanes right by imm8 while shifting in zeros       |
| Shift 32-bit right by the amount specified by the correspond   |
| Shift 32-bit right by the amount specified by the correspond   |
| Shift 64-bit right by the amount specified by the correspond   |
| Shift 64-bit right by the amount specified by the correspond   |
|                                                                |

FIGURE 14 - shift with AVX2 and 256bits vectors

## 3.4 XOR OR AND

| INTRINSIC                                | note                                           |
|------------------------------------------|------------------------------------------------|
| m256i _mm256_xor_si256 (m256i a,m256i b) | Compute the bitwise XOR of 256 bits in a and b |
| m256i _mm256_or_si256 (m256i a,m256i b)  | Compute the bitwise OR of 256 bits in a and b  |
| m256i _mm256_and_si256 (m256i a,m256i b) | Compute the bitwise AND of 256 bits in a and b |

FIGURE 15 - XOR OR AND with AVX and 256bits vectors

# 3.5 Shuffle/table lookup

| INTRINSIC                                                   | note                                              |
|-------------------------------------------------------------|---------------------------------------------------|
| m256i _mm256_permute2f128_si256 (m256i a,m256i b, int imm8) | Shuffle 128-bits selected by imm8 from a and      |
| m256i _mm256_shuffle_epi32 (m256i a, const int imm8)        | Shuffle 32-bit in a within 128-bit lanes using t  |
| m256i _mm256_shuffle_epi8 (m256i a,m256i b)                 | Shuffle 8-bit a within 128-bit lanes according    |
| m256i _mm256_shufflehi_epi16 (m256i a, const int imm8)      | Shuffle 16-bit in the high 64 bits of 128-bit la: |
| m256i _mm256_shufflelo_epi16 (m256i a, const int imm8)      | Shuffle 16-bit in the low 64 bits of 128-bit lan  |

Figure 16 – Shuffle/table lookup with AVX and  $256 \mathrm{bits}$  vectors

# 3.6 byte interleaving

| INTRINSIC                                     | note                                                                   |
|-----------------------------------------------|------------------------------------------------------------------------|
| m256i _mm256_unpackhi_epi8 (m256i a,m256i b)  | Unpack and interleave 8-bit integers from the high half of ea          |
| m256i _mm256_unpackhi_epi16 (m256i a,m256i b) | Unpack and interleave 16-bit integers from the high half of $\epsilon$ |
| m256i _mm256_unpackhi_epi32 (m256i a,m256i b) | Unpack and interleave 32-bit integers from the high half of $\epsilon$ |
| m256i _mm256_unpackhi_epi64 (m256i a,m256i b) | Unpack and interleave 64-bit integers from the high half of $\epsilon$ |
| m256i _mm256_unpacklo_epi8 (m256i a,m256i b)  | Unpack and interleave 8-bit integers from the low half of each         |
| m256i _mm256_unpacklo_epi16 (m256i a,m256i b) | Unpack and interleave 16-bit integers from the low half of ea          |
| m256i _mm256_unpacklo_epi32 (m256i a,m256i b) | Unpack and interleave 32-bit integers from the low half of ea          |
| m256i _mm256_unpacklo_epi64 (m256i a,m256i b) | Unpack and interleave 64-bit integers from the low half of ea          |

FIGURE 17 – Byte interleaving with AVX2 and 256bits vectors