- 1) A four-bit binary number is represented as A3A2A1A0, where A3, A2, A1, and A0 represent the individual bits and A0 is equal to the LSB. Design a logic circuit using Verilog that will produce a HIGH output whenever the binary number is greater than 0010 and less than 1000.
  - The design takes 1 input A (4-bits) and output out (1-bit)



## Q2

- 2) (a) Draw with your pen on a piece of paper the output waveform F for the circuit of Figure below.
- (b) Repeat with the B input held LOW.
- (c) Repeat with B held HIGH.





Q3

3) Design the following circuit using Verilog and determine the input conditions needed to produce F = 1





4) Implement the following 1-bit ALU. If you are unfamiliar with the concept of an ALU, you can find more information by clicking <a href="here">here</a>. Use conditional operator for the multiplexers. For the 3-to-1 Mux, you can use the following format for the conditional operator.

assign <output\_signal> = <condition1> ? <value1> : <condition2> ? <value2> : <default\_value>);



| Port Name | Туре   | Size   | Description                                                   |
|-----------|--------|--------|---------------------------------------------------------------|
| Α         | Input  | 1 bit  | Input a                                                       |
| В         |        |        | Input b                                                       |
| Ainvert   |        |        | Select signal for the multiplexer to select a or a complement |
| Binvert   |        |        | Select signal for the multiplexer to select b or b complement |
| Carryln   |        |        | Carry in                                                      |
| Operation |        | 2 bits | Select signal for the multiplexer to drive the Result output  |
| CarryOut  | Output | 1 bit  | Carry out                                                     |
| Result    |        | 1 bit  | Output of the multiplexer                                     |

```
module ALU ( output reg result, carry out,
            input A, B, Ainvert, Binvert, carry in,
            input [1:0] operation);
     wire w0, w1;
      MUX2 1 e (w0, A, ~A, Ainvert);
     MUX2_1 f (w1, B, ~B, Binvert);
      always @(*) begin
       case (operation)
           2'b00: result = w0swl;
           2'b01: result = w0|w1;
           2'bl0: {carry_out, result} = w0+w1+carry_in;
           default: result = 0;
       endcase
      end
endmodule
```

