# Fundamentals of III-V Semiconductor MOSFETs

Serge Oktyabrsky • Peide D. Ye Editors

# Fundamentals of III-V Semiconductor MOSFETs



Editors
Serge Oktyabrsky
College of Nanoscale Science &
Engineering
University at Albany - SUNY, Albany
255 Fuller Road
Albany, NY 12203
USA
soktyabrsky@uamail.albany.edu

Peide D. Ye Birck Nanotechnology Center Purdue University 1205 W. State Street West Lafayette IN 47907-2057 BRK 2050 USA yep@purdue.edu

ISBN 978-1-4419-1546-7 e-ISBN 978-1-4419-1547-4 DOI 10.1007/978-1-4419-1547-4 Springer New York Dordrecht Heidelberg London

Library of Congress Control Number: 2010920631

#### © Springer Science+Business Media LLC 2010

All rights reserved. This work may not be translated or copied in whole or in part without the written permission of the publisher (Springer Science+Business Media, LLC, 233 Spring Street, New York, NY 10013, USA), except for brief excerpts in connection with reviews or scholarly analysis. Use in connection with any form of information storage and retrieval, electronic adaptation, computer software, or by similar or dissimilar methodology now known or hereafter developed is forbidden.

The use in this publication of trade names, trademarks, service marks, and similar terms, even if they are not identified as such, is not to be taken as an expression of opinion as to whether or not they are subject to proprietary rights.

Printed on acid-free paper

Springer is part of Springer Science+Business Media (www.springer.com)

### **Preface**

Is it true that III-V semiconductor materials are back in play for mainstream digital ICs? Or it is just another round of interest to other-than-silicon materials when Si CMOS technology is approaching just another "fundamental limit". There is no simple answer. Moreover, the answer depends not only on physics, materials and technologies, but on economics, demand from other industries, etc. Anyway, we would like the reader to answer these questions on his/her own. The book will help by presenting the fundamentals and current status of research on III-V compound semiconductor metal-oxide-semiconductor field-effect transistors (MOSFETs). We believe it is just the right time to summarize results and provide guidelines for the future efforts because of the following recent developments in digital electronics:

- After almost 50 years of research, it is finally clear that there are technologies
  to make better-than-silicon MOSFETs. Although the efforts were not sustained
  during this long time period with ups and downs, this area is now very active
  with yet growing interest of researches and engineers in electronic industry and
  academia. The number of papers published recently on III-V MOSFETs are way
  higher than at any given time in the past.
- Silicon oxide is out of play in mainstream Si CMOS. That means that the key
  materials advantage of silicon for CMOS circuits is gone. Introduction of high-k
  oxides into Si ICs makes the perspectives of III-V integration significantly more
  feasible.
- Further scaling of transistors relaxes some of the requirements to the gate stack, such as interface trap density, D<sub>it</sub>. In fact, due to increased oxide capacitance, the circuits can handle much higher levels of D<sub>it</sub> which previously considered as detrimental.
- Si IC companies, mainly INTEL and IBM and their consortia, have shown interest beyond just research.

Apparently, there are still a lot of challenges to be overcome before manufacturing becomes viable. According to Robert Chau, Director of transistor research and nanotechnology at INTEL Corporation, there are following four major challenges (CSIC 2005 Tech. Digest): (1) compatible high-quality gate dielectric; (2) scaling with acceptable  $I_{ON}/I_{OFF}$  ratio; (3) p-channel with a reasonable transport; and

vi Preface

(4) integration onto Si substrate. This book addresses research covering the first three of these challenges. We believe the integration with Si involves significantly different materials problems, than those covered in this book. In addition, there are a few good books and reviews on this topic (E. Towe (Ed.) Heterogeneous optoelectronics integration, SPIE Press, 2000; E. Fitzgerald, ECS Trans. 19, 345, 2009; F. Letertre, AIP Conf. Proc. 1068, 185, 2008).

The book begins with a concise historic review (Chap. 1) of challenges and breakthroughs that led to the evolution of today's III-V MOSFETs. Two chapters on device simulations (Chaps. 2, 3) present performance analysis of MOSFETs with different III-V channels with the focus on benefits, potential showstoppers, and novel promising device structures (Chap. 2); and device physics and technology issues for InGaAs HEMTs based on close comparison with recent experimental results (Chap. 3). The chapters on ab initio density function theory simulations include concise introduction into DFT (Chaps. 4, 5) and simulation results on oxide/III-V interfaces with a particular focus on amorphous oxides (Chap. 5), and on bulk and surface properties of HfO, and ZrO, high-k oxides and metal-oxide interfaces (Chap. 4). Chapter 6 reviews the interfacial chemistry of III-V's, with particular attention to native and deposited oxide gate dielectrics, and correlation with electrical properties of these interfaces. Chapter 7 proposes an empirical model to correlate the experimental work on III-V MOSFETs with the existing oxide/III-V interface models. It follows by six chapters (Chaps. 8-13) on high-k/III-V integration and device work on III-V MOSFETs. Chapter 8 begins with comparison of HEMT for logic applications to MOSFET technology with emphasis on current transport and interface passivation. Chapter 9 presents the new progress on InGaAs, Ge and GaN MOSFETs with MBE Ga<sub>2</sub>O<sub>2</sub>(Gd<sub>2</sub>O<sub>2</sub>) or ALD Al<sub>2</sub>O<sub>2</sub> as gate dielectrics. Chapter 9 discusses the critical process issues for self-aligned III-V MOSFET and presents the device work on self-aligned GaAs enhancement-mode MOSFETs using regrown source and drain regions. Detailed work on HfO<sub>2</sub> with silicon interface passivation on various III-V substrates are summarized in Chap. 11. The new progress on III-V p-channel MOSFETs, one of the grand challenges in III-V CMOS technology, is reviewed in Chap. 12. Chapter 13 describes materials growth, deposition and fabrication technology, device characteristics, reliability, and applications of insulated gate group III-nitride field effect transistors. The book is ended by the Chap. 14 as a III-V circuit chapter, where the complete technology-circuit assessment of III-V FETs and the co-design approach from the device/SPICE models, logic/memory circuit analysis and technology requirements are presented.

After over 40 years of success of  $\mathrm{Si/SiO}_2$  material system in digital circuits, high-k oxides became attractive for further CMOS scaling at the end of 1990s and instigated explosive research growth that resulted in its successful commercialization. We hope that the III-V research is currently at a similar stage as high-k's were in 1990s, and that the combined efforts in academia and industry will make the long-standing GaAs MOSFET dream a commercial technology.

We have benefited greatly from suggestions and discussions with Dmitri A. Antoniadis, Robert Chau, Jesus del Alamo, Eugene Fitzgerald, Max Fischetti. This book has become possible due to support of Focus Center Research Program and

Preface vii

Intel Corporation. We also appreciate the permission granted to us from the respective journals and authors to reproduce their original figures cited in this book. We are further indebted to Mr. Steven Elliot of Springer for sustained efforts to publish the book.

Albany and West Lafayette September, 2009 Serge Oktyabrsky and Peide D. Ye

## **Contents**

| 1 | Non   | -Silicon MOSFET Technology: A Long Time Coming          | 1        |
|---|-------|---------------------------------------------------------|----------|
|   | Jerry | y M. Woodall                                            |          |
|   | 1.1   | Introduction                                            | 1        |
|   | 1.2   | Brief and Non-Comprehensive History of the NSMOSFET     | 2        |
|   | 1.3   | Surface Fermi Level Pinning: The Bane of NSMOSFET       |          |
|   |       | Technology Development                                  | 3        |
|   | 1.4   | Concluding Remarks                                      | 6        |
|   | Refe  | erences                                                 | 6        |
| _ | _     |                                                         |          |
| 2 |       | perties and Trade-Offs of Compound Semiconductor        | _        |
|   | 1.10  | SFETs                                                   | 7        |
|   |       | s Krishnamohan, Donghyun Kim and Krishna C. Saraswat    |          |
|   | 2.1   | Introduction                                            |          |
|   | 2.2   | Simulation Framework                                    | 10       |
|   | 2.3   | Power-Performance Tradeoffs in Binary III-V Materials   |          |
|   |       | (GaAs, InAs, InP and InSb) vs. Si and Ge                | 15       |
|   | 2.4   | Power-Performance of Strained Ternary III-V             |          |
|   |       | Material (In <sub>x</sub> Ga <sub>1-x</sub> As)         | 19       |
|   | 2.5   | Strained III-V for p-MOSFETs                            | 22       |
|   | 2.6   | Novel Device Structure and Parasitics                   | 22<br>24 |
|   | 2.7   | Conclusion                                              | 27       |
|   | Refe  | erences                                                 | 27       |
| 3 | Dox   | ice Physics and Performance Potential of III-V          |          |
| J |       | d-Effect Transistors                                    | 31       |
|   |       | g Liu, Himadri S. Pal, Mark S. Lundstrom, Dae-Hyun Kim, | 51       |
|   |       | s A. del Alamo and Dimitri A. Antoniadis                |          |
|   | 3.1   |                                                         | 31       |
|   |       | Introduction                                            | _        |
|   | 3.2   | InGaAs HEMTs                                            | 32       |
|   | 3.3   | Discussion                                              | 36       |
|   | 3.4   | Conclusions                                             | 46       |
|   | Refe  | erences                                                 | 47       |

x Contents

| 4 |          | ory of HfO <sub>2</sub> -Based High-k Dielectric Gate Stacks       | 51  |
|---|----------|--------------------------------------------------------------------|-----|
|   | Alex     | kander A. Demkov, Xuhui Luo and Onise Sharia                       |     |
|   | 4.1      | Introduction                                                       | 51  |
|   | 4.2      | Theoretical Background                                             | 52  |
|   | 4.3      | Properties of Bulk Hafnia and Zirconia                             | 57  |
|   | 4.4      | Surfaces                                                           | 71  |
|   | 4.5      | Band Alignment at Hafnia Interfaces                                | 81  |
|   | 4.6      | Conclusions                                                        | 89  |
|   | Refe     | erences                                                            | 89  |
|   |          |                                                                    |     |
| 5 | Den      | sity Functional Theory Simulations of High-k Oxides                |     |
|   | on I     | II-V Semiconductors                                                | 93  |
|   |          | ueni A. Chagarov and Andrew C. Kummel                              |     |
|   | 5.1      | Introduction                                                       | 93  |
|   | 5.2      | Methodology of DFT Simulations of High-k Oxides                    |     |
|   |          | on Semiconductor Substrates                                        | 96  |
|   | 5.3      | DFT Simulations of High-k Oxides on Si/Ge Substrates               | 106 |
|   | 5.4      | Generation of Amorphous High-k Oxide Samples by Hybrid             |     |
|   | ·        | Classical-DFT Molecular Dynamics Computer Simulations              | 112 |
|   | 5.5      | The Current Progress in DFT Simulations of High-k Oxide/III-V      |     |
|   | 5.5      | Semiconductor Stacks                                               | 118 |
|   | 5.6      | Summary                                                            | 126 |
|   |          | erences                                                            | 126 |
|   | 1010     | orenees                                                            | 120 |
| _ | <b>.</b> |                                                                    |     |
| 6 |          | erfacial Chemistry of Oxides on III-V                              | 101 |
|   |          | npound Semiconductors                                              | 131 |
|   |          | ko Milojevic, Christopher L. Hinkle, Eric M. Vogel                 |     |
|   |          | Robert M. Wallace                                                  |     |
|   | 6.1      | Introduction                                                       | 131 |
|   | 6.2      | Surfaces of III-V MOSFET Semiconductor Candidates                  | 132 |
|   | 6.3      | Oxide Formation (Native and Thermal)                               | 138 |
|   | 6.4      | Oxide Deposition on III-V Substrates                               | 146 |
|   | 6.5      | Electrical Behavior of Oxides on III-V and Interfacial Chemistry . | 156 |
|   | 6.6      | Conclusions                                                        | 165 |
|   | Refe     | erences                                                            | 165 |
|   |          |                                                                    |     |
| 7 |          | mic-Layer Deposited High-k/III-V Metal-Oxide-Semiconductor         |     |
|   |          | ices and Correlated Empirical Model                                | 173 |
|   |          | e D. Ye, Yi Xuan, Yanqing Wu and Min Xu                            |     |
|   | 7.1      | Introduction                                                       | 173 |
|   | 7.2      | History and Current Status                                         | 174 |
|   | 7.3      | Empirical Model for III-V MOS Interfaces                           | 178 |
|   | 7.4      | Experiments on High-k/III-V MOSFETs                                | 181 |
|   | 7.5      | Conclusion                                                         | 188 |
|   | Refe     | erences                                                            | 189 |

Contents xi

| 8  |        | erials and Technologies for III-V MOSFETs                                                                    | 195   |
|----|--------|--------------------------------------------------------------------------------------------------------------|-------|
|    | _      | e Oktyabrsky, Yoshio Nishi, Sergei Koveshnikov, Wei-E Wang,                                                  |       |
|    | Niti ( | Goel and Wilman Tsai                                                                                         |       |
|    | 8.1    | Introduction                                                                                                 | 195   |
|    | 8.2    | III-V HEMTs for Digital Applications                                                                         | 196   |
|    | 8.3    | Challenges for III-V MOSFETs                                                                                 | 207   |
|    | 8.4    | Mobility in Buried Quantum Well Channel                                                                      | 208   |
|    | 8.5    | Interface Passivation Technologies                                                                           | 210   |
|    | 8.6    | Summary                                                                                                      | 237   |
|    |        | rences                                                                                                       | 238   |
| 9  | InGa   | As, Ge, and GaN Metal-Oxide-Semiconductor                                                                    |       |
|    | Devi   | ces with High-k Dielectrics for Science and Technology                                                       |       |
|    | Beyo   | ond Si CMOS                                                                                                  | 251   |
|    |        | long, J. Kwo, T. D. Lin, M. L. Huang, W. C. Lee and P. Chang                                                 |       |
|    | 9.1    | Introduction                                                                                                 | 251   |
|    | 9.2    | Material Growth, Device Fabrication, and Measurement                                                         | 253   |
|    | 9.3    | Devices                                                                                                      | 255   |
|    | 9.4    | Interfacial Chemical Properties                                                                              | 266   |
|    | 9.5    | Energy-Band Parameters                                                                                       | 268   |
|    | 9.6    | Thickness Scalability of Ga <sub>2</sub> O <sub>3</sub> (Gd <sub>2</sub> O <sub>3</sub> ) on InGaAs with Low | _00   |
|    | ,.0    | D <sub>ii</sub> , Low Leakage Currents, and High-Temperature                                                 |       |
|    |        | Thermodynamic Stability                                                                                      | 272   |
|    | 9.7    | Interface Trap Densities and Efficiency                                                                      | 212   |
|    | 7.1    | of Fermi-Level Movement                                                                                      | 274   |
|    | 9.8    | Conclusion                                                                                                   | 279   |
|    |        | rences                                                                                                       | 280   |
|    | Kerei  | tences                                                                                                       | 200   |
| 10 |        | 100 nm Gate III-V MOSFET for Digital Applications                                                            | 285   |
|    |        | (Norman) Cheng, Milton Feng, Donald Cheng and Chichih Liao                                                   | • • • |
|    | 10.1   | Introduction                                                                                                 | 285   |
|    | 10.2   | MOSFET Figures of Merit for Digital Applications                                                             | 286   |
|    | 10.3   | Selection of III-V Channel Materials                                                                         | 290   |
|    | 10.4   | Self-Aligned III-V MOSFET Structures                                                                         | 294   |
|    | 10.5   | Benchmark of III-V FET with Si CMOS                                                                          | 299   |
|    | 10.6   | Outlook and Conclusions                                                                                      | 302   |
|    | Refe   | rences                                                                                                       | 303   |
| 11 |        | trical and Material Characteristics of Hafnium Oxide with                                                    |       |
|    |        | on Interface Passivation on III-V Substrate for Future Scaled                                                | 207   |
|    |        | OS Technology                                                                                                | 307   |
|    |        | Ok and Jack C. Lee                                                                                           | 207   |
|    | 11.1   | Introduction                                                                                                 | 307   |
|    | 11.2   | MOSCAPs and MOSFETs on GaAs with Si, SiGe Interface                                                          | 200   |
|    | 11.2   | Passivation Layer (IPL)                                                                                      | 309   |
|    | 11.3   | MOSCAPs and MOSFETs on InGaAs with Si IPL                                                                    | 334   |

xii Contents

| 11.4                                                                   | MOSCAPs and Self-Aligned n-channel MOSFETs on InP                                                                                                                                                                                       |
|------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11.5                                                                   | Channel Materials with Si IPL                                                                                                                                                                                                           |
| 11.5                                                                   | Conclusions                                                                                                                                                                                                                             |
| Kelei                                                                  | ences                                                                                                                                                                                                                                   |
|                                                                        | e Channel Field-Effect Transistors                                                                                                                                                                                                      |
| _                                                                      | Oktyabrsky                                                                                                                                                                                                                              |
| 12.1                                                                   | Introduction                                                                                                                                                                                                                            |
| 12.2                                                                   | Low-Field Hole Mobility in Bulk Semiconductors                                                                                                                                                                                          |
| 12.3                                                                   | p-channel: Figures of Merit with Scaling of Channel Length                                                                                                                                                                              |
| 12.4                                                                   | Strained Quantum Wells                                                                                                                                                                                                                  |
| 12.5                                                                   | p-channel HFETs                                                                                                                                                                                                                         |
| 12.6                                                                   | p-type MOSFETs                                                                                                                                                                                                                          |
| 12.7                                                                   | Conclusions                                                                                                                                                                                                                             |
| Refe                                                                   | ences                                                                                                                                                                                                                                   |
| Incul                                                                  | ated Gate Nitride-Based Field Effect Transistors                                                                                                                                                                                        |
|                                                                        | nur, G. Simin, S. Rumyantsev, R. Jain and R. Gaska                                                                                                                                                                                      |
| 13.1                                                                   | Introduction                                                                                                                                                                                                                            |
| 13.2                                                                   | Materials Growth and Deposition Technologies                                                                                                                                                                                            |
| 13.3                                                                   | Transport Properties                                                                                                                                                                                                                    |
| 13.4                                                                   | Device Design and Fabrication                                                                                                                                                                                                           |
| 13.5                                                                   | Device Characteristics                                                                                                                                                                                                                  |
|                                                                        |                                                                                                                                                                                                                                         |
| 13.6                                                                   | Non-Ideal Effects and Reliability                                                                                                                                                                                                       |
| 13.6<br>13.7                                                           |                                                                                                                                                                                                                                         |
|                                                                        | Applications and Performance.  Future Trends: From Megawatts to Terahertz                                                                                                                                                               |
| 13.7<br>13.8                                                           | Applications and Performance                                                                                                                                                                                                            |
| 13.7<br>13.8<br>Refer                                                  | Applications and Performance                                                                                                                                                                                                            |
| 13.7<br>13.8<br>Refer                                                  | Applications and Performance.  Future Trends: From Megawatts to Terahertz  pences  nology/Circuit Co-Design for III-V FETs                                                                                                              |
| 13.7<br>13.8<br>Refer<br><b>Tech</b><br>Jayde                          | Applications and Performance.  Future Trends: From Megawatts to Terahertz.  ences  nology/Circuit Co-Design for III-V FETs  ep P. Kulkarni and Kaushik Roy                                                                              |
| 13.7<br>13.8<br>Refer                                                  | Applications and Performance.  Future Trends: From Megawatts to Terahertz ences  nology/Circuit Co-Design for III-V FETs ep P. Kulkarni and Kaushik Roy Introduction                                                                    |
| 13.7<br>13.8<br>Refer<br>Tech<br>Jayde<br>14.1<br>14.2                 | Applications and Performance.  Future Trends: From Megawatts to Terahertz ences  nology/Circuit Co-Design for III-V FETs ep P. Kulkarni and Kaushik Roy Introduction Device/SPICE Models                                                |
| 13.7<br>13.8<br>Refer<br><b>Tech</b><br>Jayde<br>14.1<br>14.2<br>14.3  | Applications and Performance.  Future Trends: From Megawatts to Terahertz ences  nology/Circuit Co-Design for III-V FETs ep P. Kulkarni and Kaushik Roy Introduction Device/SPICE Models Logic Circuit Analysis                         |
| 13.7<br>13.8<br>Refer<br>Tech<br>Jayde<br>14.1<br>14.2<br>14.3<br>14.4 | Applications and Performance.  Future Trends: From Megawatts to Terahertz ences  nology/Circuit Co-Design for III-V FETs ep P. Kulkarni and Kaushik Roy Introduction Device/SPICE Models Logic Circuit Analysis Memory Circuit Analysis |
| 13.7<br>13.8<br>Refer<br><b>Tech</b><br>Jayde<br>14.1<br>14.2<br>14.3  | Applications and Performance.  Future Trends: From Megawatts to Terahertz ences  nology/Circuit Co-Design for III-V FETs ep P. Kulkarni and Kaushik Roy Introduction Device/SPICE Models Logic Circuit Analysis                         |

### **Contributors**

**Jesús A. del Alamo** Department of Electrical Engineering and Computer Science, Massachusetts Institute of Technology, Cambridge, Massachusetts, USA.

**Dimitri A. Antoniadis** Department of Electrical Engineering and Computer Science, Massachusetts Institute of Technology, Cambridge, Massachusetts, USA.

**Evgueni A. Chagarov** Department of Chemistry and Biochemistry, University of California, San Diego, La Jolla, California, USA.

**P. Chang** Department of Materials Science and Engineering, National Tsing-Hua University, Hsinchu, Taiwan.

**Donald Cheng** Department of Electrical and Computer Engineering, University of Illinois at Urbana-Champaign, Urbana, Illinois, USA.

**K. Y. (Norman) Cheng** Department of Electrical and Computer Engineering, University of Illinois at Urbana-Champaign, Urbana, Illinois, USA.

**Alexander A. Demkov** Department of Physics, The University of Texas at Austin, Austin, Texas, USA.

**Milton Feng** Department of Electrical and Computer Engineering, University of Illinois at Urbana-Champaign, Urbana, Illinois, USA.

Remis Gaska Sensor Electronic Technology, Inc., Columbia, SC, USA.

Niti Goel International SEMATECH, Austin, Texas, USA.

**Christopher J. Hinkle** Department of Materials Science and Engineering, University of Texas at Dallas, Richardson, Texas, USA.

**Minghwei Hong** Department of Materials Science and Engineering, National Tsing-Hua University, Hsinchu, Taiwan.

**Mao-Lin Huang** Department of Materials Science and Engineering, National Tsing-Hua University, Hsinchu, Taiwan.

R. Jain Sensor Electronic Technology, Inc., Columbia, SC, USA.

xiv Contributors

**Dae-Hyun Kim** Microsystems Technology Laboratories, Massachusetts Institute of Technology, Cambridge, Massachusetts, USA.

**Donghyun Kim** Department of Electrical Engineering, Stanford University, Stanford, CA, USA.

**Sergei Koveshnikov** College of Nanoscale Science and Engineering, University at Albany—SUNY, Albany, New York, USA.

**Tejas Krishnamohan** Department of Electrical Engineering, Stanford University, Stanford, CA, USA.

Javdeep P. Kulkarni Intel Corporation, Hillsboro, OR, USA.

**Andrew C. Kummel** Department of Chemistry and Biochemistry, University of California, San Diego, La Jolla, California, USA.

**J. Raynien Kwo** Department of Physics, National Tsing-Hua University, Hsinchu, Taiwan.

**Jack C. Lee** Cockrell School of Engineering, The University of Texas at Austin, Ausin, Texas, USA.

**W. C. Lee** Department of Materials Science and Engineering, National Tsing-Hua University, Hsinchu, Taiwan.

**Chichih Liao** Department of Electrical and Computer Engineering, University of Illinois at Urbana-Champaign, Urbana, Illinois, USA.

**Tsung-da Lin** Department of Materials Science and Engineering, National Tsing-Hua University, Hsinchu, Taiwan.

**Yang Liu** Department of Electrical and Computer Engineering, Purdue University, West Lafavette, Indiana, USA.

**Mark S. Lundstrom** Department of Electrical and Computer Engineering, Purdue University, West Lafayette, Indiana, USA.

**Xuhui Luo** Department of Physics, The University of Texas at Austin, Austin, Texas, USA.

**Marko Milojevic** Department of Materials Science and Engineering, University of Texas at Dallas, Richardson, Texas, USA.

**Yoshio Nishi** Department of Electrical Engineering, Stanford University, Stanford, CA, USA.

**Injo Ok** Cockrell School of Engineering, The University of Texas at Austin, Austin, Texas, USA.

**Serge Oktyabrsky** College of Nanoscale Science and Engineering, University at Albany—SUNY, Albany, New York, USA.

Contributors xv

**Himadri S. Pal** Department of Electrical and Computer Engineering, Purdue University, West Lafayette, Indiana, USA.

**Kaushik Roy** School of Electrical and Computer Engineering, Purdue University, West Lafayette, IN, USA.

**Sergei Rumyantsev** ECSE Department and Broadband Center, Rensselaer Polytechnic Institute, Troy, New York, USA.

**Krishna C. Saraswat** Department of Electrical Engineering, Stanford University, Stanford, CA, USA.

**Onise Sharia** Department of Physics, The University of Texas at Austin, Austin, Texas, USA.

**Michael Shur** ECSE Department and Broadband Center, Rensselaer Polytechnic Institute, Troy, New York, USA.

**Grigory Simin** Department of Electrical Engineering, University of South Carolina, Columbia, SC, USA.

Wilman Tsai International SEMATECH, Austin, Texas, USA.

**Eric M. Vogel** Department of Materials Science and Engineering, University of Texas at Dallas, Richardson, Texas, USA.

**Robert M. Wallace** Department of Materials Science and Engineering, University of Texas at Dallas, Richardson, Texas, USA.

Wei-E Wang IMEC, Leuven, Belgium.

**Jerry M. Woodall** School of Electrical and Computer Engineering, Purdue University, West Lafayette, Indiana, USA.

**Yanqing Wu** School of Electrical and Computer Engineering, Purdue University, West Lafayette, Indiana, USA.

**Min Xu** School of Electrical and Computer Engineering, Purdue University, West Lafayette, Indiana, USA.

**Yi Xuan** School of Electrical and Computer Engineering, Purdue University, West Lafayette, Indiana, USA.

**Peide D. Ye** School of Electrical and Computer Engineering, Purdue University, West Lafayette, Indiana, USA.

### Chapter 1 Non-Silicon MOSFET Technology: A Long Time Coming

Jerry M. Woodall

**Abstract** A summary of the important materials science issues associated with the realization of viable III-V MOSFET technologies is presented. The key science breakthrough was the unambiguous identification of which components of the non-stoichiometric native oxides were responsible for surface Fermi level pinning (FLP). The components that cause FLP are the anion oxides and the elemental anion associated with a particular III-V compound semiconductor. For GaAs, these are As<sub>2</sub>O<sub>3</sub> and elemental As respectively. The physics of FLP is also applicable to Schottky barriers. Although many attempts were made to explain FLP, the most comprehensive theory is that the elemental anion acts to cause FLP via its Schottky barrier workfunction. During the past decade several technologies have succeeded in mitigating these chemical barriers and III-V MOSFET technology is now a component of the MOSFET menu.

#### 1.1 Introduction

The purpose of this chapter is to provide the reader with a brief, non-comprehensive overview of the history, scientific and technological barriers, pre-device solutions, and seminal research results that led to the evolution of today's non-silicon MOS-FET (NSMOSFET) technology.

If you are living on planet Earth, you must know that silicon MOSFET (SMOSFET) technology, with a 2008 worldwide chip sales of more that \$250 billion, is essentially the only semiconductor technology used by all electronics based industries. By contrast, the total 2008 sales of *all* compound semiconductor devices and chips are about \$20 billion, and most of this revenue was generated by heterojunction based photonic devices and chips. In contrast, none of the revenue was produced by NSMOSFETs sales (save some devices sold for testing and military applications).

School of Electrical and Computer Engineering, Purdue University, 465 Northwestern Ave., West Lafayette, IN 47907, USA

1

e-mail: woodall@purdue.edu

J. M. Woodall (⊠)

J. M. Woodall

Why is Si technology the dominant semiconductor technology? To answer this at the highest level, let me tell the reader the answer I give my undergraduate students during the first lecture of Purdue's core semiconductor course. Even though Si is an inferior electronic and photonic material compared to, for example, GaAs, Si is still king because Si is cheap and the rust on Si is electronically exquisite, whereas the rust on nearly all compound semiconductors of interest is either inferior or non-functional electronically. In other words, both price-performance advantages of SMOSFET technology and the lack of a viable NSMOSFET technology during the early R&D efforts have hampered its development. This chapter will discuss why the electronic and chemical properties of compound semiconductor rust were not suitable for the "O" material for NSMOSFETs.

Another question, possibly rhetorical, comes to mind at this point. Even if the application specific performance of NSMOSFET technology could be far superior to planned performance for SMOSFET technology, will it supplant Si technology? Is it too little or too late? This situation can be likened to the current global energy crisis. Let us equate Si technology with fossil fuel technology (ignoring carbon footprint issues). Both are the overwhelming dominant incumbents. Now let us equate alternative solar energy technology with NSMOSFET technology. The central question for both fossil fuel and Si technology is whether there is a business model for solar energy technology and NSMOSFET technology that will result in supplanting the current fossil fuel and Si incumbents. Or, will Si, for example, stay on a revised "Moore's Law" path? This question will be addressed in a later chapter in this book.

### 1.2 Brief and Non-Comprehensive History of the NSMOSFET

Any discussion of the history of any MOSFET technology, or of any other transistor technology, must begin with the Heil and Lilienfeld Patents [1, 2]. Examination of Heil's patent clearly indicates that a MOSFET was being described. Amusingly, Heil's 1934 patent date is 13 years before the commonly accepted birth date of the transistor. It is less amusing to note that neither Heil nor Lilienfeld were included in the Nobel Prize for the invention of the transistor.

The next seminal event, also not recognized by the Nobel Committee, was the first public report of the SMOSFET by Kang and Atalla [3]. This report was seminal in that the SMOSFET became the dominant material for commercial MOSFETs. Very rarely does the early work ever evolve into the dominant technology.

The 1960s and 1970s were a period of intense development and rapid progress of SMOSFET technology. Hundreds of worldwide workers in corporate and university laboratories contributed to this progress. However, except for isolated successes limited to laboratory scale III-V and II-VI compound thin film transistor (TFT) devices, attempts during this period to develop a NSMOSFET technology were essentially unsuccessful. An exception to this notable lack of progress in NSMOSFET development was the work of Brody and Kunig, who, in 1966, realized both