Course Title: Computer organization and architecture Credit: 3

Course No: CSIT.211 Number of period per week: 3+3

Nature of the Course: Theory + Tutorial Total hours: 45+45

Year: Second, Semester: Third

Level: B. Sc. CSIT

#### 1. Course Introduction

In this course the term architecture is taken to include instruction set architecture (the programmer's abstraction of a computer), organization or micro architecture (the internal implementation of a computer at the register and functional unit level), and system architecture (the organization of the computer at the cache, and bus level).

# 2. Objectives

At the end of this course the students should be able to:

- Understand computer representation of data
- Demonstrate algorithms used to perform different operations on the data
- Describe different operations in terms of Microoperations
- Describe architecture of basic computer
- Understand microprogrammed control unit
- Describe and memory and I/O organization of a typical computer system
- Understand benefits of pipelined and multiprocessor systems

### 3. Specific Objectives and Contents

| Specific Objectives                                                                                                                                                                                                                                | Contents                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| <ul> <li>Understand how numbers and text can be represented in digital form and their limitations.</li> <li>Understand concept of overflow and detection of overflow.</li> <li>Appreciate how errors can be detected using parity bits.</li> </ul> | <ul> <li>Unit I: Data Representation (4)</li> <li>1.1. Data Representation: Binary Representation, BCD, Alphanumeric Representation, Complements, Fixed Point representation, Representing Negative Numbers, Floating Point Representation, Arithmetic with Complements, Overflow, Detecting Overflow</li> <li>1.2. Other Binary Codes: Gray Code, self Complementing Code, Weighted Code, Excess-3 Code, EBCDIC</li> <li>1.3. Error Detection Codes: Parity Bit, Odd Parity, Even parity, Parity Generator &amp; Checker</li> </ul> |  |  |  |  |  |
| • Understand register transfer                                                                                                                                                                                                                     | Unit II: Register Transfer and Microoperations (6)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
| language                                                                                                                                                                                                                                           | 2.1. Overview: Microoperation, Register Transfer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
| • Describe arithmetic, logic and                                                                                                                                                                                                                   | Language, Register, Register Transfer, Control                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
| shift operations in terms of                                                                                                                                                                                                                       | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
| microperations.                                                                                                                                                                                                                                    | 2.2. Arithmetic Microoperations: Binary Adder, Binary                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |

| Build circuit diagrams of<br>arithmetic, logic and shift<br>operations.                                                                                                                                                                                                                                                            | Adder-Subtractor, Binary Incrementer, Arithmetic Circuit  2.3. Logic Microoperations, Hardware Implementation, Applications of Logic Microoperations.  2.4. Shift Microoperations: Logical Shift, Circular shift, Arithmetic Shift, Hardware Implementation of Shifter.                                                                                                                                                                                                                                                                                                                                             |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <ul> <li>Learn computer organization and architecture using hypothetical computer system.</li> <li>Describe Common bus system of basic computer.</li> <li>Interpret instruction set of basic computer</li> <li>Describe interrupt cycle of basic computer</li> <li>Understand overall execution cycle of basic computer</li> </ul> | <ul> <li>Unit III: Basic Computer Organization and Design (7)</li> <li>3.1. Instruction Code, Operation Code, Stored Program Concept</li> <li>3.2. Registers and memory of Basic Computer, Common Bus System for Basic Computer.</li> <li>3.3. Instruction Format, Instruction Set Completeness, Control Unit of Basic Computer, Control Timing Signals</li> <li>3.4. Instruction Cycle of Basic computer, Determining Type of Instruction, Memory Reference Instructions, Input-Output Instructions, Program Interrupt &amp; Interrupt Cycle.</li> <li>3.5. Description and Flowchart of Basic Computer</li> </ul> |
| <ul> <li>Understand microprogram and microprogrammed control unit</li> <li>Describe microprogram sequencer</li> <li>Design microprogrammed control unit</li> </ul>                                                                                                                                                                 | <ul> <li>Unit IV: Microprogrammed Control(4)</li> <li>4.1. Control Word, Microprogram, Control Memory, Control Address Register, Sequencer</li> <li>4.2. Address Sequencing, Conditional Branch, Mapping of Instructions, Subroutines, Microinstruction Format, Symbolic Microinstructions</li> <li>4.3. Design of Control Unit</li> </ul>                                                                                                                                                                                                                                                                          |
| <ul> <li>Understand different CPU organizations</li> <li>Describe types of instructions on the basic of number of operands</li> <li>Interpret operand using addressing modes.</li> <li>Compare and Contrast RISC and CISC computer architectures</li> </ul>                                                                        | <ul> <li>Unit V: Central Processing Unit (4)</li> <li>5.1. Major Components of CPU, CPU Organization (Single Accumulator Organization, General Register Organization, Stack Organization)</li> <li>5.2. Instruction Formats, Addressing Modes, Data Transfer and manipulation, Program Control, Subroutine Call and Return, Types of Interrupt</li> <li>5.3. RISC vs CISC, Pros and Cons of RISC and CISC Overlapped Register Windows</li> </ul>                                                                                                                                                                    |
| <ul> <li>Differentiate parallel processing from pipelining</li> <li>Understand pipelining and speedup gain due to pipelining</li> <li>Use pipelining with arithmetic operation</li> <li>Describe problems in pipelining and list their possible solutions</li> <li>Give basic idea behind vector processing</li> </ul>             | <ul> <li>Unit VI: Pipelining (5)</li> <li>6.1. Parallel Processing, Multiple Functional Units, Flynn's Classification</li> <li>6.2. Pipelining: Concept and Demonstration with Example, Speedup Equation, Floating Point addition and Subtraction with Pipelining</li> <li>6.3. Instruction Level Pipelining: Instruction Cycle, Three &amp; Four-Segment Instruction Pipeline, Pipeline Conflicts and Solutions</li> <li>6.4. Vector Processing, Applications, Vector Operations, Matrix Multiplication</li> </ul>                                                                                                 |

- Describe addition, subtraction, multiplication and division algorithm for signed magnitude data
- Demonstrate addition, subtraction and multiplication algorithm for signed 2's complement data
- Understand hardware implementation of all described algorithms
- Understand interface between I/O devices and CPU.
- Compare strobe and handshaking mechanism of data transfer
- Describe modes of data transfer along with their pros and cons
- Explain methods of handling prioritized interrupts
- Differentiate DMA from inputoutput processors
- Understand why a memory hierarchy is necessary to reduce the effective memory latency.
- Appreciate that most data on the memory bus is cache refill traffic
- Describe techniques of mapping data stored in RAM to the data in cache memory
- Understand how performance can be increased by incorporating multiple processors on a single chip.
- Appreciate the need for cache coherency in multiprocessor systems

# **Unit VII: Computer Arithmetic (4)**

- 7.1. Addition and Subtraction with Signed Magnitude Data (Hardware Implementation and Algorithm), Addition and Subtraction with Signed 2's Complement Data
- 7.2. Multiplication of Signed Magnitude Data (Hardware Implementation and Algorithm), Booth Multiplication (Hardware Implementation and Algorithm)
- 7.3. Division of Signed magnitude Data (Hardware Implementation and Algorithm), Divide Overflow

# **Unit VIII: Input Output Organization (4)**

- 8.1. Input-Output Interface: I/O Bus and Interface Modules, I/O vs Memory Bus, Isolated vs Memory-Mapped I/O
- 8.2. Asynchronous Data Transfer: Strobe, Handshaking (Source and Destination Initiated)
- 8.3. Modes Of Transfer: Programmed I/O, Interrupt-Initiated I/O, Direct memory Access
- 8.4. Priority Interrupt: Polling, Daisy-Chaining, Parallel Priority Interrupt
- 8.5. Direct Memory Access, Input-Output Processor, DMA vs IOP

# **Unit IX: Memory Organization (4)**

- 9.1 Memory Hierarchy, Main Memory, RAM and ROM Chips, Memory address Map, Memory Connection to CPU, Auxiliary Memory (magnetic Disk, Magnetic Tape)
- 9.1 Associative Memory: Hardware Organization, Match Logic, Read Operation, Write Operation
- 9.1 Cache Memory: Locality of Reference, Hit & Miss Ratio, Mapping (Direct, Associative, Set Associative), Write Policies(Write-Back, Write-Through)

# **Unit X: Multiprocessors (3)**

- 10.1 Overview, Loosely Coupled & Tightly Coupled multiprocessors, Interconnection Structures
- 10.1 Interprocessor Arbitration (Serial , Parallel and Dynamic), Interprocessor Communications and Synchronization
- **10.1** Cache Coherence, Solution to cache Coherence Problem

# **Evaluation System**

| Undergraduate Programs |                        |                                                                            |                                                                                                         |                                                                                                                      |                                                                                                                                                            |                                                                                                                                                                                          |  |  |
|------------------------|------------------------|----------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Marks                  | Internal<br>Evaluation | Weight age                                                                 | Marks                                                                                                   | Viva-voce                                                                                                            | Weight age                                                                                                                                                 | Mark                                                                                                                                                                                     |  |  |
|                        | Assignments            | 20%                                                                        |                                                                                                         | Report and<br>Presentation on<br>any topic                                                                           | 50%                                                                                                                                                        |                                                                                                                                                                                          |  |  |
| 60                     | Quizzes                | 10%                                                                        | 20                                                                                                      | Presentation                                                                                                         | 25%                                                                                                                                                        | 20                                                                                                                                                                                       |  |  |
|                        | Attendance             | 20%                                                                        |                                                                                                         | Viva                                                                                                                 | 25%                                                                                                                                                        | 1                                                                                                                                                                                        |  |  |
|                        | Internal<br>Exams      | 50%                                                                        | 1                                                                                                       |                                                                                                                      |                                                                                                                                                            |                                                                                                                                                                                          |  |  |
| 60                     | Total Internal         | 100%                                                                       | 20                                                                                                      |                                                                                                                      | 100%                                                                                                                                                       | 20                                                                                                                                                                                       |  |  |
|                        | 60                     | Marks Internal Evaluation  Assignments  Quizzes  Attendance Internal Exams | Marks Internal Evaluation Weight age  Assignments 20%  Quizzes 10%  Attendance 20%  Internal 50%  Exams | Marks Internal Evaluation Weight age  Assignments 20%  Quizzes 10%  Attendance 20%  Internal Exams  Solution 100 200 | MarksInternal EvaluationWeight ageMarksViva-voceAssignments20%Report and Presentation on any topicQuizzes10%PresentationAttendance20%VivaInternal Exams50% | MarksInternal EvaluationWeight ageMarksViva-voce ageWeight ageAssignments20%Report and Presentation on any topic50%Quizzes10%Presentation25%Attendance20%Viva25%Internal Exams50%Viva25% |  |  |

#### **External evaluation:**

#### 1. End semester examination:

It is a written examination at the end of the semester. The questions will be asked covering all the units of the course. The question model, full marks, time and others will be as per the following grid.

### 2. External Evaluation (Viva):

After completing the end semester theoretical examination, viva examination will be held. External examiner will evaluate report/presentation & take viva exam and will do above mentioned evaluation. Students should make a small report by relating any of the studied topics in the subject to some application areas/examples. Reports can be made in groups. There will be an internal examiner to assist the external examiner. In this examination Students must demonstrate the knowledge of the subject matter.

Full Marks: 100, Pass Marks: 45, Time: 3 Hrs

| Nature of question                                           | Total<br>questions to<br>be asked | Total questions to be answered | Total marks        | Weightage |
|--------------------------------------------------------------|-----------------------------------|--------------------------------|--------------------|-----------|
| Group A:<br>multiple choice*                                 | 20                                | 20                             | $20 \times 1 = 20$ | 60%       |
| Group B:<br>Short answer type questions                      | 8                                 | 6                              | 6×8 = 48           | 60%       |
| Group C: Long answer type question/long menu driven programs | 3                                 | 2                              | 2×16 =32           | 60%       |
|                                                              |                                   |                                | 100                | 100%      |

Each student must secure at least 50% marks in internal evaluation in order to appear in the end semester examination. Failed student will not be eligible to appear in the end semester examinations.

#### **Internal evaluation**

**Assignment:** Each student must submit the assignment individually. The stipulated time for submission of the assignment will be seriously taken.

**Quizzes:** Unannounced and announced quizzes/tests will be taken by the respective subject teachers. Such quizzes/tests will be conducted twice per semester. The students will be evaluated accordingly.

**Attendance in class:** Students should regularly attend and participate in class discussion. Eighty percent class attendance is mandatory for the students to enable them to appear in the end semester examination. Below 80% attendance in the class will signify NOT QUALIFIED (NQ) to attend the end semester examination.

**Presentation:** Students will be divided into groups and each group will be provided with a topic for presentation. It will be evaluated individually as well as group-wise. Individual students have to make presentations on the given topics.

**Mid-term examination:** It is a written examination and the questions will be asked covering all the topics in the session of the course.

**Discussion and participation**: Students will be evaluated on the basis of their active participation in the classroom discussions.

**Instructional Techniques:** All topics are discussed with emphasis on real-world application. List of instructional techniques is as follows:

- Lecture and Discussion
- Group work and Individual work
- Assignments
- Presentation by Students
- Ouizzes
- Guest Lecture

Students are advised to attend all the classes and complete all the assignments within the specified time period. If a student does not attend the class(es), it is his/her sole responsibility to cover the topic(s) taught during that period. If a student fails to attend a formal exam/quiz/test, there won't be any provision for re-exam.

#### **Prescribed Text**

• M. Morris Mano, "Computer System Architecture", Prentice-Hall of India, Pvt. Ltd., Third edition, 2007

# References

- *William Stallings*, "Computer Organization and Architecture", Prentice-Hall of India, Pvt. Ltd., Seventh edition, 2005.
- Vincent P. Heuring and Harry F. Jordan, "Computer System Design and Architecture", Prentice-Hall of India, Pvt. Ltd., Second edition, 2003.