

# AXIS FIFO (Beta Release)

Version 1.0



#### Copyright

Copyright © 2021 Rapid Silicon. All rights reserved. This document may not, in whole or part, be reproduced, modified, distributed, or publicly displayed without prior written consent from Rapid Silicon ("Rapid Silicon").

#### **Trademarks**

All Rapid Silicon trademarks are as listed at www.rapidsilicon.com. Synopsys and Synplify Pro are trademarks of Synopsys, Inc. Aldec and Active-HDL are trademarks of Aldec, Inc. Modelsim and Questa are trademarks or registered trademarks of Siemens Industry Software Inc. or its subsidiaries in the United States or other countries. All other trademarks are the property of their respective owners.

#### **Disclaimers**

NO WARRANTIES: THE INFORMATION PROVIDED IN THIS DOCUMENT IS "AS IS" WITHOUT ANY EXPRESS OR IMPLIED WARRANTY OF ANY KIND INCLUDING WARRANTIES OF ACCURACY, COMPLETENESS, MERCHANTABILITY, NONINFRINGEMENT OF INTELLECTUAL PROPERTY, OR FITNESS FOR ANY PARTICULAR PURPOSE. IN NO EVENT WILL RAPID SILICON OR ITS SUPPLIERS BE LIABLE FOR ANY DAMAGES WHATSOEVER (WHETHER DIRECT, INDIRECT, SPECIAL, INCIDENTAL, OR CONSEQUENTIAL, INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OF OR INABILITY TO USE THE INFORMATION PROVIDED IN THIS DOCUMENT, EVEN IF RAPID SILICON HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. BECAUSE SOME JURISDICTIONS PROHIBIT THE EXCLUSION OR LIMITATION OF CERTAIN LIABILITY, SOME OF THE ABOVE LIMITATIONS MAY NOT APPLY TO YOU.

Rapid Silicon may make changes to these materials, specifications, or information, or to the products described herein, at any time without notice. Rapid Silicon makes no commitment to update this documentation. Rapid Silicon reserves the right to discontinue any product or service without notice and assumes no obligation to correct any errors contained herein or to advise any user of this document of any correction if such be made. Rapid Silicon recommends its customers obtain the latest version of the relevant information to establish that the information being relied upon is current and before ordering any products.



# **Contents**

| IP Summary                      | 3  |
|---------------------------------|----|
| Introduction                    | 3  |
| Features                        | 3  |
| Overview                        | 4  |
| AXIS FIFO                       | 4  |
| Standards                       |    |
| IP Support Details              |    |
| Parameters                      |    |
| Port List                       |    |
| Resource Utilization            |    |
| Design Flow                     | 8  |
| IP Customization and Generation |    |
| Parameters Customization        | 9  |
| Synthesis and PR                |    |
| Test Bench                      | 10 |
| Release                         | 11 |
| Release History                 | 11 |



# **IP Summary**

#### Introduction

An AXI Stream FIFO is a commonly used module in digital design that acts as a data mover between two AXI Stream interfaces. It provides a buffer to store a stream of data items coming from the input interface, and allows them to be read out in the same order from the output interface. The FIFO also have various options and configurations to control its behavior, such as the depth of the buffer, the type of synchronization mechanism used, and the way overflow or underflow situations are handled.

The AXI Stream interface is a widely used standard for streaming data in digital systems, particularly in the context of FPGA and ASIC designs. It consists of two unidirectional channels, a data channel and a control channel, both of which have a fixed format and timing. The data channel carries a continuous stream of data items, each of which can have a fixed or variable width, and the control channel includes a few signals that indicate the start and end of a transfer, as well as any error or flow control conditions.

#### **Features**

- The FIFO supports data transfer widths of 8, 16, 32, or 64 bits.
- The FIFO can be configured with a depth of up to 2<sup>16</sup> words.
- The FIFO includes a programmable flag that indicates when the FIFO is empty or full.
- The FIFO includes a programmable flag that indicates when an error condition has occurred, such as a data overrun or underrun.
- The FIFO supports AXI4-Stream interfaces.



# **Overview**

#### **AXIS FIFO**

An AXI streaming FIFO is an IP that allows for the transfer of large, continuous data streams between two components of a larger digital system that uses the AXI streaming protocol. The AXI streaming FIFO is designed specifically for data streams that consist of a large number of continuous data elements, such as video or audio signals, which are transferred in a continuous, sequential manner. This IP provides a buffering mechanism that ensures the reliable transfer of data between the write-side and read-side interfaces. An AXI streaming FIFO can be used in a wide range of digital systems, including multimedia systems, network switches, and digital signal processing (DSP) systems, where efficient and reliable data transfer is essential for proper system operation. A block diagram for the AXIS FIFO IP is shown in Figure 1.

The module has several status signals to indicate the state of the FIFO. The status\_overflow signal is used to indicate when the FIFO has overflowed. The status\_bad\_frame signal is used to indicate when a frame marked as bad has been detected. The status\_good\_frame signal is used to indicate when a good frame has been detected. The status\_full signal is used to indicate when the FIFO is full. The status\_empty signal is used to indicate when the FIFO is empty.



Figure 1: AXIS FIFO Block Diagram



## **Standards**

The AXI4-Lite interface is compliant with the AMBA® AXI Protocol Specification.

## **IP Support Details**

The Table 1 gives the support details for AXIS FIFO.

| Compliance |        |           | IP Resources |                 |           |                  |                 | Tool Flow               |                |           |
|------------|--------|-----------|--------------|-----------------|-----------|------------------|-----------------|-------------------------|----------------|-----------|
|            | Device | Interface | Source Files | Constraint File | Testbench | Simulation Model | Software Driver | Analyze and Elaboration | Simulation     | Synthesis |
|            | GEMINI | AXIS      | Verilog      | -               | Python    | CocoTb           | -               | Raptor(Verific)         | Raptor(Icarus) | Raptor    |

Table 1: IP Details

#### **Parameters**

Table 2 lists the parameters of the AXIS FIFO.

| Parameter               | Values       | Default<br>Value | Description                                                                                                          |
|-------------------------|--------------|------------------|----------------------------------------------------------------------------------------------------------------------|
| DEPTH                   | 16,32,,32768 | 4096             | FIFO DEPTH                                                                                                           |
| DATA WIDTH              | 8-4096       | 8                | Width of AXI stream interfaces in bits                                                                               |
| LAST ENABLE             | 0/1          | 1                | Propagate tlast signal                                                                                               |
| ID ENABLE               | 0/1          | 1                | Propagate tid signal                                                                                                 |
| ID WIDTH                | 1-32         | 8                | tid signal width                                                                                                     |
| DEST ENABLE             | 0/1          | 1                | Propagate tdest signal                                                                                               |
| DEST WIDTH              | 1 - 32       | 8                | tdest signal width                                                                                                   |
| USER ENABLE             | 0/1          | 1                | Propagate tuser signal                                                                                               |
| PIPELINE<br>OUTPUT      | 0-32         | 2                | number of output pipeline registers                                                                                  |
| FRAME FIFO              | 0/1          | 0                | Frame FIFO mode - operate on frames instead of cycles, when set, m_axis_tvalid will not be deasserted within a frame |
| USER BAD<br>FRAME VALUE | 0/1          | 1                | tuser value for bad frame marker                                                                                     |
| USER BAD<br>FRAME MASK  | 0/1          | 1                | tuser mask for bad frame marker                                                                                      |
| DROP BAD<br>FRAME       | 0/1          | 0                | Drop frames marked bad                                                                                               |
| DROP WHEN<br>FULL       | 0/1          | 0                | Drop incoming frames when full                                                                                       |

Table 2: Parameters



# **Port List**

Table 3 lists the top interface ports of the AXIS FIFO.

| Signal Name          | I/O | Description                                   |  |  |  |
|----------------------|-----|-----------------------------------------------|--|--|--|
| AXI Clock and Reset  |     |                                               |  |  |  |
| clk                  | I   | AXI4-Stream Clock                             |  |  |  |
| rst I                |     | AXI4-Stream RESET                             |  |  |  |
| AXI Slave Interface  |     |                                               |  |  |  |
| s_axis_tdata         | I   | AXI4-Stream data                              |  |  |  |
| s_axis_tkeep         | I   | AXI4-Stream keep data qualifier               |  |  |  |
| s_axis_tvalid        | I   | AXI4-Stream valid transfer                    |  |  |  |
| s_axis_tready        | 0   | AXI4-Stream transfer ready                    |  |  |  |
| s_axis_tlast         | I   | AXI4-Stream boundary of transfer packet       |  |  |  |
| s_axis_tid           | I   | AXI4-Stream data stream identifier            |  |  |  |
| s_axis_tdest         | I   | AXI4-Stream data routing information          |  |  |  |
| s_axis_tuser         | I   | AXI4-Stream user defined sideband information |  |  |  |
| AXI Master Interface |     |                                               |  |  |  |
| m_axis_tdata         | 0   | AXI4-Stream data                              |  |  |  |
| m_axis_tkeep         | 0   | AXI4-Stream keep data qualifier               |  |  |  |
| m_axis_tvalid        | 0   | AXI4-Stream valid transfer                    |  |  |  |
| m_axis_tready        | I   | AXI4-Stream transfer ready                    |  |  |  |
| m_axis_tlast         | 0   | AXI4-Stream boundary of transfer packet       |  |  |  |
| m_axis_tid           | 0   | AXI4-Stream data stream identifier            |  |  |  |
| m_axis_tdest         | 0   | AXI4-Stream data routing information          |  |  |  |
| Status Signals       |     |                                               |  |  |  |
| status_overflow      | 0   | AXI4-Stream user defined sideband information |  |  |  |
| status_bad_frame     | 0   | AXI4-Stream user defined sideband information |  |  |  |
| status_good_frame    | 0   | AXI4-Stream user defined sideband information |  |  |  |
| status_full          | 0   | AXI4-Stream user defined sideband information |  |  |  |
| status_empty         | 0   | AXI4-Stream user defined sideband information |  |  |  |

Table 3: AXIS FIFO Interface



#### **Resource Utilization**

The parameters for computing the maximum and minimum resource utilization are given in Table 4, remaining parameters have been kept at their default values.

| Tool              | Raptor Design Suite |               |                   |            |  |
|-------------------|---------------------|---------------|-------------------|------------|--|
| FPGA Device       | GEMINI              |               |                   |            |  |
| Co                | onfiguration        |               | Resource Utilized |            |  |
|                   | Options             | Configuration | Resources         | Utilized   |  |
|                   | DEPTH               | 8             | LUTs              | 175<br>204 |  |
| Minimum Resource  | DATA WIDTH          | 8             |                   |            |  |
| Millimum Resource | ID WIDTH            | 1             | Registers         |            |  |
|                   | DEST WIDTH          | 0             |                   |            |  |
|                   | USER WIDTH          | 1             | BRAM              | 1          |  |
|                   | Options             | Configuration | Resources         | Utilized   |  |
|                   | DEPTH               | 32768         | LUTs              | 103778     |  |
|                   | DATA WIDTH          | 4096          |                   |            |  |
|                   | CID WIDTH           | 32            | Registers         | 310644     |  |
| Maximum Resource  | DEST WIDTH          | 32            |                   |            |  |
|                   | USER WIDTH          | 32            | BRAM              | 132        |  |

Table 4: Resource Utilization



# **Design Flow**

#### **IP Customization and Generation**

AXIS FIFO IP core is a part of the Raptor Design Suite Software. A customized AXIS FIFO can be generated from the Raptor's IP configurator window as shown in Figure 2.

```
IPs
Available IPs
   axis fifo v1 0
   axil quadspi v1 0
   axi async fifo v1 0
   i2c slave v1 0
   on chip memory v1 0
   axis broadcast v1 0
   axis width converter v1 0
   axi ram v1 0
   axis uart v1 0
   axi dma v1 0
   i2c master v1 0
   axis switch v1 0
   axil interconnect v1 0
   axi register v1 0
   axil gpio v1 0
   axi interconnect v1 0
   axi dpram v1 0
   axi crossbar v2 0
   axi crossbar v1 0
   axis ram switch v1 0
   axi cdma v1 0
```

Figure 2: IP list



#### **Parameters Customization**

From the IP configuration window, the parameters of AXIS FIFO can be configured and IP features can be enabled for generating a customized AXIS FIFO IP core that suits the user application requirement as shown in Figure 3. After IP Customization, all the source files are made available to the user with a top wrapper that instantiates a parameterized instance of the AXIS FIFO.



Figure 3: IP Configuration

### **Synthesis and PR**

Raptor Suite is armed with tools for Synthesis along with Post and Route capabilities and the generated post-synthesis and post-route and place net-lists can be viewed and analyzed from within the Raptor. The generated bit-stream can then be uploaded on an FPGA device to be utilized in hardware applications.



# **Test Bench**

The AXIS FIFO simulation is based on CocoTb. It has a complete environment that extensively tests AXIS FIFO as a DUT. It has 25 tests in total, 12 write tests, 12 read tests and a stress test. The simulation can be run from Raptor IP Catalog. User can interact with the wavefrom from within Raptor



# Release

# **Release History**

| Date          |    | Version | Revisions                                     |
|---------------|----|---------|-----------------------------------------------|
| May 8<br>2023 | 8, | 1.0     | Initial version AXIS FIFO User Guide Document |