# Project #1

(Report due at instructor's office or in class by end of lecture on Thursday, October 17<sup>th</sup>, 2013)

**Project description**: Cache design choices (i.e. # of levels, size, associativity, replacement policy etc.) affect the performance of a microprocessor. In this project, you are asked to fine-tune the cache hierarchy of an Alpha microprocessor for 4 individual benchmarks. The cache design parameters you can modify are:

- Cache levels: One or two levels, for data and instruction caches.
- **Unified caches**: Selection of separate vs. unified instruction/data caches. For example, you can have separate L1 caches and a unified L2 cache.
- **Size**: Cache size, one of the most important choices.
- **Associativity**: Selection of cache associativity (e.g. direct mapped, 2-way set associative, etc.).
- **Block size**: Block size of the cache, usually 64 or 32 bytes.
- Block replacement policy: Selection between FIFO, LRU and Random.

While larger caches generally mean better performance, they also come at a greater cost. Thus, sensible design choices and trade-offs are required. To this end, in this project you will also be asked to define a cost function and to use it in order to identify the optimal configuration.

# **Part 1: Preparation**

### **Step 0: Find a teammate**

Projects will be carried out in teams of two. You are asked to identify your teammate and send an email to the TA (tianyu.chen@utdallas.edu) with the names and UTD netIDs of the team members by Sep. 24th. If you cannot find a teammate, email the TA before the above date and one will be assigned to you. There are 68 students in the class, so we should end up with 34 teams.

# Step 1: Prepare your account

A virtual server has been set up for the purpose of carrying out the projects of this class. The server name, accessible from on-campus machines or via UTD VPN from off-campus machines, is cs6304-32. To access it, use your UTD netid and password via ssh as follows:

ssh xxx000000@cs6304-32 (where xxx000000 is your netid)

#### Step 2: Simplescalar setup

Simplescalar is a functional simulator which we will use in this project. It supports various ISAs and comes in different flavors, according to simulation needs. Since we focus on caches on this project, we will use sim-cache. More information can be found on <a href="https://www.simplescalar.com">www.simplescalar.com</a>.

1. Download Simplescalar 3.0 (www.simplescalar.com)

2 Project #1

- 2. Extract it: tar xvzf simplesim-3v0e.tgz
- 3. Install Simplescalar:

```
a. cd simplesim-3.0b. make
```

4. Run a sample benchmark and verify it works:

```
./sim-cache tests-alpha/bin/test-math
Your output should include the following line, verifying that everything works:
"-1e-17 == -1e-17 Worked!"
```

## Step 3: Benchmarks setup

- 1. Download benchmarks (distributed by Prof. Todd Austin at University of Michigan): <a href="http://www.eecs.umich.edu/~taustin/eecs573">http://www.eecs.umich.edu/~taustin/eecs573</a> public/instruct-progs.tar.gz
- 2. Extract them in the simplesim-3.0 directory (or anywhere, just be careful with the paths)
- 3. Test all benchmarks (information can be found in the benchmarks/README file). For example, the following commands test the GCC benchmark:

```
./sim-cache benchmarks/cc1.alpha -0 ./benchmarks/1stmt.i
diff benchmarks/1stmt.s benchmarks/1stmt.s.ref
```

Diff should return nothing, meaning that everything worked fine.

Note: Benchmark "compress95" does not run on the server. Please use the other ones.

#### Part 2: Find CPI

In this part, we will calculate the CPI for the four individual benchmarks. Our baseline configuration will be the Alpha 21264 EV6 configuration:

- Cache levels: Two levels.
- **Unified caches**: Separate L1 data and instruction cache, unified L2 cache.
- Size: 64K Separate L1 data and instruction caches, 1MB unified L2 cache.
- **Associativity**: Two-way set-associative L1 caches, Direct-mapped L2 cache.
- Block size: 64 bytes.
- Block replacement policy: FIFO.

In order to simulate the EV6 configuration, the appropriate parameters need to be supplied to simplescalar. Specifically:

Project #1 3

The cache config parameter <config> has the following format:

```
<name>:<nsets>:<bsize>:<assoc>:<repl>
  <name> - name of the cache being defined
  <nsets> - number of sets in the cache
  <bsize> - block size of the cache
   <assoc> - associativity of the cache
  <repl> - block replacement strategy, 'l'-LRU, 'f'-FIFO, 'r'-random
Examples: -cache:dl1 dl1:4096:32:1:1
```

Cache levels can be unified by pointing a level of the instruction cache hierarchy to the data cache hierarchy using the "dl1" and "dl2" cache configuration arguments. Most sensible combinations are supported, e.g.,

```
A unified L2 cache (il2 is pointed to dl2):
```

```
-cache:il1 il1:128:64:1:1 -cache:il2 dl2
-cache:dl1 dl1:256:32:1:1 -cache:dl2 ul2:1024:64:2:1

Or, a fully unified cache hierarchy (il1 pointed to dl1):
-cache:il1 dl1
-cache:dl1 ul1:256:32:1:1 -cache:dl2 ul2:1024:64:2:1
```

<u>Note:</u> Configurations that do not make much sense are not supported. For example, it is not possible to run sim-cache with L1 cache unified and L2 separate. Indeed, when L1 is unified, L2 needs to be unified. But the following configurations are supported:

```
L1 separate L2 separate
L1 separate L2 unified
L1 unified L2 unified
```

However, there is parsing bug in simplescalar when both caches are unified. So, instead of:

```
-cache:il1 dl1 -cache:dl1 ul1:256:32:1:l -cache:dl2 ul2:1024:64:2:l
```

you need to use

```
-cache:il1 dl1 -cache:dl1 ul1:256:32:1:l -cache:dl2 ul2:1024:64:2:l -cache:il2 none
```

In order to execute the GCC benchmark using the EV6 configuration, we need to run the following command:

4 Project #1

```
./sim-cache -cache:dl1 dl1:512:64:2:f -cache:il1 il1:512:64:2:f -cache:il2 dl2 -cache:dl2 dl2:16384:64:1:f -tlb:itlb none -tlb:dtlb none ./benchmarks/cc1.alpha -0 ./benchmarks/lstmt.i
```

This defines a L1 Data cache, 2-way set-associative, with a 64-byte block, 512 sets (2\*64\*512=64KB). It also defines a similar Instruction cache, and a unified L2 1MB cache (16384 sets \*64 block size, direct mapped). For this project, you can ignore the presence of TLBs.

## The execution of this command provides the following output:

```
sim: ** simulation statistics **
     sim num insn
                                                                                            337326966 # total number of instructions executed
     sim num refs
                                                                                            121892633 # total number of loads and stores executed
    sim_elapsed_time 39 # total simulation time in second:
sim_inst_rate 8649409.3846 # simulation speed (in insts/sec)
ill.accesses 337326966 # total number of accesses
ill.hits 335739247 # total number of hits
                                                                                                                     39 # total simulation time in seconds
ill.accesses
ill.hits
ill.misses
ill.replacements
ill.writebacks
ill.invalidations
ill.miss rate
ill.invarate
dll.misses
dll.replacements
dll.misses
dll.hits
ill.misses
ill.repl_rate
ill.repl_rate
dll.accesses
dll.hits
dll.misses
dll.hits
dll.misses
dll.hits
dll.misses
dll.replacements
dll.misses
dll.replacements
dll.misses
dll.replacements
dll.misses
dll.replacements
dll.misses
dll.replacements
dll.misses
dll.replacements
dll.writebacks
dll.invalidations
dll.misses
dll.replacements
dll.writebacks
dll.invalidations
dll.miss rate
dll.replacements
dll.replacements
dll.replacements
dll.replacements
dll.misses
dll.
                                                                                                                  277104 # program init'ed `.data' and uninit'ed `.bss'
     size in bytes
    ld stack base
                                                                                   0x011ff9b000 # program stack segment base (highest address in
     stack)
     ld stack size
                                                                                                           16384 # program initial stack size
    ld_target_big_endian
                                                                                                                             0 # target executable endian-ness, non-zero if big
     endian
                                                                                                               786 # total number of pages allocated
    mem.page count
                                                                                                     6288k # total size of memory pages allocated
    mem.page_mem 6288k # total size of memory pages allocated mem.ptab_misses 613757 # total first level page table misses mem.ptab_accesses mem.ptab_miss_rate 926298919 # total page table accesses 0.0007 # first level page table miss rate
    mem.page mem
```

Project #1 5

So, the L1 ICache has a 0.47% miss rate, the Dcache 1.06%, and the unified L2 13.10%.

**Deliverables:** Given an L1 miss penalty of 5 cycles, L2 miss penalty of 40 cycles, and one cycle cache hit/instruction execution, calculate the CPI for each benchmark.

# Part 3: Optimize CPI for each benchmark

If you repeat the previous experiment, this time separating the L2 cache into a 512KB L2 DCache and a 512KB L2 ICache, you should get miss rates of 12.72% and 15.84%, which implies worse performance than in the case of a unified L2 cache. This is an example of how a cache design choice affects the performance of the microprocessor.

**Deliverables**: Given a two-level cache hierarchy, 128KB available for L1 cache and 1MB available for L2 cache, identify the optimal configuration (in terms of achieved CPI) for each benchmark. You should decide between unified/separate caches, associativity, replacement policy etc. Explain the reasoning behind your design choices for each configuration. Present graphs showing the trade-offs between design choices. Note that writing scripts (python, shell) to automate the process will save you a lot of time.

# Part 4: Define cost function

In this part, you need to use your intuition in order to define a cost function for the caches, in terms of area overhead and performance. Obviously, larger caches are more expensive, so <u>size should be a key parameter of the cost function</u> (don't just use the fixed value from part 3). Similarly, an LRU replacement policy is more expensive than FIFO, and associativity also increases the cost of the cache (by adding extra hardware). L2 caches are cheaper because they are much slower (a larger L1 cache may be a good idea, but no designer uses it because of cost).

**Deliverables**: Define a cost function, in arbitrary cost units, using any parameters you see fit. The cost function should accurately reflect the design choices. For example, change of replacement policy from FIFO to LRU could increase the cost by 5%, while doubling the cache sizes would double the cost.

# Part 5: Optimize caches for performance/cost

Given the cost function you defined in the previous part, you can now accurately select an optimal cache configuration for each benchmark, as well as all benchmarks combined.

**Deliverables**: Identify the optimal cache configuration for each benchmark, and the optimal configuration for all benchmarks (in terms of the average CPI). Present graphs showing the trade-off between CPI and cost for different design choices.