



# **OpenCL backend for FPGA**

Kazutaka Morita NTT Software Innovation Center

#### **Motivation**



#### • Why HLS?

- Debugging software is much faster than hardware
- Easier to specify functions in software

#### • Why OpenCL?

- We can share codebase among different HW accelerators
  - GPGPU
  - Intel FPGA
  - Xilinx FPGA



### **AOCL** backend example



#### AOCL backend

- OpenCL backend for Intel FPGA hardware
- Supported target name
  - · aocl: Target for actual hardware
  - aocl\_sw\_emu: Software emulation mode

#### Example

- Target board: DE10-Nano
  - Cyclone V SoC with Dual-core ARM Cortex-A9
- Target graph: Conv2d layer in the Tiny YOLO v2 model

```
(batch, in_channel, in_height, in_width) = (1, 1024, 15, 15)
  (num_filter, kernel) = (1024, 3)

A = tvm.placeholder((batch, in_channel, in_height, in_width), name='A', dtype="int8")
W = tvm.placeholder((num_filter, in_channel, kernel, kernel), name='W', dtype="int8")
B = conv2d_nchw(A, W, stride=1, padding=0)
```

- 3.8 sec with ARM CPU of DE10-nano
- Let's offload this layer to FPGA with OpenCL backend!





```
kernel void conv2d kernel0( global char* A,
                            global char* W,
                             global char* compute) {
for (int ff = 0; ff < 1024; ++ff) {
  for (int yy = 0; yy < 13; ++yy) {
    for (int xx = 0; xx < 13; ++xx) {
      for (int rc = 0; rc < 1024; ++rc) {</pre>
        for (int ry = 0; ry < 3; ++ry) {
           for (int rx = 0; rx < 3; ++rx) {
             compute[(((ff * 13) + yy) * 13) + xx)]
               += A[rc * 225 + (yy + ry) * 15 + (xx + rx)]
                * W[ff * 9216 + rc * 9 + ry * 3 + rx];
```

#### **Performance results**

- CPU (LLVM): 3.8 sec
- FPGA (AOCL): 7.9 sec

All the loop are pipelined and their II equals 1. Why so slow?



# Why so slow?



#### Reading global memory redundantly

- Global memory is DRAM and reading data from it is slow and stallable
- It's also bad idea to access global memory in deeply nested loop.

#### Too many iteration counts

- 1,594,884,096 iterations
- Unroll loops as far as resource is available





```
kernel void conv2d kernel0( global char* A,
                           global char* W,
                            global char* compute) {
for (int ff = 0; ff < 1024; ++ff) {
  for (int yy = 0; yy < 13; ++yy) {
                                                 reorder
    for (int xx = 0; xx < 13; ++xx) {
      for (int rc = 0; rc < 1024; ++rc) {
        for (int ry = 0; ry < 3; ++ry) {</pre>
          for (int rx = 0; rx < 3; ++rx) {
            compute[(((ff * 13) + yy) * 13) + xx)]
              += A[rc * 225 + (yy + ry) * 15 + (xx + rx)]
               * W[ff * 9216 + rc * 9 + ry * 3 + rx];
```





```
kernel void conv2d kernel0( global char* A,
                            global char* W,
                             global char* compute) {
for (int ff = 0; ff < 1024; ++ff) {
  for (int rc = 0; rc < 1024; ++rc) {
    for (int yy = 0; yy < 13; ++yy) {
       for (int xx = 0; xx < 13; ++xx) {
        for (int ry = 0; ry < 3; ++ry) {
           for (int rx = 0; rx < 3; ++rx) {
             compute[((((ff * 13) + yy) * 13) + xx)]
               += A[rc * 225 + (yy + ry) * 15 + (xx + rx)] Prepare local memory with cache_read
```





```
kernel void conv2d kernel0( global char* A,
                           global char* W,
                             global char* compute) {
for (int ff = 0; ff < 1024; ++ff) {
  for (int rc = 0; rc < 1024; ++rc) {
    for (int yy = 0; yy < 15; ++yy) {
      for (int xx = 0; xx < 15; ++xx) {
        A local[yy * 15 + xx] = A[rc * 225 + yy * 15 + xx];
    for (int yy = 0; yy < 13; ++yy) {
      for (int xx = 0; xx < 13; ++xx) {
        for (int ry = 0; ry < 3; ++ry) {
          for (int rx = 0; rx < 3; ++rx) {
            compute [((((ff * 13) + yy) * 13) + xx)]
              += A local[(yy + ry) * 15 + (xx + rx)]
               * W[ff * 9216 + rc * 3 * 3 + ry * 3 + rx];
```

The number of read is decreased from 1521 to 225, but the cache size can be optimized further.



# **Optimize with shift register**

in width x 2 + 3



```
char A local[15*15];
   for (int yy = 0; yy < 15; ++yy) {
     for (int xx = 0; xx < 15; ++xx) {
       A local[yy * 15 + xx] = A[rc * 225 + yy * 15 + xx];
                                                char sr[15*2+3];
                                                for (int yy = 0; yy < 15; ++yy) {
                                                  for (int xx = 0; xx < 15; ++xx) {
                                                    shift(sr, A[rc * 225 + yy * 15 + xx]);
                                                    if (xx >= 2 \&\& yy >= 2) {
                                                      data = {
                                                        sr[ 0], sr[ 1], sr[ 2],
Cache size:
                                                        sr[15], sr[15+1], sr[15+2],
in hight x in width
                                                        sr[30], sr[30+1], sr[30+2]
                                                      };
                                                      write channel intel(ch A, data);
                         Cache size:
```

# OpenCL kernel design



- Split kernel into memory reader/writer and core function
  - To feed conv2d with high throughput data streams
  - To optimize conv2d apart from memory access







```
kernel void A reader( global char* A) {
for (int ff = 0; ff < 1024; ++ff) {</pre>
  for (int rc = 0; rc < 1024; ++rc) {</pre>
    char sr[15*2+3];
    for (int yy = 0; yy < 15; ++yy) {
      for (int xx = 0; xx < 15; ++xx) {
        shift(sr, A[rc*225+yy*15+xx]);
        if (xx >= 2 \&\& yy >= 2) {
          data = {
            sr[0], sr[1], sr[2],
            sr[15], sr[15+1], sr[15+2],
            sr[30], sr[30+1], sr[30+2]
          write channel_intel(A_ch, data);
```

```
kernel void conv2d kernel0( global char* W,
                           global char* compute) {
for (int ff = 0; ff < 1024; ++ff) {
  for (int rc = 0; rc < 1024; ++rc) {
    for (int yy = 0; yy < 13; ++yy) {
      for (int xx = 0; xx < 13; ++xx) {
      A local = read channel intel(A ch);
       √for (int ry = 0; ry < 3; ++ry) {
          for (int rx = 0; rx < 3; ++rx) {
            compute [((((ff * 13) + yy) * 13) + xx)]
              += A local[ry * 3 + rx]
               * W[ff * 9216 + rc * 9 + ry * 3 + rx];
```

#### **Performance results**

- CPU (LLVM): 3.8 sec
- FPGA (AOCL):  $7.9 \rightarrow 0.2$  sec



# What are required for TVM?



#### Pipeline-friendly operations

- How should we implement systolic array in TVM?
- Scheduler operations for FIFO
  - E.g. pipe\_read, pipe\_write
  - Looks necessary to support channels or shift registers

#### Heterogeneous execution

- Necessary to offload functions to FPGA
- Relay will support it in future

```
// pseudo code, no boundary checks
for (int k = 0; k < a col; k++) {</pre>
 for (int i = 0; i < MAX SIZE; i++) {</pre>
    for (int j = 0; j < MAX SIZE; j++) {</pre>
      // Get previous sum
      last = C[i][j];
      // Update current sum
      result = last + A[i][k] * B[k][j];
      // Write back results
      C[i][j] = result;
```



# For further improvement (1)



#### Area optimization

• The result of offloading whole Resnet-18 network (int8)

- Need to generalize similar kernels to remove duplicated codes
- Support customized bits like int3\_t, int7\_t, ...



# For further improvement (2)



#### Performance optimization

Use pipelines between kernels



- Auto-tuning
  - How many times we should unroll loops?
  - Should we coalesce nested loops?

