

# SRINIVASA SAIKIRAN RAVURI

Board of

# CAREER OBJECTIVE:

**EDUCATION** 

Course of

SSC

I am seeking a challenging and growth-oriented career where I can excel in my area of work with hundred percent professionalism, flexibility, and enthusiasm.

University/

Year of

# K.L Puram

- Vizianagaram, plot-no 94,95 G2 LSI residency.535003
- 6305740805
- Kiranbunny264@gm ail.com

## Linkedin:

https://www.linke din.com/in/saikiran-ravuria27219192

| education    | education                                    | College                                                  | pass | e/CGPA  |
|--------------|----------------------------------------------|----------------------------------------------------------|------|---------|
| B tech[EEE]  | Jntu<br>Kakinada                             | Satya<br>Institute of<br>Technology<br>and<br>Management | 2019 | 63 %    |
| Intermediate | Board of<br>intermedia<br>te<br>education    | Narayana<br>junior college                               | 2015 | 80.1 %  |
| 55.6         | Board of<br>secondary<br>education<br>Andhra | ST.joseph's  English  medium high                        | 2013 | 8.7CGPA |

school

Pradesh

#### PRESENT:

At present, I got trained by the institute VSLIGURU in the domain of Design and Verification engineering, as being passionate about electronic circuits I have chosen VLSI as a career growth in everyday life.

## **SKILLS:**

- Strong digital design fundamentals
- Good knowledge in HDL like Verilog, system Verilog and creating a testbench
- UVM methodology
- AUTOCAD
- Good verbal and written communication skills

#### **VLSI PROJECTS:**

- MEMORY, FIFO
- Protocols like APB, SPI.
- Controllers Interrupt controller

#### WORKSHOPS ATTENDED:

- Robotics and artificial intelligence in automobiles
- Industrial applications of Matlab

#### APB [ ADVANCED PERIPHERAL BUS].

APB testbench was developed using Verilog and System Verilog

Tools used: Questa sim, EDA- playground

#### FIFO [FIRST IN FIRST OUT].

FIFO testbench was developed using Verilog and the system Verilog.

Tools used: Questa sim, EDA-playground.

# ACADEMIC PROJECT

## UNDERGROUND CABLE FAULT DETECTION USING AURDINO

The objective of the project is to determine the distance of the underground cable fault from the base station in kilometers using an Arduino board. The underground cable system is a common practice followed in many urban areas. While a fault occurs for some reason, at that time the repairing process related to that particular cable is different due to not knowing the exact location of the cable fault.

#### **ACTIVITIES**

I like to read and write books as of personal interest I have written a book named "INTO THE TIME" of the genre science fiction.

#### PERSONAL INFORMATION

Date of birth: 17-09-1997

Father name: Ravuri Venkateswara rao

Mother name: Ravuri Suseela

Languages: ENGLISH, HINDI, TELUGU