# Fusion-Core ISA Definition: Revision 0.1

Dylan Wadler

December 25, 2017

# Contents

| Ι  | $\mathbf{A}\mathbf{d}\mathbf{d}$ | minist        | rative                        | 4       |
|----|----------------------------------|---------------|-------------------------------|---------|
| 1  | Cha                              | nge lo        | ${f g}$                       | 4       |
| 2  | Intr                             | oducti        | on                            | 4       |
|    | 2.1                              | About         |                               | 4       |
|    | 2.2                              | Goals         |                               | 4       |
|    | 2.3                              | Conver        | ntions                        | 4       |
| Η  | Pr                               | ogram         | nming Information             | 5       |
| 3  | $\mathbf{Reg}$                   | ister F       | Tile Definitions              | 5       |
|    | 3.1                              |               | er File List                  | 5       |
|    | 3.2                              | _             | al Purpose Registers          |         |
|    | 3.3                              | Specia        | l Registers                   | 6       |
|    | 3.4                              |               | l Purpose Registers           |         |
|    |                                  | 3.4.1         | System Registers              | 6       |
|    |                                  | 3.4.2         | Supervisor Registers          | 8       |
| 4  | Peri                             | nissior       | n Levels                      | 8       |
|    | 4.1                              | User L        |                               |         |
|    |                                  | 4.1.1         | Low User Level                |         |
|    |                                  | 4.1.2         | High User Level               |         |
|    | 4.2                              | Superv        | visor Levels                  |         |
|    |                                  | 4.2.1         | Low Supervisor Level          |         |
|    |                                  | 4.2.2         | High Supervisor Level         |         |
|    | 4.3                              | Hyper         | visor Levels                  |         |
|    |                                  | 4.3.1         | Low Hypervisor Level          |         |
|    |                                  | 4.3.2         | High Hypervisor Level         |         |
|    |                                  | 4.3.3         | Top Hypervisor Level          |         |
| _  | ъл                               |               |                               | 0       |
| 5  | Men                              | •             | I4: f W4 T-11-                | 8       |
|    | 5.1                              |               | ry Locations for Vector Table |         |
|    |                                  |               | Interrupt Vector Table        | 8       |
|    |                                  | 5.1.2         | Exception Vector Table        | 8       |
| II | I Ir                             | struc         | tions                         | 8       |
| 6  | Inst                             | muetica       | n Definitions                 | 9       |
| U  | 6.1                              |               | ction Format Types            | 9       |
|    | 0.1                              | 6.1.1         | Integer                       | 9       |
|    |                                  | 6.1.1         | Immediate                     |         |
|    |                                  | 6.1.2 $6.1.3$ |                               | 9       |
|    |                                  | 6.1.3         | Load/Store                    | 9<br>10 |
|    |                                  | 0.1.4         | Dianon/annp                   | TU      |

|    |            | 6.1.5         | Co-Processor                      |   | 10 |
|----|------------|---------------|-----------------------------------|---|----|
|    | 6.2        | List of       | of OPCodes                        |   | 11 |
|    | 6.3        | List of       | of Instructions                   |   | 11 |
|    |            | 6.3.1         | Integer                           |   | 11 |
|    |            | 6.3.2         | Immediate                         |   | 11 |
|    |            | 6.3.3         | Load/Store                        |   | 11 |
|    |            | 6.3.4         | Branch/Jump                       |   | 11 |
|    |            | 6.3.5         | Co-Processor                      |   | 11 |
| _  |            | . •           |                                   |   |    |
| 7  |            | -             | ns and Interrupts                 |   | 11 |
|    | 7.1        | _             | otions                            |   | 11 |
|    | 7.2        |               | rupts                             |   |    |
|    |            | 7.2.1         | User Level                        |   |    |
|    |            | 7.2.2         | Supervisor Level                  | • | 11 |
|    |            |               |                                   |   |    |
| IJ | 7 <b>C</b> | o-Pro         | ocessors                          | - | 11 |
|    |            |               |                                   |   |    |
| 8  |            | Proces        |                                   |   | 11 |
|    | 8.1        |               | rocessor Interface                |   | 12 |
|    |            | 8.1.1         | Co-Processor Conventions          |   | 12 |
|    |            | 8.1.2         | Register Connections              |   | 12 |
|    |            | 8.1.3         | Decode unit Connections           |   | 12 |
|    | 8.2        |               | face Connection Definitions       |   | 12 |
|    | 8.3        |               | ng custom Co-Processor            |   | 12 |
|    | 8.4        | List of       | of Co-Processors                  |   | 12 |
|    |            | 8.4.1         | Floating Point                    |   | 12 |
|    |            | 8.4.2         | System Unit                       |   | 12 |
|    |            | 8.4.3         | Memory Management Unit            |   | 12 |
|    |            | 8.4.4         | Multiprocessor Communication Unit |   | 12 |
| 9  | Rec        | omme          | ended Co-Processors               |   | 12 |
| J  | 9.1        |               | ing Point Unit                    |   | 13 |
|    | 5.1        | 9.1.1         |                                   |   | 13 |
|    |            | 9.1.2         | Instructions                      |   | 13 |
|    | 9.2        | •             | m Unit                            |   | 13 |
|    | 9.4        | 9.2.1         | Registers                         |   | 13 |
|    |            | 9.2.1 $9.2.2$ | Instructions                      |   | 13 |
|    | 0.2        | -             |                                   |   | 13 |
|    | 9.3        |               | ory Management Unit               |   |    |
|    |            | 9.3.1         | Registers                         |   | 13 |
|    | 0.4        | 9.3.2         | Instructions                      |   | 13 |
|    | 9.4        |               | processor Communication Unit      |   | 13 |
|    |            | 9.4.1         | Registers                         |   | 13 |
|    |            | 942           | Instructions                      |   | 13 |

#### Part I

# Administrative

# 1 Change log

**Version 0.1** Initial Definition of the Instruction Set Architecture

#### 2 Introduction

#### 2.1 About

**Introduction** The Fusion-Core ISA is dedicated to creating an easily expandible architecture without having to recompile a program's binary. By use of defining an easy interface with a simple core instruction set, this allows for more freedom in implementation. High end processors and microcontrollers would only require slight variations in configuration, as their core would remain identical save for easy to maintain and scalable co-processors.

Main Ideas The architecture is Big endian, with a core instruction set that is RISC, but the coprocessors do not need to adhere to the RISC philosophy. This allows for more flexibility in design, and possibly faster core clock speeds as the pipeline would depend on smaller amounts of logic. Only the instructions provided in this document are to be implemented in the main processor. The co-processors defined in this document are recommended, but not required for normal function. Co-processor documentation is to be provided by the creator, and should adhere to the standards of clarity and conciseness such that it can be easily implemented from the documentation alone in a HDL.

**64 Bit instructions:** At this moment in time, the Fusion-Core ISA is only a 32 bit ISA. Due to the focus on co-processors, older implementations could easily be modified to include 64 bit operations.

Co-Processors The Co-Processor interface is currently defined by setting the MSB within the OP Code field of an instruction, to decrease complexity of the Decode unit. In doing so, this allows for coprocessor code to be written in the same memory space as the main processor code. In the current iteration, up to 32 different coprocessors can be used, with the option for dynamic or static allocation of the OP Codes. The interface for the coprocessors is explained further in the dedicated section.

#### 2.2 Goals

The main goal is to provide an architecture with a simple decoding unit and the ability to utilize a single binary for all implementations of the architecture.

#### 2.3 Conventions

**Document Conventions:** Example code will be shown with monospace text. General purpose registers will be denoted with \$R# where # is the number of the register. Special purpose registers will be written with **bold** text.

## Part II

# **Programming Information**

# 3 Register File Definitions

This section goes over the different registers available in the ISA. Each register file name begins with "REGF", such as the first General Purpose Register File being REGFGP0. Any additional register files require the number after the name of the register file. Register files with additional numbers after them are bank switched to reduce space, hence why the number is required to denote the register file space used.

To alleviate context switching delays, three general purpose register files are bank available by bank switching. Only these register files are required for a minimal system, though more can certainly be implemented if required. Each register file can be accessed by changing the value in the BSELRF register.

# 3.1 Register File List

Figure 1: General Purpose Registers

| REGFGP0  |               |  |  |  |  |
|----------|---------------|--|--|--|--|
| Register | Register Name |  |  |  |  |
| \$R0     | ZERO          |  |  |  |  |
| \$R1     | SP0           |  |  |  |  |
| \$R2     | FP0           |  |  |  |  |
| \$R3     | GP0           |  |  |  |  |
| \$R4     | RA0           |  |  |  |  |
| \$R5     | ARG0          |  |  |  |  |
| \$R6     | ARG1          |  |  |  |  |
| \$R7     | ARG2          |  |  |  |  |
| \$R8     | ARG3          |  |  |  |  |
| \$R9     | RVAL0         |  |  |  |  |
| \$R10    | RVAL1         |  |  |  |  |
| \$R11    | GR0           |  |  |  |  |
| \$R12    | GR1           |  |  |  |  |
| \$R13    | GR2           |  |  |  |  |
| \$R14    | GR3           |  |  |  |  |
| \$R15    | GR4           |  |  |  |  |
| \$R16    | GR5           |  |  |  |  |
| \$R17    | GR6           |  |  |  |  |
| \$R18    | GR7           |  |  |  |  |
| \$R19    | GR8           |  |  |  |  |
| \$R20    | GR9           |  |  |  |  |
| \$R21    | GR10          |  |  |  |  |
| \$R22    | TMP0          |  |  |  |  |
| \$R23    | TMP1          |  |  |  |  |
| \$R24    | TMP2          |  |  |  |  |
| \$R25    | TMP3          |  |  |  |  |
| \$R26    | TMP4          |  |  |  |  |
| \$R27    | TMP5          |  |  |  |  |
| \$R28    | TMP6          |  |  |  |  |
| \$R29    | TMP7          |  |  |  |  |
| \$R30    | HI0           |  |  |  |  |
| \$R31    | LOW0          |  |  |  |  |

| RE       | GFSYSCL0      |  |  |  |
|----------|---------------|--|--|--|
| Register | Register Name |  |  |  |
| \$R0     | ZERO          |  |  |  |
| \$R1     | SP1           |  |  |  |
| \$R2     | FP1           |  |  |  |
| \$R3     | GP1           |  |  |  |
| \$R4     | RA1           |  |  |  |
| \$R5     | SYSARG0       |  |  |  |
| \$R6     | SYSARG1       |  |  |  |
| \$R7     | SYSARG2       |  |  |  |
| \$R8     | SYSARG3       |  |  |  |
| \$R9     | SYSARG4       |  |  |  |
| \$R10    | SYSARG5       |  |  |  |
| \$R11    | SYSRVAL0      |  |  |  |
| \$R12    | SYSRVAL1      |  |  |  |
| \$R13    | SYSRVAL2      |  |  |  |
| \$R14    | SYSRVAL3      |  |  |  |
| \$R15    | SYSRVAL4      |  |  |  |
| \$R16    | GPR0          |  |  |  |
| \$R17    | GPR1          |  |  |  |
| \$R18    | GPR2          |  |  |  |
| \$R19    | GPR3          |  |  |  |
| \$R20    | GPR4          |  |  |  |
| \$R21    | GPR5          |  |  |  |
| \$R22    | GPR6          |  |  |  |
| \$R23    | GPR7          |  |  |  |
| \$R24    | SYSTMPR0      |  |  |  |
| \$R25    | SYSTMPR1      |  |  |  |
| \$R26    | SYSTMPR2      |  |  |  |
| \$R27    | SYSTMPR3      |  |  |  |
| \$R28    | SYSTMPR4      |  |  |  |
| \$R29    | SYSTMPR5      |  |  |  |
| \$R30    | SYSREGHI0     |  |  |  |
| \$R31    | SYSREGLOW0    |  |  |  |
|          |               |  |  |  |

# 3.2 General Purpose Registers

32 general purpose registers that are 32 bits wide are available, as shown in Figure 1, in the previous section. There is a distinction between the System Register File and the General Purpose

Figure 2: Special Registers

| System Registers |                           |               |               |  |  |  |  |  |
|------------------|---------------------------|---------------|---------------|--|--|--|--|--|
| Register Name    | Description               | Width (bytes) | Address (Hex) |  |  |  |  |  |
| CPUREV           | CPU Revision              | 1             | 0x00000000    |  |  |  |  |  |
| CPNUM            | Co-Processor Number       | 1             | 0x00000001    |  |  |  |  |  |
| CPO0             | Co-Processor 0 ID         | 2             | 0x000000002   |  |  |  |  |  |
| CPO1             | Co-Processor 1 ID         | 2             | 0x00000004    |  |  |  |  |  |
| CPO2             | Co-Processor 2 ID         | 2             | 0x00000006    |  |  |  |  |  |
| CPO3             | Co-Processor 3 ID         | 2             | 0x00000008    |  |  |  |  |  |
| STAT             | Status Register           | 1             | 0x0000000a    |  |  |  |  |  |
| n/a              | RESERVED                  | 1             | 0x0000000b    |  |  |  |  |  |
| OPCAR            | Opcode Allocation Pointer | 4             | 0х0000000с    |  |  |  |  |  |

Figure 3: Supervisor Registers

| Supervisor Registers |                                 |               |  |  |  |  |  |
|----------------------|---------------------------------|---------------|--|--|--|--|--|
| Register Name        | Description                     | Address (Hex) |  |  |  |  |  |
| SMSTAT               | Supervisor mode status register | 0x00000000    |  |  |  |  |  |
| PRCPR0               | Process Pointer register 0      | 0x00000004    |  |  |  |  |  |
| HTINFO               | Hardware Thread Info            | 0x00000008    |  |  |  |  |  |

Register File, as during certain syscall instructions, the register files are bank switched. Only GP0 through GP7 are saved, for passing between the different banks.

While it is not defined by the architecture, larger general purpose registers can be used instead of 32 bit wide registers. The System Register File allows 8 bit addressing for the registers to be accessed, in order to utilize more of the memory space. If larger registers are needed, consider using a co-processor to for instructions that require larger operands. This provides code compatibility between different implementations.

#### 3.3 Special Registers

The special registers are sorted between the System Registers and the Supervisor Registers. The system registers provide simple configuration values and some read-only registers to give the programmer information about the implementation. The registers defined in this manual are the bare minimum special purpose registers, and should be included for code compatibility.

The supervisor registers are aimed at higher level functions required for operating system environments. They are not essential for operation, and can either be partially implemented or not at all. The optional parts will be noted in the register descriptions.

## 3.4 Special Purpose Registers

# 3.4.1 System Registers

**STAT**: Status Register

|  |              |    |      |      | _    |      |      |      |  |
|--|--------------|----|------|------|------|------|------|------|--|
|  | 7            | 6  | 5    | 4    | 3    | 2    | 1    | 0    |  |
|  | $\mathbf{Z}$ | OV | PEMA | PML2 | PML1 | PML0 | INTN | SPCP |  |

**STAT** Read only register for various processor state information. The flags are explained in detail below.

**Z** Zero Flag; Indicates whether the processed instruction's resulted in zero. Read Only The flag is set to 0 when the ALU calculation is 0, and 1 when the output it non-zero.

**OV** Overflow Flag; Indicated whether the processed instruction's result overflowed the 32 bit space. Read only.

The overflow flag is set to the output of the carry out of the ALU. With addition, this would set the bit to a 1 when true. For subtraction, the inverse is true.

**PML** Permission Level; Inidcates the running process' permission level. Read only. The three registers, PML2, PML1 and PML0 are used to generate a 3 bit value to determine the permission level. The following denotes the different states with PML1 being the left bit, and PML0 being the right bit.

| 000 | Low User Level        |
|-----|-----------------------|
| 001 | High User Level       |
| 010 | Low Supervisor Level  |
| 011 | High Supervisor Level |
| 100 | Low Hypervisor Level  |
| 101 | High Hypervisor Level |
| 110 | Reserved              |
| 111 | Top Hypervisor Level  |

The permission levels are explained in more detailed in their dedicated section.

**PEMA** Permission Accepted; Indictates whether a privaledged systemcall request was accepted. Read only

INTN Interrupt Enable; Indicates whether interrupts are enabled. Read/Write

**SPCP** Support CoProcessors; Indicates whether co-processor code is recognized as illegal instruction or microcode operation. Read/Write.

In order to write to this register, the bits that are read only can be set to any value.

**Optionality** In the event that the permission levels are not needed, they should be hard coded to 0x7, the highest permission level to avoid porting code. PEMA should also be hardcoded to a logic high for the same reasons stated.

#### 3.4.2 Supervisor Registers

#### 4 Permission Levels

#### 4.1 User Levels

#### 4.1.1 Low User Level

User space programs are designed to run in this permission level. Write access to supervisor registers is revoked.

# 4.1.2 High User Level

## 4.2 Supervisor Levels

#### 4.2.1 Low Supervisor Level

# 4.2.2 High Supervisor Level

## 4.3 Hypervisor Levels

#### 4.3.1 Low Hypervisor Level

## 4.3.2 High Hypervisor Level

#### 4.3.3 Top Hypervisor Level

# 5 Memory

At this point in time, the ISA only handles 32 bit addresses. With memory capacity increasing in size as time goes on, this may change.

#### 5.1 Memory Locations for Vector Table

#### 5.1.1 Interrupt Vector Table

#### 5.1.2 Exception Vector Table

| Address (32 bit) | Definition                       |
|------------------|----------------------------------|
| 0x0000           | Reset                            |
| 0x0004           | Co-Processor Microcode Exception |
| 0x0008           |                                  |
| 0x000c           |                                  |
| 0x0010           |                                  |
| 0x0014           |                                  |

Figure 4: Exception Vector Table

#### Part III

# Instructions

#### 6 Instruction Definitions

#### 6.1 Instruction Format Types

This section will talk about the different instructions available in the core processor, their encodings, function, and hazards they cause or registers they affect in the processor. The Co-Processor instructions are purlely generic and allow the implementation of each Co-Processor to determine how their respective instructions will be decoded. Only the Operation Codes will be defined for each Co-Processor slot to allow for more customization.

#### 6.1.1 Integer

The interger instructions are the heart of this processor's arithmetic abilities and is vital to ensure fast execution. A semi-strict adherence to RISC philosophy in this architecture is required to exploit any benefits to this ISA in a real implementation.

The integer instruction coding with descriptions, is shown in the diagrams below.

Register/Integer Instruction Format

| opcode ( | 0x01) | $\operatorname{rd}$ | rsa   | rsb   | shft |   | aluo | р |
|----------|-------|---------------------|-------|-------|------|---|------|---|
| 31       | 26    | 25 21               | 20 16 | 15 11 | 10 4 | Į | 3    | 0 |

**Overview:** The Register/Integer Instructions are basic ALU operations, without immediates. Registers RSa and RSb are the two operands, which are stored in register Rd. The 4 bit ALUOP field denotes the settings for the ALU, to reduce complexity of selecting what operation to choose. The shft bits are only for the shift amount with the shifting instructions, but unused for other instructions.

The following instructions use this encoding:

#### 6.1.2 Immediate

Immediate Instruction Format

| opc | ode | r  | d  | rs | sa | Imn | nediate | al | uop |
|-----|-----|----|----|----|----|-----|---------|----|-----|
| 31  | 26  | 25 | 21 | 20 | 16 | 15  | 4       | 3  | 0   |

#### 6.1.3 Load/Store

Load Instruction Format

| opcode |       | rd    | rsa   | Immediate |
|--------|-------|-------|-------|-----------|
| ſ      | 31 26 | 25 21 | 20 16 | 15 0      |

Load Immediate Instrution Format

| opcode |    | rd |    | DSEL |    | Immediate |   |
|--------|----|----|----|------|----|-----------|---|
| 31     | 26 | 25 | 21 | 20   | 16 | 15        | 0 |

#### Store Instruction Format

| opcode |    | Immediate[15:11] |    | rsa |    | rsb   | Immediate[10:0] | e[10:0] |  |
|--------|----|------------------|----|-----|----|-------|-----------------|---------|--|
| 31     | 26 | 25               | 21 | 20  | 16 | 15 11 | 10              | 0       |  |

# 6.1.4 Branch/Jump

#### Jump Instruction Format

| opcode |    | rd    | rsa   | Immediate |   |
|--------|----|-------|-------|-----------|---|
| 31     | 26 | 25 21 | 20 16 | 15        | 0 |

#### Branch Instruction Format

| ope | code | Immedia | te[13:9] | rsa   | rsb   | Immediate[8:0] |   | fur | ıct |
|-----|------|---------|----------|-------|-------|----------------|---|-----|-----|
| 31  | 26   | 25      | 21       | 20 16 | 15 11 | 10             | 2 | 1   | 0   |

#### System Instruction Format

|         |                  | ·     |          |                |  |  |
|---------|------------------|-------|----------|----------------|--|--|
| opcode  | $^{\mathrm{rd}}$ | rsa   | Function | Immediate[7:0] |  |  |
| 31 	 26 | 25 21            | 20 16 | 15 8     | 7 0            |  |  |

#### 6.1.5 Co-Processor

Since the coprocessors can have any implementation, only the opcode is required. However, adhering to similar formatting of the instruction formats provided in previous sections is imperative and the Fusion-Core foundation will not provide an accepted coprocessor ID number. More information about coprocessors can be accessed in the Co-Processor section.

- 6.2 List of OPCodes
- 6.3 List of Instructions
- 6.3.1 Integer
- 6.3.2 Immediate
- 6.3.3 Load/Store
- 6.3.4 Branch/Jump
- 6.3.5 Co-Processor

# 7 Exceptions and Interrupts

- 7.1 Exceptions
- 7.2 Interrupts
- 7.2.1 User Level
- 7.2.2 Supervisor Level

#### Part IV

# Co-Processors

## 8 Co-Processors

Co-processors are the main point of the Fusion-Core archetecture. As the ISA only defines the main core, the implementator is free to use whichever co-processors that would be necessary for an application. Hardware acceleration for vector instructions, encryption, floating point, communication, etc. There is no limitation for what kind of co-processor that could be used, only the number that could fit within the defined usable instructions.

It is important to note that the co-processors do not need to be of a RISC construction, due to this reliance on co-processors without specifying how they should be implemented. The main core is indeed RISC, as only the simplest instructions are defined that something as small as a microcontroller could use without issue.

The idea behind the separation of processor is to create different pipelines for each core. In doing so, the main core could be clocked faster that of a pipeline requiring integer multiplication, or some other time consuming operation. As well, the individual cores could be clocked at their respective fastest frequencies, thus resulting in the fastest possible performance of each part. To deal with writing to memory with varying clock speeds for each core, a FIFO buffer is used to send each write to main memory. This FIFO is to create the illusion of write atomicity. The FIFO should have connections to allow for a seeming atomic read though, the programmer should note that reads require care; if there is a dependancy on a slow core's written value. This programming paradigm is similar to that of parallel threads, where certain values may not be available until an unknown

time. The ISA does not define any particular ways to handle this and it is either left up to the implementation, or programmer depending.

As shown in the instruction section, there are predefined regions for the co-processor slots. This is defined to allow for the compiler/assembler to work across implementations. At this time, only a fixed number of co-processors can be used on an implementation at a time, though future expansions to the ISA may change this.

#### 8.1 Co-Processor Interface

The interface is designed to be extremely simple, as to make co-processors easy to implement. The inputs is just the output from the instruction fetch passthrough on the decode unit. As shown in the instruction list, there is a section of 6 bits for the co-processor's opcode. Please also note that this section of the instruction is different than the opcode, 0x3f (may change to 0x20 to allow for more opcodes for the co-processors), which indicates that the instruction is for the co-processor. To save connections, the normal opcode section is removed, leaving 26 bit physical instructions. Using more bits per instruction is not supported at this time, though it is possible to take the instruction fetch output directly.

- 8.1.1 Co-Processor Conventions
- 8.1.2 Register Connections
- 8.1.3 Decode unit Connections
- 8.2 Interface Connection Definitions
- 8.3 Adding custom Co-Processor
- 8.4 List of Co-Processors
- 8.4.1 Floating Point
- 8.4.2 System Unit
- 8.4.3 Memory Management Unit
- 8.4.4 Multiprocessor Communication Unit

#### 9 Recommended Co-Processors

**About** This section will cover some basic coprocessors that have been approved and assigned coprocessor IDs. The full list of approved coprocessors will be included in a separate document.

- 9.1 Floating Point Unit
- 9.1.1 Registers
- 9.1.2 Instructions
- 9.2 System Unit
- 9.2.1 Registers
- 9.2.2 Instructions
- 9.3 Memory Management Unit
- 9.3.1 Registers
- 9.3.2 Instructions
- 9.4 Multiprocessor Communication Unit
- 9.4.1 Registers
- 9.4.2 Instructions