# PrimeTime® GCA User Guide

Version L-2016.06, June 2016

SYNOPSYS®

## **Copyright Notice and Proprietary Information**

©2016 Synopsys, Inc. All rights reserved. This Synopsys software and all associated documentation are proprietary to Synopsys, Inc. and may only be used pursuant to the terms and conditions of a written license agreement with Synopsys, Inc. All other use, reproduction, modification, or distribution of the Synopsys software or the associated documentation is strictly prohibited.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### Disclaimer

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at http://www.synopsys.com/Company/Pages/Trademarks.aspx.

All other product or company names may be trademarks of their respective owners.

#### **Third-Party Links**

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content.

Synopsys, Inc. 690 E. Middlefield Road Mountain View, CA 94043 www.synopsys.com

#### **Copyright Notice for the Command-Line Editing Feature**

© 1992, 1993 The Regents of the University of California. All rights reserved. This code is derived from software contributed to Berkeley by Christos Zoulas of Cornell University.

Redistribution and use in source and binary forms, with or without modification, are permitted provided that the following conditions are met:

- Redistributions of source code must retain the above copyright notice, this list of conditions and the following disclaimer.
- 2.Redistributions in binary form must reproduce the above copyright notice, this list of conditions and the following disclaimer in the documentation and/or other materials provided with the distribution.
- 3.All advertising materials mentioning features or use of this software must display the following acknowledgement:

This product includes software developed by the University of California, Berkeley and its contributors.

4. Neither the name of the University nor the names of its contributors may be used to endorse or promote products derived from this software without specific prior written permission.

THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.

#### **Copyright Notice for the Line-Editing Library**

© 1992 Simmule Turner and Rich Salz. All rights reserved.

This software is not subject to any license of the American Telephone and Telegraph Company or of the Regents of the University of California.

Permission is granted to anyone to use this software for any purpose on any computer system, and to alter it and redistribute it freely, subject to the following restrictions:

- 1. The authors are not responsible for the consequences of use of this software, no matter how awful, even if they arise from flaws in it.
- 2.The origin of this software must not be misrepresented, either by explicit claim or by omission. Since few users ever read sources, credits must appear in the documentation.
- 3.Altered versions must be plainly marked as such, and must not be misrepresented as being the original software. Since few users ever read sources, credits must appear in the documentation.
- 4. This notice may not be removed or altered.

#### **Copyright Notice for the CDPL Common Module**

© 2006-2014, Salvatore Sanfilippo. All rights reserved.

Redistribution and use in source and binary forms, with or without modification, are permitted provided that the following conditions are met:

Redistributions of source code must retain the above copyright notice, this list of conditions and the following disclaimer.

Redistributions in binary form must reproduce the above copyright notice, this list of conditions and the following disclaimer in the documentation and/or other materials provided with the distribution.

Neither the name of Redis nor the names of its contributors may be used to endorse or promote products derived from this software without specific prior written permission.

THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)

HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.

|    | About This User Guide                                                                                                                                                                                                                      | xii                                          |
|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|
|    | Customer Support                                                                                                                                                                                                                           | xiv                                          |
| 1. | PrimeTime GCA Overview                                                                                                                                                                                                                     |                                              |
|    | Constraints in the Design Flow                                                                                                                                                                                                             | 1-2                                          |
|    | PrimeTime GCA Debugging Features                                                                                                                                                                                                           | 1-3                                          |
|    | Analysis and Debugging Methodology                                                                                                                                                                                                         | 1-4                                          |
|    | Starting a PrimeTime GCA Session  Starting a Session  License  Setup Files  Command Log File                                                                                                                                               | 1-6<br>1-6<br>1-7<br>1-7                     |
|    | Reading the Design                                                                                                                                                                                                                         | 1-8                                          |
|    | Reading Designs With Incomplete or Mismatched Netlists                                                                                                                                                                                     | 1-8                                          |
|    | Saving and Restoring Sessions                                                                                                                                                                                                              | 1-11                                         |
|    | Using the Shell Interface.  Changing the Settings of the Command-Line Editor  Listing Key Mappings.  Setting the Key Bindings  Navigating the Command Line  Completing Commands, Variables, and File Names  Searching the Command History. | 1-12<br>1-12<br>1-13<br>1-13<br>1-14<br>1-14 |
|    | Jeanumy me cummanu motury                                                                                                                                                                                                                  | 1-10                                         |

|    | Using Threaded Multicore Analysis                                                                                               | 1           |
|----|---------------------------------------------------------------------------------------------------------------------------------|-------------|
| 2. | Rule Checking                                                                                                                   |             |
|    | Rules and Violations                                                                                                            |             |
|    | Built-In Rules                                                                                                                  |             |
|    | Supported Constraints                                                                                                           |             |
|    | Reporting Constraint Acceptance                                                                                                 |             |
|    | Exception Order of Precedence                                                                                                   |             |
|    | Analyzing a Violation                                                                                                           |             |
|    | Suppressing Violations                                                                                                          | 2 2 2       |
|    | Waiving Specific Violations of a Rule                                                                                           | 2 2 2       |
|    | Example 2.  Example 3.  Example 4.  Example 5.  Example 6.  Example 7                                                           |             |
|    | Creating Instance-Level Waivers Usage Guidelines Modifying Waivers Reporting Waivers Removing Waivers Writing Waivers to a File |             |
|    | Reporting Rule Violations With the report_constraint_analysis Command                                                           | 2           |
|    | Using Attributes  Overview  Setting, Listing, and Reporting Attributes  Attribute Groups  Using Arcs to Generate Custom Reports | 2 2 2 2 2 2 |

|    | Creating a Collection of Library Timing Arcs                                                                                                                                                                      | 2-3                                    |
|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|
|    | Customizing Rules and Reports  Enabling and Disabling Rules  Modifying Rules  Using and Creating Rule Sets  Using Tcl Scripts to Report Violation Data  Opening the SDC Browser From Custom Rules                 | 2-3<br>2-3<br>2-3<br>2-3<br>2-3<br>2-3 |
|    | Creating and Using User-Defined Rules.  Creating a Tcl Rule-Checking Procedure.  Registering a User-Defined Rule.  Using User-Defined Rules.  Viewing Violations of User-Defined Rules  User-Defined Rule Example | 2-3<br>2-3<br>2-3<br>2-4<br>2-4        |
|    | Rule-Related Commands                                                                                                                                                                                             | 2-4                                    |
| 3. | Additional Analysis Features                                                                                                                                                                                      |                                        |
|    | Analyzing Timing Paths Using analyze_paths                                                                                                                                                                        | 3.<br>3.<br>3.<br>3.                   |
|    | Analyzing Unclocked Pins Using analyze_unclocked_pins                                                                                                                                                             | 3-<br>3-                               |
|    | Analyzing Clock Networks Using analyze_clock_networks Output Reports for the analyze_clock_networks Command                                                                                                       | 3-1<br>3-1                             |
|    | Analyzing Case and Constant Propagation Using report_case_details                                                                                                                                                 | 3-1                                    |
|    | Analyzing Clock Interactions Using report_clock_crossing                                                                                                                                                          | 3-1                                    |
|    | Analyzing Constraint Coverage Using report_analysis_coverage                                                                                                                                                      | 3-1<br>3-1<br>3-1<br>3-1               |
|    | Analyzing Redundant and Dominant Constraints Using report_exceptions                                                                                                                                              | 3-2                                    |

|    | Exception Reporting Overview                           | 3-20         |
|----|--------------------------------------------------------|--------------|
|    | Using report_exceptions                                | 3-21         |
|    | Narrowing Down report_exceptions Reports               | 3-22         |
|    | Reporting Ignored Exceptions                           | 3-22<br>3-23 |
|    | Reporting Dominant Exceptions                          | 3-23         |
|    | Reporting Definition Exceptions for ignored Exceptions | 0 24         |
| 4. | Graphical User Interface                               |              |
|    | Using the GUI                                          | 4-3          |
|    | PrimeTime GCA Window                                   | 4-3          |
|    | Manipulating Windows                                   | 4-4          |
|    | Window Types                                           | 4-6          |
|    | Toolbars                                               | 4-7          |
|    | Menu Commands                                          | 4-8          |
|    | User Message Browser                                   | 4-8          |
|    | Violation Browser                                      | 4-9          |
|    | Violation Browser Overview                             | 4-9          |
|    | Guidelines for Navigating in the Violation Browser     | 4-11         |
|    | Block-to-Top Violation Browser                         | 4-12         |
|    | SDC-to-SDC Violation Browser                           | 4-12         |
|    | Waiver Configuration Dialog Box                        | 4-12         |
|    | Information Pane                                       | 4-14         |
|    | Console                                                | 4-14         |
|    | Online Help                                            | 4-14         |
|    | SDC View                                               | 4-15         |
|    | Hierarchy Browser and Schematic View                   | 4-16         |
|    | Path Schematic                                         | 4-17         |
|    | Creating a Schematic                                   | 4-18         |
|    | Select By Name Toolbar                                 | 4-19         |
|    | Properties Dialog Box                                  | 4-21         |
|    | Schematic Display Options                              | 4-22         |

| 5. | Comparing Block- and Top-Level Constraints                                                                                                            |                                     |
|----|-------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|
|    | Overview of Hierarchical Constraint Comparison                                                                                                        | 5-3                                 |
|    | Methodology                                                                                                                                           | 5-4<br>5-4<br>5-4                   |
|    | Checking Block and Top Constraints in the GUI.  Built-In Block-to-Top Rules                                                                           | 5-5<br>5-5<br>5-6<br>5-6            |
|    | Constraint Comparison Example                                                                                                                         | 5-8                                 |
|    | Checking Block Versus Top Consistency  Clock Checks  Boundary Condition Checks  Exception Checks  Case Settings Checks  Miscellaneous Settings Checks | 5-9<br>5-10<br>5-10<br>5-11<br>5-11 |
|    | Checking Multiple Scenarios                                                                                                                           | 5-11                                |
|    | Checking Multiple Instances of One Block                                                                                                              | 5-12                                |
|    | Creating Waivers                                                                                                                                      | 5-12<br>5-12                        |
| 6. | Comparing Two Sets of Design Constraints                                                                                                              | 0 12                                |
|    | Constraint Set Comparison Overview                                                                                                                    | 6-2                                 |
|    | Methodology                                                                                                                                           | 6-3                                 |
|    | SDC-to-SDC Violation Browser                                                                                                                          | 6-4                                 |
|    | Managing Rules and Violations When Comparing Constraint Sets                                                                                          | 6-6                                 |
|    | Creating Waivers                                                                                                                                      | 6-6                                 |
|    | Text Reports                                                                                                                                          | 6-6                                 |
| Ap | pendix A. Tutorial                                                                                                                                    |                                     |
|    | Overview of the PrimeTime GCA Tool                                                                                                                    | A-2                                 |

Contents ix

| About the Tutorial Design                  | A-4                          |
|--------------------------------------------|------------------------------|
| Starting the PrimeTime GCA Tool            | A-6                          |
| Analyzing the ChipLevel Design             | A-7                          |
| Debugging Constraint Problems              | A-10<br>A-11<br>A-18<br>A-23 |
| Ending and Restarting the Tutorial Session | A-26                         |

Contents x

## Preface

This preface includes the following sections:

- About This User Guide
- Customer Support

#### **About This User Guide**

PrimeTime GCA is a gate-level tool for constraint analysis and debugging of full-chip or block-level netlists. This document describes how you can use PrimeTime GCA to debug constraint problems found in Synopsys tools such as the Design Compiler, IC Compiler, and PrimeTime tools.

#### **Audience**

This document has been developed for designers who are

- Responsible for constraint development, analysis, or editing
- Familiar with the Synopsys tools, such as PrimeTime, that use the constraints being debugged by PrimeTime GCA

#### **Related Publications**

For additional information about the PrimeTime GCA tool, see the documentation on the Synopsys SolvNet<sup>®</sup> online support site at the following address:

https://solvnet.synopsys.com/DocsOnWeb

You might also want to see the documentation for the following related Synopsys products:

- PrimeTime<sup>®</sup>
- Design Compiler<sup>®</sup>
- IC Compiler™

#### **Release Notes**

Information about new features, enhancements, changes, known limitations, and resolved Synopsys Technical Action Requests (STARs) is available in the *PrimeTime Suite Release Notes* on the SolvNet site.

To see the *PrimeTime Suite Release Notes*,

- Go to the SolvNet Download Center located at the following address: https://solvnet.synopsys.com/DownloadCenter
- 2. Select PrimeTime Suite, and then select a release in the list that appears.

## **Conventions**

The following conventions are used in Synopsys documentation.

| Convention     | Description                                                                              |
|----------------|------------------------------------------------------------------------------------------|
| Courier        | Indicates syntax, such as write_file.                                                    |
| Courier italic | Indicates a user-defined value in syntax, such as write_file <code>design_list</code> .  |
| Courier bold   | Indicates user input—text you type verbatim—in examples, such as                         |
|                | <pre>prompt&gt; write_file top</pre>                                                     |
| []             | Denotes optional arguments in syntax, such as write_file [-format fmt]                   |
|                | Indicates that arguments can be repeated as many times as needed, such as pin1 pin2 pinN |
|                | Indicates a choice among alternatives, such as low   medium   high                       |
| Ctrl+C         | Indicates a keyboard combination, such as holding down the Ctrl key and pressing C.      |
| \              | Indicates a continuation of a command line.                                              |
| 1              | Indicates levels of directory structure.                                                 |
| Edit > Copy    | Indicates a path to a menu command, such as opening the Edit menu and choosing Copy.     |

## **Customer Support**

Customer support is available through SolvNet online customer support and through contacting the Synopsys Technical Support Center.

#### **Accessing SolvNet**

The SolvNet site includes a knowledge base of technical articles and answers to frequently asked questions about Synopsys tools. The SolvNet site also gives you access to a wide range of Synopsys online services including software downloads, documentation, and technical support.

To access the SolvNet site, go to the following address:

https://solvnet.synopsys.com

If prompted, enter your user name and password. If you do not have a Synopsys user name and password, follow the instructions to sign up for an account.

If you need help using the SolvNet site, click HELP in the top-right menu bar.

#### **Contacting the Synopsys Technical Support Center**

If you have problems, questions, or suggestions, you can contact the Synopsys Technical Support Center in the following ways:

- Open a support case to your local support center online by signing in to the SolvNet site at https://solvnet.synopsys.com, clicking Support, and then clicking "Open A Support Case."
- Send an e-mail message to your local support center.
  - E-mail support\_center@synopsys.com from within North America.
  - Find other local support center e-mail addresses at http://www.synopsys.com/Support/GlobalSupportCenters/Pages
- Telephone your local support center.
  - o Call (800) 245-8005 from within North America.
  - Find other local support center telephone numbers at http://www.synopsys.com/Support/GlobalSupportCenters/Pages

# 1

## PrimeTime GCA Overview

The PrimeTime GCA tool is a tool for constraint analysis and debugging of full-chip or block-level designs. Design analysis, based on rule checking, identifies many types of potential constraint problems. This includes constraints that are missing, invalid, unnecessary, inefficient, or conflicting. The PrimeTime GCA tool provides a very comprehensive and intuitive graphical user interface (GUI) where further debugging can be performed if needed. The individual violations in the design can be accessed through a violation browser, which provides suggestions about how to identify the root cause of a constraint problem and how to fix the problem.

This chapter describes the PrimeTime GCA startup in the following sections:

- Constraints in the Design Flow
- PrimeTime GCA Debugging Features
- Analysis and Debugging Methodology
- Starting a PrimeTime GCA Session
- Reading the Design
- Reading Designs With Incomplete or Mismatched Netlists
- Saving and Restoring Sessions
- Using the Shell Interface
- Using Threaded Multicore Analysis

## **Constraints in the Design Flow**

Correct and complete constraints are essential for timing-driven design implementation steps such as logic synthesis, placement, and routing. Constraints describe the operating environment and other information essential for valid static timing analysis, whether the analysis is stand alone or embedded in an optimization tool. Timing constraints are typically specified as Synopsys Design Constraints (SDC) format files or as more general Tcl scripts. Incorrect or incomplete constraints can lead to wasted design iterations or even silicon failure. Designers can minimize risk and improve productivity by finding and fixing constraint problems as early as possible.

The PrimeTime GCA tool analyzes constraints at the gate level to determine where and how clock signals, data signals, and constants propagate through the design. Constraints are often changed at various steps. For example, pre-layout constraints can be modified to obtain constraints for placement, clock tree synthesis, routing, and chip assembly. Whenever the constraints are created or modified, they should be analyzed for correctness and consistency.

The PrimeTime GCA tool is a standalone tool that analyzes a design and its associated constraints for correctness, completeness, and consistency. You read in and link a top-level or block-level design in Verilog format and apply the constraints using the same SDC commands as you would in the Design Compiler or PrimeTime tools. The PrimeTime GCA tool applies the SDC constraints and ignores any tool-specific, non-SDC commands in the constraint script.

After you read, link, and constrain the design, you can apply one or more of the PrimeTime GCA commands to analyze the design. The first step is to run the <code>analyze\_design</code> command, which checks the design and its constraints and generates a summary report that you view in a violation browser.

The violation browser is a GUI tool that makes it easy to view and examine the causes of potential errors in the design and its constraints. From the summary list, you can click a particular violation to get more detailed information about that violation. From the detailed violation report, you can click links to find the corresponding constraint command in the SDC script, to view the relevant part of the schematic, or to get suggestions for fixing the violation.

The following types of violations are detected:

- Incorrect capacitance values
- Incorrectly specified clocks
- Incorrectly specified generated clocks
- Incorrectly specified clock latency and transition times
- Incorrect or missing driving cells

- Incorrectly specified timing exceptions
- Incorrectly specified input and output delays
- Netlist problems such as conflicting drivers
- Conflicting case analysis values

To get more detailed information about the source of a problem, additional commands are available: analyze\_paths, analyze\_clock\_networks, analyze\_unclocked\_pins, and report\_case\_details. These commands can help you fix problems such as blocked timing paths and missing clock definitions. The report\_analysis\_coverage, report\_exceptions, and compare\_block\_to\_top commands can help you debug multi-scenario constraints, multiple timing exceptions, and conflicting constraints in hierarchical designs.

## **PrimeTime GCA Debugging Features**

The PrimeTime GCA tool has numerous unique capabilities. Some of the important features of the tool include:

- A set of rules that covers a broad set of potential problems with constraints
- Support for user-defined rules
- Ability to analyze multiple scenarios, such as operating modes, in a single process
- Capacity and performance to efficiently analyze designs containing many millions of cell instances
- Powerful diagnostics and detailed analysis commands that help users find the root cause of reported problems and understand the impact of constraints
- A rich set of collection commands and object attributes that are provided to enable debugging and custom scripting
- Rule checkers that are fully compliant with SDC version 1.9 to identify syntax errors for invalid objects
- An interactive, Tcl-based shell that supports most SDC commands as well as loops, variables, conditional constructs, and collections
- GUI output that is easy to understand and interpret. Most constraint references include detailed information such as the source file name and line number where the constraint was defined
- Excellent consistency with PrimeTime and other Synopsys tools. This includes constraint interpretation, propagation of clocks, signals and constants, user interface, and more

## **Analysis and Debugging Methodology**

The PrimeTime GCA tool accepts the following input data:

- · Verilog netlists
- · Cell libraries in Synopsys .db format
- Design constraints in SDC or PrimeTime Tcl format
- Tool control scripts in Tcl format

The PrimeTime GCA tool produces the following output data:

- Text reports
- Query commands and object attributes for interactive debugging, custom reporting, or conditional scripting

The steps in a typical PrimeTime GCA constraint analysis flow are as follows:

1. Start the PrimeTime GCA tool by entering gca\_shell at a UNIX prompt.

See "Starting a Session" on page 1-6 for more information.

2. Read in your design using the following commands:

```
set_app_var search_path ...
set_app_var link_path ...
read_verilog ...
```

See "Reading the Design" on page 1-8 for more information.

3. Link the design using the following commands:

```
current_design design_name
link design
```

4. Apply constraints for each scenario.

For Tcl scripts, use the source constraint\_file command.

For SDC commands, use the read\_sdc constraint\_file command.

See Chapter 2, "Rule Checking" for more information about supported constraints.

5. Analyze your design using the following command:

```
analyze_design
```

See Chapter 2, "Rule Checking" for more information.

6. Diagnose problems.

You can diagnose issues with a set of dedicated commands.

See "Additional Analysis Features" in Chapter 3 for more information.

7. Repeat the analysis and diagnosis steps as needed.

Figure 1-1 shows a typical flow for constraint analysis.

Figure 1-1 Typical PrimeTime GCA Flow



## Starting a PrimeTime GCA Session

PrimeTime GCA is a GUI-driven tool that runs under the Linux operating system. Before you can use the PrimeTime GCA tool, the software must be installed and licensed at your site. For information about installation and licensing, see the documentation that comes with the software release.

This section covers the following topics:

- Starting a Session
- License
- Setup Files
- Command Log File

#### **Starting a Session**

The PrimeTime GCA executable is called gca\_shell. To start the tool, enter the following at the operating system prompt:

```
% gca_shell
```

The PrimeTime GCA tool automatically checks out a license, starts the GUI, and displays the initial message and the gca\_shell prompt, similar to the following message.

```
PrimeTime (R) GCA
Version ... for RHEL64 -- ...
Copyright (c) 1988-2014 by Synopsys, Inc
ALL RIGHTS RESERVED
This program is proprietary and confidential ...
gca_shell>
```

If the PrimeTime GCA tool fails to start, verify that

- The PrimeTime GCA tool is correctly installed
- The PrimeTime installation path is included in your path definition
- The Synopsys license server is running
- Your Synopsys license key file is available and current, and that it includes a PrimeTime GCA license

If you need assistance, ask your system administrator or consult the installation and licensing documentation.

To end a PrimeTime GCA session, enter the quit or exit command at the PrimeTime GCA prompt:

```
gca_shell> exit
Maximum memory usage for this session: 0.72 MB
CPU usage for this session: 0 seconds
Diagnostics summary: 2 errors
Thank you for using gca_shell!
%
```

#### License

You need a PrimeTime GCA license to start <code>gca\_shell</code>. The PrimeTime GCA tool automatically checks out a license when you start the tool. When you exit the PrimeTime GCA tool, the license is automatically checked in, allowing others at your site to use it. In addition, the PrimeTime GCA tool requires that you have a PrimeTime license available on the same server. The PrimeTime license is not checked out, but the license must be present for the PrimeTime GCA tool to start.

#### **Setup Files**

Each time you start a PrimeTime GCA session, the tool runs the commands contained in a set of setup files. You can put commands into a setup file to set variables, to specify the design environment, and to select your preferred working options.

The name of each setup file is .synopsys\_gca.setup. The tool checks for the presence of the file in the following directories:

- 1. The Synopsys installation setup directory at admin/setup. For example, if the installation directory is /usr/synopsys, the setup file name is /usr/synopsys/admin/setup/.synopsys\_gca.setup.
- 2. Your home directory.
- 3. The current working directory from which you started the tool.

If more than one of these directories contains a .synopsys\_gca.setup file, the files are executed in the order shown previously: first in the Synopsys setup directory, then in your home directory, and finally in the current working directory. Typically, the file in the Synopsys setup directory contains setup information for all users at your site; the one in your home directory sets your personal preferred working configuration; and the one in your current working directory sets the environment for the current project.

To suppress execution of any .synopsys\_gca.setup files, use the  $-no\_init$  option when you start the tool.

### **Command Log File**

The PrimeTime GCA tool saves the session history in a file called the command log file. This file contains all the commands executed during the session and serves as a record of your work. You can repeat the whole session later by running the file as a script using the source command.

The PrimeTime GCA tool creates the log file in the current working directory and names it gca\_shell\_command.log. Any existing log file with the same name is overwritten. Before you start a new PrimeTime GCA session, be sure to rename any log file that you want to keep.

You can specify a different name for the command log file by setting the sh\_command\_log\_file variable in your setup file. You cannot change this variable during a working session.

## **Reading the Design**

The first step in the PrimeTime GCA methodology is to read in the gate-level design description and associated technology library information. Use the read\_verilog command to read in your designs. After you read in a set of design files, use the link\_design command to resolve all references between the design and the timing library.

You can set variables with the <code>set\_app\_var</code> command in the PrimeTime GCA tool. The <code>search\_path</code> variable specifies a list of directories from which to search the design and library files so that you do not need to specify a full path each time you read in a file. The <code>link\_path</code> variable specifies where and in what order the PrimeTime GCA tool looks for design files and library files for linking the design. For example:

```
gca_shell> set_app_var search_path ". /u/proj/design /u/proj/lib"
gca_shell> set_app_var link_path "* STDLIB.db"
```

The tool searches for design and library files in the current directory, then the "/u/proj/design" directory, and lastly the "/u/proj/lib" directory. The "\*" entry in the link path means to first search through all designs loaded into memory for library elements.

## **Reading Designs With Incomplete or Mismatched Netlists**

During early design development, design data is updated often. For example, a block recently updated by a block-level designer might have fewer pins than the same block that was used by a top-level designer. This causes a design mismatch. To link designs with incomplete or mismatched netlists, set the <code>link\_allow\_design\_mismatch</code> variable to true. The default is false. When mismatched pins, ports, cells, or nets are linked, the tool issues DMM warning messages.

If an object is affected by a mismatch, the <code>is\_design\_mismatch</code> attribute of the object is set to true. The default is false. The <code>is\_design\_mismatch</code> attribute is viewable in the Properties dialog box in the GUI.

When the link\_allow\_design\_mismatch variable is true, the tool links designs with the following types of netlist problems:

- Pins exist in higher-level hierarchies that do not exist at lower-level hierarchies

  If the higher-level hierarchies have pins that do not exist at the lower level, these extra
  pins are ignored and do not exist in the linked netlist. Nets connected to unconnected
  higher-level pins are left dangling. Constraints are not applied on these pins.
  - The PrimeTime GCA tool also links netlists with anchor cells inserted on the dangling nets. In this case, constraints related to mismatched pins in the in-memory linked design are preserved.
- The tool ignores extra bits on the bus. If the width of a bus varies for different hierarchical blocks, the bits of the bus are connected beginning with the least significant bits. If the lower-level block has additional bus bits not present in the next higher level, the bits are unconnected. If the higher-level block has additional bits that are not present in the lower-level block, the pins are ignored.
- Library and netlist cells contain different power and ground (PG) information

  If there is no PG pin information in the library, but the information is in the netlist, then the mismatch is treated as if pins exist in higher level hierarchies of the design, but not at the lower level.
- Cells missing from the library
  - By default, the linker automatically creates black boxes for unresolved references, which enables the tool to continue linking. The tool issues a LNK-005 message for this condition.

When the link\_allow\_design\_mismatch variable is set to true, the tool issues a DMM-905 message for unresolved references and continues linking.

To view the mismatches located while linking a design, use the report\_design\_mismatch command. Example 1-1 shows a report example.

#### Example 1-1 Reporting Mismatches

gca\_shell> report\_design\_mismatch

Report : design\_mismatch

Design : top

| ******  | *****  | *****      | *****   |         |                                                                                                                                                                                                        |
|---------|--------|------------|---------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Message | Design | Object     | Type    | Count   | Mismatch Description                                                                                                                                                                                   |
| DMM-038 | design | object     | type    | 1       | Pin "%s" of cell "%s" of reference "%s" in design "%s" shows inconsistency between master and instantiation because %s. Ignoring this pin.                                                             |
|         | top    | u_block/re | set pin | 1 of 1  | Pin "reset" of cell "u_block" of reference "top" in design "block" shows inconsistency between master and instantiation becuase it does not exist in the reference reference block. Ignoring this pin. |
| Message | Design | Object     | Type    | Count   | Mismatch Description                                                                                                                                                                                   |
| DMM-905 | design | object     | type    | 48      | Cannot find the design '%s' in design libraries.                                                                                                                                                       |
|         | top    | BUFFD1     | design  | 1 of 48 | 3 Cannot find the design 'BUFFD1' in design libraries.                                                                                                                                                 |
|         | top    | BUFFD1     | design  | 2 of 48 | _                                                                                                                                                                                                      |
|         | top    | BUFFD1     | design  | 3 of 48 |                                                                                                                                                                                                        |
|         | top    | BUFFD1     | design  | 4 of 48 |                                                                                                                                                                                                        |
|         | top    | BUFFD1     | design  | 5 of 48 | _                                                                                                                                                                                                      |
|         | top    | BUFFD1     | design  | 6 of 48 | 9                                                                                                                                                                                                      |
|         | top    | BUFFD1     | design  | 7 of 48 |                                                                                                                                                                                                        |
|         | top    | BUFFD1     | design  | 8 of 48 | _                                                                                                                                                                                                      |
|         | top    | BUFFD1     | design  | 9 of 48 | 9                                                                                                                                                                                                      |
|         | top    | BUFFD1     | design  | 10 of 4 | =                                                                                                                                                                                                      |
|         | top    | BUFFD1     | design  | 11 of 4 | _                                                                                                                                                                                                      |
|         | top    | BUFFD1     | design  | 12 of 4 |                                                                                                                                                                                                        |
|         | top    | BUFFD1     | design  | 13 of 4 | _                                                                                                                                                                                                      |
|         | top    | BUFFD1     | design  | 14 of 4 | =                                                                                                                                                                                                      |
|         | top    | BUFFD1     | design  | 15 of 4 | _                                                                                                                                                                                                      |
|         | top    | BUFFD1     | design  | 16 of 4 |                                                                                                                                                                                                        |

| to | qo | BUFFD1 | design | 17 of 48 | Cannot find the design 'BUFI | FD1' |
|----|----|--------|--------|----------|------------------------------|------|
|    |    |        |        |          | in design libraries.         |      |
| t  | qo | BUFFD1 | design | 18 of 48 | Cannot find the design 'BUFI | FD1' |
|    |    |        |        |          | in design libraries.         |      |
| to | p  | BUFFD1 | design | 19 of 48 | Cannot find the design 'BUFI | FD1' |
|    |    |        |        |          | in design libraries.         |      |
| to | p  | BUFFD1 | design | 20 of 48 | Cannot find the design 'BUFI | FD1' |
|    |    |        |        |          | in design libraries.         |      |

Information: Reaching the message display limit of report\_design\_mismatch. (UIC-063)

## **Saving and Restoring Sessions**

The save\_session and restore\_session commands allow you to save the current state of a session and restore the same session later. Using the restore\_session command takes you to the same point in the analysis by using only a small fraction of the original runtime. This command removes any existing design data and library data in memory before it restores the saved session.

A saved and restored session retains the following information:

- Libraries
- Netlists
- Constraints
- Results of the analyze\_design, compare\_block\_to\_top and compare\_constraints commands
- Application variables, simple Tcl variables, and netlist collections
- User-defined rules, violation waivers, and rule sets

The platforms used for saving and restoring the session can be different but the version of the tool must be the same.

You must specify a session directory name when you save or restore a session. For example,

```
gca_shell> save_session my_session1A
...
gca_shell> restore_session my_session1A
```

The session is saved in a new subdirectory created in the current directory.

## **Using the Shell Interface**

The PrimeTime GCA command-line editor allows you to work interactively with <code>gca\_shell</code> by using key sequences, much as you would work in a UNIX shell. The command-line editor supports the gcatcl command language. The PrimeTime GCA tool has the same Tcl command-line interface as the Design Compiler, IC Compiler, and PrimeTime tools.

For more information about the shell interface, see the following sections:

- Changing the Settings of the Command-Line Editor
- Listing Key Mappings
- Setting the Key Bindings
- Navigating the Command Line
- Completing Commands, Variables, and File Names
- Searching the Command History

## **Changing the Settings of the Command-Line Editor**

The command-line editor is enabled by default. You can disable the command-line feature by setting the sh\_enable\_line\_editing variable to false in the .synopsys\_gca.setup file. You can use the set\_cle\_options command to change the default settings. Use options to this command as described in Table 1-1:

Table 1-1 Using the set\_cle\_options Command Options

| To do this                                           | Use this option  |
|------------------------------------------------------|------------------|
| Set the key bindings (default is emacs editing mode) | -mode vi   emacs |
| Set the terminal beep (default is off)               | -beep on   off   |
| Specify default settings                             | -default         |

If you enter the set\_cle\_options command without any options, the current settings are displayed.

## **Listing Key Mappings**

The command-line editor allows you to access any of the last 1000 commands by using a combination of keys. In addition, you can manipulate text on the command line and cut and paste text. Cutting text deletes text from the current line and saves it for later use. Pasting text reinserts text into the line.

These features are available in both vi and emacs mode.

#### Note:

In the key mappings displayed when you use the sh\_list\_key\_bindings command, the text Ctrl-K is the character that results when you hold down the Ctrl key and press k.

Meta-K is the character that results when you hold down the meta key and press k. On many keyboards, the meta key is labeled Alt. On keyboards with two Alt keys, the one on the left of the Space bar is generally set as the meta key. The Alt key on the right of the Space bar might also be configured as the meta key or some other modifier, such as Compose, which is used to enter accented characters.

If your keyboard does not have a meta or Alt key or any other key configured as a meta key, press Esc followed by the k key (for meta-K). This is known as "metafying" the k key.

#### **Setting the Key Bindings**

By default, the key bindings are set to emacs editing mode. To change the key bindings to vi mode, use the <code>-mode</code> option of the <code>set\_cle\_options</code> command. You can also use the <code>sh\_line\_editing\_mode</code> variable to change the key bindings to vi mode. You can set this variable either in the .synopsys\_gca.setup file or at the shell prompt.

#### **Examples**

```
gca_shell> set_cle_options -mode emacs
Information: Command line editor mode is set to emacs
successfully. (CLE-01)

gca_shell> set sh_line_editing_mode vi
Information: Command line editor mode is set to vi
successfully. (CLE-01)
vi

gca_shell> set sh_line_editing_mode abc
Error: Command line editor mode cannot be set to 'abc'.
Proceeding with vi mode. (CLE-02)
vi
```

### **Navigating the Command Line**

Use the keys listed in Table 1-2 to navigate the command line in both vi and emacs mode.

Table 1-2 Command-Line Navigation Keys

| Key   | Action                                            |
|-------|---------------------------------------------------|
| Down  | Moves the cursor down to the next command         |
| Up    | Moves the cursor up to the previous command       |
| Left  | Moves the cursor to the previous character        |
| Right | Moves the cursor to the next character            |
| Home  | Moves the cursor to the start of the current line |
| End   | Moves the cursor to the end of the line           |
|       |                                                   |

## **Completing Commands, Variables, and File Names**

You can press the Tab key to complete commands automatically, including nested commands and their options, variables, and file names. Additionally, you can use the Tab key to automatically complete aliases (short forms for the commands you commonly use, defined with the alias command). When removing alias definitions by using the unalias command, you can use the command completion feature to list alias definitions.

In all these cases, the results are sorted alphabetically. If the command-line editor cannot find a matching string, it lists all closely matching strings.

Table 1-3 lists the results of pressing the Tab key within different contexts.

Table 1-3 Result of Pressing the Tab Key Within Different Contexts

| Context                                 | Action taken by the command-line editor |
|-----------------------------------------|-----------------------------------------|
| Command is not entered fully            | Completes the command                   |
| Command is followed by a hyphen ( - )   | Completes the command argument          |
| After a > or   command                  | Completes the file name                 |
| After a set, unset, or printvar command | Completes the variable                  |
| After a dollar sign (\$)                | Completes the variable                  |

Table 1-3 Result of Pressing the Tab Key Within Different Contexts (Continued)

| Context                | Action taken by the command-line editor |  |
|------------------------|-----------------------------------------|--|
| After the help command | Completes the command                   |  |
| After the man command  | Completes the command or variable       |  |
| In all other contexts  | Completes file names                    |  |

#### **Searching the Command History**

The command-line editor provides an incremental search capability. You can search the command history in both vi and emacs mode by pressing Ctrl+R. A secondary prompt appears below the command prompt. The command-line editor searches the history as you enter each character of the search string and displays the first matching command. You can continue to add characters to the search string if the matching command is not the one you are searching for. As long as the search string is valid, a colon (:) appears in the secondary search prompt; otherwise a question mark (?) appears in the secondary search prompt and the command-line editor retains the last successful match on the prompt. After you find the command that you are searching for, you can press the Return key to run the command.

### **Using Threaded Multicore Analysis**

Threaded multicore analysis enables the PrimeTime GCA tool to improve performance by running multiple threads on the cores available on that server. Threaded analysis is enabled by default, with up to four cores that can be used for each license. When using threaded multicore analysis, the tool executes many time-consuming algorithms in parallel to yield a faster run without requiring any script changes.

The following commands use threaded multicore technology:

- compare\_block\_to\_top
- compare\_constraints
- save\_session

You control the number of cores the tool uses by setting the <code>-max\_cores</code> option of the <code>set\_host\_options</code> command. You can set this option to 1 if only a single core is expected to be used. A number higher than 4 requires more then one license. For example, if the <code>-max\_cores</code> option is set from 5 and 8, two licenses are used.

In addition to the number of cores specified by the <code>set\_host\_options</code> command, the tool gives a warning and limits the used cores to the physical number of cores available on the server. For example, in a dual core server, threads are launched to use only the two available cores.

# 2

## Rule Checking

This chapter describes rule-checking capabilities in the following sections:

- Rules and Violations
- Built-In Rules
- Supported Constraints
- Reporting Constraint Acceptance
- Exception Order of Precedence
- Analyzing a Violation
- Suppressing Violations
- Reporting Rule Violations With the report\_constraint\_analysis Command
- Using Attributes
- Customizing Rules and Reports
- Creating and Using User-Defined Rules
- Rule-Related Commands

#### **Rules and Violations**

The PrimeTime GCA tool checks a loaded, linked, and constrained design for a variety of design-related and constraint-related conditions. Each condition that is checked is called a rule. An occurrence of something in the design that fails to meet a checked condition is called a rule violation. There can be multiple violations of a given rule in different places within the design. A violation can have a severity level of Information, Warning, or Error, depending on the type of rule.

Each rule has a designated code consisting of three or four letters, an underscore, and four digits. For example, the code "CLK\_0003" represents a clock rule, "Generated clock clock\_name is not expanded because it has no clock reaching its master source pin\_name." If a generated clock is defined in the design, but the <code>-source</code> option of the <code>create\_generated\_clock</code> command designates a pin that does not have a clock defined on it, the tool detects and reports this improper constraint specification as a CLK\_0003 violation.

The analyze\_design command checks a standard set of rules. The compare\_block\_to\_top command checks another, different set of standard rules, and the compare\_constraints command checks yet another set of standard rules. You can disable any given rule so that it is not checked. Some rules are disabled by default to save runtime; you can enable these rules when you want them to be checked.

You can skip checking of a particular rule for a given set of conditions, such as checking for a particular block in the design or checking of a particular clock. A specified condition that prevents checking of a rule is called a waiver.

In addition to the standard rules, you can create your own rules to find and report conditions that are important for your design. These are called user-defined rules.

#### **Built-In Rules**

When you start the PrimeTime GCA tool, it automatically loads the set of built-in rules shown in Table 2-1. These rules check your design for potential timing constraint and library-related problems.

Table 2-1 Built-In Rules

| Boundary Conditions | CAP_xxxx – capacitance values |  |
|---------------------|-------------------------------|--|
|                     | DRV_xxxx - drive constraints  |  |
|                     | EXD xxxx – external delays    |  |

Table 2-1 Built-In Rules (Continued)

| Constraints/Exception Analysis | CAS_xxxx – case analysis          |  |
|--------------------------------|-----------------------------------|--|
|                                | EXC_xxxx - timing exceptions      |  |
| Clocks                         | CGR_xxxx - clock groups           |  |
|                                | CLK_xxxx - clock properties       |  |
|                                | CNL_xxxx - network latencies      |  |
|                                | CTR_xxxx - clock transitions      |  |
|                                | CSL_xxxx - clock source latencies |  |
|                                | UNC_xxxx - clock uncertainties    |  |
| General                        | CMP_xxxx – tools compatibility    |  |
|                                | DES_xxxx – design constraints     |  |
|                                | HIER_xxxx - hierarchical          |  |
|                                | LOOP_xxxx – timing loops          |  |
|                                | PRF_xxxx - performance            |  |
|                                | NTL_xxxx - netlists               |  |
|                                | UNT_xxxx – library units          |  |
| ·                              | <u> </u>                          |  |

See the PrimeTime GCA Online Help for detailed rule descriptions.

## **Supported Constraints**

The PrimeTime GCA tool supports all constraints in SDC format and Tcl format.

For more detailed information about SDC, see the *Using the Synopsys Design Constraints Format Application Note*.

For more detailed information about Tcl, see the *Using Tcl With Synopsys Tools* documentation.

The PrimeTime GCA tool supports the source command to read in constraints in Tcl scripting format. Example 2-1 shows a Tcl constraint script fragment. You need to use the source command to load these constraints, as shown in Example 2-2.

#### Example 2-1 Tcl Constraints File constraints.tcl

```
foreach_in_collection i [all_clocks] {
        echo [format "Clock : '%s'" [get_attribute $i full_name]]
        set_clock_uncertainty 1.5 $i
}
...
```

#### Example 2-2 Using the Source Command to Load Tcl Scripted Constraints

```
set_app_var sh_continue_on_error true
set design_dir ./
set MyDesign b_top
current_design $MyDesign
link_design

create_scenario system
create_scenario test

current_scenario system
source constraints.tcl
...
```

The PrimeTime GCA tool supports the read\_sdc command to read constraints in SDC format.

The PrimeTime GCA tool supports multiple scenarios. To create constraints for each scenario, first define the scenarios:

```
create_scenario system
create_scenario myscenario_1
create scenario myscenario 2
```

You can use the script in Example 2-3 to apply both common and scenario-specific Tcl constraints.

#### Example 2-3 Tcl Script for Loading Common and Unique Constraints

```
set all_scenarios "system myscenario_1 myscenario_2"
foreach scenario $all_scenarios {
  create_scenario ${scenario}}
  source ./scripts/common.tcl
  source ./scripts/${scenario}_constraints.tcl
}
```

## **Reporting Constraint Acceptance**

You can use the statistics keyword with the -include option of the report\_constraint\_analysis command to report the constraints accepted for analysis by the tool. By using the statistics keyword, you can quickly see if the constraints are correctly sourced into the PrimeTime GCA tool. Example 2-4 shows the statistics report.

#### Example 2-4 Statistics Report

| Constraint            | Accepted | Rejected | Total |
|-----------------------|----------|----------|-------|
| create_clock          | 7        | 0        | 7     |
| set_clock_uncertainty | 1        | 0        | 1     |
| set_input_delay       | 6        | 0        | 6     |
| set_output_delay      | 6        | 0        | 6     |
| 1                     |          |          |       |

#### **Exception Order of Precedence**

If different timing exception commands are in conflict for a particular path, the exception the tool uses for that path depends on the exception types or the path specification methods used in the conflicting commands. A set of rules establishes the order of priority for different exception-setting situations.

Note that the tool applies the exception precedence rules independently on each path (not each command). For example, suppose that you use the following commands:

```
gca_shell> set_max_delay -from A 5.1
gca_shell> set_false_path -to B
```

The set\_false\_path command has priority over the set\_max\_delay command, so any paths that begin at A and end at B are false paths. However, the set\_max\_delay command still applies to paths that begin at A but do not end at B.

### **Exception Type Priority**

The following pairs of timing exception types are not considered to be in conflict, so both settings can be valid for a path:

- Two set\_false\_path command settings
- set\_min\_delay and set\_max\_delay command settings
- set multicycle path -setup and -hold command and option settings

In case of conflicting exceptions for a particular path, the timing exception types have the following order of priority, from highest to lowest:

```
    set_false_path
    set_max_delay and set_min_delay
    set_multicycle_path
```

For example, if you declare a path to be false and also set its maximum delay to some value, the false path declaration has priority. The maximum delay setting is ignored. You can list ignored timing exceptions by using the report\_exceptions -ignored command.

## **Path Specification Priority**

If you apply the same type of timing exception using commands with different path specifications, the more specific command has priority over the more general one. Exceptions of any type on more specific objects, such as pins or ports, take precedence over exceptions applied to more general objects, such as clocks. For example,

The first command sets the maximum delay of all paths starting from CLK1. However, the second command is more specific, so it overrides the first command for paths starting at CLK1 and ending at CLK2. The remaining paths starting from CLK1 are still controlled by the first command.

The various -from and -to path specification methods have the following order of priority, from highest to lowest:

```
    -from pin, -rise_from pin, -fall_from pin
    -to pin, -rise_to pin, -fall_to pin
    -through, -rise_through, -fall_through
```

- 4. -from clock, -rise\_from clock, -fall\_from clock
- 5. -to clock, -rise\_to clock, -fall\_to clock

Use the preceding list to determine which of two conflicting timing exception commands has priority (for example, two set\_max\_delay commands). Starting from the top of the list:

- 1. A command containing -from pin, -rise\_from pin, or -fall\_from pin has priority over a command that does not contain -from pin, -rise\_from pin, or -fall\_from pin.
- 2. A command containing -to pin, -rise\_to pin, or -fall\_to pin has priority over a command that does not contain -to pin, -rise\_to pin, or -fall\_to pin. And, so on down the list until the priority is resolved.

Here are some possible path specification combinations, listed in order of priority from highest to lowest, according to the preceding priority rules:

- 1. -from pin -to pin
- 2. -from pin -to clock
- 3. -from pin
- 4. -from clock -to pin
- **5.** -to pin
- 6. -from clock -to clock
- 7. -from clock
- 8. -to clock

#### **Analyzing a Violation**

You can debug constraint problems by using the GUI. In the violation browser window, select the violation you want to analyze, and view the details of the violation that are shown in the information pane. Figure 2-1 and Figure 2-2 show the violation tree and the violation details in the information pane.



Figure 2-1 Debugging Example - Violation Browser Provides Access to Violation Details

Figure 2-2 labels the various hyperlinks that you can click to access the SDC file and the relevant exception or command.



Figure 2-2 Debugging Example - Information Pane Links to Violation Details

Figure 2-3 shows the relevant schematic area of the problem constraint. The schematic is accessed from the schematic link in the information pane.



Figure 2-3 Schematic Viewer Shows Violation Circuit Path

To help debug constraint problems, you can view clock and case annotations in the schematic view using the Pin annotation list, as shown in Figure 2-4. The information related to a violation is displayed by default.

Figure 2-4 Schematic Viewer With Full Violation Context



The Pin annotation list is expanded to provide a visualization of any of the annotations in the schematic, as shown in Figure 2-5.

Figure 2-5 Schematic Viewer With Complete Pin Annotation List



If further debugging is required, use the Debugging Help link, the Fix Suggestion link, or investigate the constraint in the SDC file by selecting the source file link in the Violation Details section of the information pane. In addition to those sources of help, you can consult the rule reference for this violation in the online Help.

### **Suppressing Violations**

The PrimeTime GCA tool allows you to suppress rule violations. You can either disable a rule completely or suppress a specific instance of a rule violation, also known as waiving a violation. For example, you might not want the PrimeTime GCA tool to check if your design violates the capacitance-related rules; in this case you would disable the CAP\_xxxx rules. As another example, you might want the PrimeTime GCA tool to analyze your design for capacitance rule violations on all but one output port; in this case you would waive violations of the CAP\_xxxx rules on the specific output port.

The PrimeTime GCA tool includes commands for creating, reporting, removing, and writing out waivers. The GUI allows you to easily create and remove waivers.

Violation suppression is discussed in the following sections:

- Overview of Violation Suppression Flow
- Disabling Rules
- Waiving Specific Violations of a Rule
- Using the create\_waiver Command
- Creating Instance-Level Waivers
- Usage Guidelines
- Modifying Waivers
- Reporting Waivers
- Removing Waivers
- Writing Waivers to a File

#### **Overview of Violation Suppression Flow**

The violation suppression usage model is shown in Figure 2-6.

Figure 2-6 Violation Suppression Usage Model



As shown in Figure 2-6, you can suppress violations either before or after running the analyze\_design command. If you suppress a violation after an analysis, the violation browser shows the violation marked it with a special icon to indicate that it has been suppressed. If you suppress a violation before analysis, a rule that has been disabled completely is omitted entirely from the report, whereas a rule violation that has been waived for certain instances is still reported, but shown with the special icon.

If a violation is already listed in the violation browser, its status is immediately updated when you waive it. This allows you to see the impact of the violation suppression on the current set of violations. The next time you run the <code>analyze\_design</code> command, the suppressed violations are listed with a special icon in the violation browser.

### **Disabling Rules**

If you do not want the PrimeTime GCA tool to check for violations of a rule, you can disable the rule by using the violation browser, the Waiver Configuration dialog box, or the disable rule command.

To disable a rule using the violation browser,

- 1. Right-click the rule you want to disable.
- 2. Choose Disable rule.

When you choose Disable rule, the PrimeTime GCA tool automatically generates the disable\_rule command to disable the selected rule. The disabled rule has a disabled icon next to it in the violation browser.

To disable a rule using the Waiver Configuration dialog box,

- Choose Design > Waiver Configuration.
   The Waiver Configuration dialog box appears, as shown in Figure 2-7.
- 2. Uncheck the box next to the rule you want to disable.

The rule is not checked or reported the next time you run the <code>analyze\_design</code> command.

For information about disabling rules and reporting disabled rules, see "Suppressing Violations" on page 2-11 and "Reporting Waivers" on page 2-23.

Figure 2-7 Waiver Configuration Dialog Box



#### Waiving Specific Violations of a Rule

You can waive specific violations of a rule by using the violation browser, the Waiver Configuration dialog box, or the <code>create\_waiver</code> command.

To waive a specific violation of a rule with the violation browser,

1. Right-click the violation.

You can select multiple violations. However, the "Undo last waiver" selection cannot undo multiple waivers; it will undo only the last waiver in the group.

2. Choose Waive violation.

The tool generates a <code>create\_waiver</code> command with complete arguments filled in to suppress the selected violation. The waived violation has a "waived" icon next to it in the violation browser, as shown in Figure 2-8.

The waived violation and the icon disappear from the violation browser after you run the analyze\_design command.

Figure 2-8 Waived Violation in the Violation Browser

| ViolationBrowser            | .3 - FUL | L_AD | DER                                                               |
|-----------------------------|----------|------|-------------------------------------------------------------------|
| Scenario Violatic           | Count    | Wais | Description                                                       |
|                             | 1        | 0    | Scenario independent violations                                   |
| ⊕ 🔞 Error                   | 1        | 0    |                                                                   |
| default                     | 13       | 1    | Default scenario violations                                       |
| ₽ 🕴 Error                   | 5        | 1    |                                                                   |
| ₱ <b>©</b> CAP_0001         | 2        | 1    | Output/inout port 'port' has zero or incomplete capacitance value |
| 0 1 of 2                    | 1        | 1    | Output/inout port 'SUM' has zero or incomplete capacitance valu   |
| <b>2</b> of 2 <b>2</b> of 2 | 1        | 0    | Output/inout port 'CARRY' has zero or incomplete capacitance va   |
| <b>■</b> ■ EXD 0012         | 3        | 0    | The input delay at 'object_type' 'object' has zero window for min |
| - <b>Ø</b> 1 of 3           | 1        | 0    | The input delay at 'port' 'A' has zero window for min and max va  |
| - <b>Ø</b> 2 of 3           | 1        | 0    | The input delay at 'port' 'B' has zero window for min and max va  |
| □ <b>Ø</b> 3 of 3           | 1        | 0    | The input delay at 'port' 'PREV_CARRY' has zero window for min a  |
| 🖶 🔼 Warning                 | 8        | 0    |                                                                   |
| - ✓ new                     | 14       | 0    | User defined scenario violations                                  |
| ⊕ 🕴 Error                   | 5        | 0    |                                                                   |
| 🖶 🔼 Warning                 | 9        | 0    |                                                                   |
|                             |          |      |                                                                   |

To waive a specific violation of a rule with the Waiver Configuration dialog box,

1. Choose Design > Waiver Configuration.

The Waiver Configuration dialog box appears.

2. Click "Create waiver."

The Edit Waiver dialog box appears. Figure 2-9 shows the editor window.

3. Enter the waiver specification.

To disable a specific violation of a rule using the create\_waiver command, see the "Using the create\_waiver Command" on page 2-16.

Figure 2-9 Edit Waiver Dialog Box



For more information about disabling rules, see "Suppressing Violations" on page 2-11.

When you set the hide\_waived\_violations variable to false, the Hide Waived Violations command is toggled on the View menu, as shown in Figure 2-10.

Figure 2-10 Hide Waived Violations



### Using the create\_waiver Command

You can create waivers by using the create\_waiver command.

In the create\_waiver command, you can specify multiple -condition and -not\_condition options. A violation is suppressed only if all of the -condition and -not\_condition options are satisfied. You can specify collections of netlist objects with -condition options.

The argument to the <code>-condition</code> or <code>-not\_condition</code> option must be a list consisting of two items: the name of the rule parameter, and a collection of netlist objects or constraints. To create the collection, you need to use a syntax such as <code>[get\_clocks CLK]</code>.

When working with multiple designs, use the <code>-design</code> and <code>-scenario</code> options to assign waivers to specific designs. See the waivers in the following examples:

#### **Example 1**

Waiver using the -condition option

To waive violations of the CLK\_0026 rule on clocks that start with CLK, use the following command:

#### **Example 2**

Waiver using the -not condition option

To waive violations of the CLK\_0026 rule on all clocks except CLK3, use the following command:

### Example 3

Waiver using multiple parameters

The CLK\_0003 rule checks multiple parameters: a clock and a pin.

Figure 2-11 Multiple Parameters

|                | <u> </u>                                                                   |  | _ |
|----------------|----------------------------------------------------------------------------|--|---|
| CLK_0003 error | Generated clock clock is not expanded, it has no clock reaching its master |  |   |
|                | source <i>pin</i> .                                                        |  |   |

To create a waiver for this rule, you can specify conditions for both the clock and the pin. For example, to waive CLK\_0003 violations if the clock is CLK1 or CLK2 and the source pin is not U1/A and not U1/B, use the following command:

#### **Example 4**

Multiple waivers of the same rule

To waive violations of the CLK\_0003 rule if the clock is CLK1 and the source pin is U1/A or the clock is CLK2 and the source pin is U1/B, you need to create two separate waivers, as shown in the following example:

#### Example 5

Waiver using an exception parameter

To waive violations of the EXC\_0001 rule with an exception specified from U1/A to U2/Z and the rise or fall parameter set to rise, use the following command:

```
gca_shell> create_waiver -rule EXC_0001 \
    -condition [list "exception" [get_exceptions -from U1/A -to U2/Z]] \
    -condition [list "rise_or_fall" "rise"]
```

If the rule on which the waiver is applied is scenario-dependent, the waiver is added to current scenario. If the rule is scenario-independent, the waiver applies to scenario-independent checks.

Netlist objects are interpreted with respect to the current instance. For example, the following two sets of commands produce equivalent waivers:

The waiver suppresses violations based on violation parameters that you specify in the waiver conditions. Parameter names can be retrieved using the

```
report rule -parameters rule name command.
```

For example, to report the parameters available for the CLK\_0026 rule, run the following command:

```
gca_shell> report_rule -parameters CLK_0026
**********
Report : rule
Version: ...
Date : ...
**********
Rule Severity Status Message
CLK_0026 warning enabled Clock 'clock' is used as data. One or
                    more sources of the clock fans out to a
                       register data pin or to a constrained
                        primary output or inout port.
CLK_0026 parameters:
Name Value Types
_____
clock
         clock
```

#### Example 6

Creating a waiver for a Block-to-Top (B2T) rule

When you create a waiver for a Block-to-Top rule, you work with two contexts: the TOP design and the BLOCK design. In the condition statement, before you can retrieve an object, you have to define from which context to retrieve. Depending on the violation you are waiving, you might also need to define the parameters in your violation such as "top\_object\_type" and "block\_object\_type." The parameters are listed in the B2T rules which are described in the online Help. The waiver needs to apply to a particular design and scenario pair and an instance of the block.

#### Example 7

Creating a waiver for an SDC-to-SDC rule

When you create a waiver for an SDC-to-SDC rule, you work with two contexts: the first SDC definition and the second SDC definition. In the condition statement, before you can retrieve an object, you have to define from which context to retrieve. You also need to define the parameters in your violation. The parameters are described in the SDC-to-SDC rules which are available in the online Help. The waiver needs to apply to a particular design and scenario pair.

```
gca_shell> create_waiver -rule S2S_DIS_0001 \
    -condition [list "object" [current_design S2S_CLK_0001; get_pins ck2_i2/]] \
    -condition [list "object_type" "pin"] \
    -condition [list "scenario1" "set2"] \
    -condition [list "scenario2" "set1"] \
    -design1 zDesign \
    -scenario1 set1 \
    -design2 zDesign \
    -scenario2 set2
```

You can waive rules for specific cells or design instances by using the GUI or the command line. All related waiver commands, such as remove\_waiver, write\_waiver, and report waiver support this feature.

You can create an instance-level waiver from the hierarchy browser or from the Waiver Configuration dialog box.

### **Creating Instance-Level Waivers**

To create an instance-level waiver from the hierarchy browser,

- 1. Open the hierarchy browser.
  - Select Design > Hierarchy Browser.
- 2. Click the cell instance.
- 3. Right-click the cell instance to open the pop-up menu. See Figure 2-12.
- 4. Choose Waive Instance.

The instance waiver icon is displayed in the violation browser next to all the cell instances waived for that rule. See Figure 2-13.

To create an instance-level waiver from the GUI from the Waiver Configuration dialog box,

1. Open the Waiver Configuration dialog box.

Choose Design > Waiver Configuration.

- 2. Click Instance Waivers. See Figure 2-14.
- Click the Create Waiver button.
   The Edit Waiver Instance dialog box appears. See Figure 2-15.
- 4. Enter your instance waiver details.
- 5. Click the Create button.

Figure 2-12 Using the Hierarchy Browser to Create Instance Waivers



File View Selection Highlight Design Analysis Schematic Window Help \_ B × Wair Count [default:HIER 001 #49] .. Scenario Violations 67 of 67 Schematic Fix Suggestion Online Help ₽ 1 EXC 0004 1 of 1 Violation 49: Hierarchical pin 'u5/clk' has 1 ⊞ / EXD 0001 constraints defined on it. 69 由 / EXD 0002 16 申 / EXD 0003 68 Violation Details □ / HIER 001 49 🕀 🔞 Group 1 32 Constraint Type **Constraint Source** ⊕ 🔼 Group 0 File 16 49 of 49 /remote/us01home14/ml multicycle\_path eehura/000examples/ac UserMessageBrowser.1 ViolationBrowser.1 Hier.1 Execute | Save Contents As ... Log History Options: 🔻 gca\_shell> Select ▼ Cells ▼ 🔉 ▼ Cell u5 **■**▶ Ready

Figure 2-13 Waiver Icon in Violation Browser

Figure 2-14 Waiver Configuration Dialog Box Showing Instance Waivers



Waiver Details
Name: waiver\_11
Comment:
Apply to scenarios:
Conditions: + 
Parameter Objects

1 | Cell | v | u1

Figure 2-15 Creating an Instance Waiver From the Edit Waiver Dialog Box

To create an instance-level waiver from the command line, use the -cells option with the create\_waiver command, as shown in Example 2-5.

In Example 2-5, my\_waiver\_1 is applied to cell U1/U1 and my\_waiver\_2 is applied to cells U1/U2 and U1/U3.

#### Example 2-5 Waiving Rules for Cells

#### **Usage Guidelines**

When you create an instance-level waiver, the tool applies it to the current scenario. To apply it across all scenarios of a design, use the -all\_scenarios option.

Because an instance-level waiver is based on leaf cells or the netlist objects contained in an instance, a violation is waived only if the objects related to the violation are entirely contained within the specified cell or instance. Therefore, some general rules cannot be waived with this type of waiver. Custom rules cannot be waived with instance-level waivers.

### **Modifying Waivers**

Use the following procedure to modify an existing waiver:

- 1. Open the Waiver Configuration dialog box (choose Design > Waiver Configuration).
- 2. Double-click the waiver you want to modify.

This opens the Edit Waiver dialog box. The various fields are set to match the waiver you have selected.

- 3. Make any modifications.
- 4. Click the Create button.

A message asks you to confirm that you want to replace the existing waiver.

5. Click OK. Your waiver is modified.

### **Reporting Waivers**

To report violation waivers, use the report\_waiver command. By default, the report\_waiver command reports all the waivers for each design in the session.

Use the <code>-design</code> option to report waivers for specific designs. Example 2-6 shows the waivers reported for the TOP and HALF\_ADDER designs.

#### Example 2-6 The report waiver Output

To report only the waivers for a specific rule, use the -rules option, for example gca\_shell> report\_waiver -rules CAP\_0001

### **Removing Waivers**

To remove waivers, use the violation browser, the Waiver Configuration dialog box, or the remove\_waiver command. Select the waiver and click "Remove waiver" as shown in Figure 2-16.

To remove a waiver using the violation browser,

- 1. Right-click the waiver you want to remove.
- 2. Choose Undo created waiver.

To remove a waiver using the Waiver Configuration dialog box,

- 1. Choose Design > Waiver Configuration. The Waiver Configuration dialog box appears, as shown in Figure 2-16.
- 2. Select the waiver you want to remove. The rule is not checked or reported the next time you run the analyze\_design command.
- 3. Choose Remove waiver.

See "Suppressing Violations" on page 2-11 and the create\_waiver, report\_waiver, and remove\_waiver man pages for more information about using waivers.

Figure 2-16 Removing a Waiver With the Waiver Configuration Dialog Box GCA - Waiver Configuration \_ n x

| Rules/Waivers | △ Enable   | Count    | Design     | Scenario  | Description       |
|---------------|------------|----------|------------|-----------|-------------------|
| -EXC_0014     | V          | 0        | <u> </u>   | 32        | The excep         |
| -EXC_0015     | ✓          | 0        |            |           | The excep         |
| -EXD_0001     |            | 0        |            |           | Input port        |
| EXD_0002      | ✓          | 0        |            |           | The port h        |
| -EXD_0003     | lacksquare | 0        |            |           | Output po         |
| -EXD_0004     | ✓          | 0        |            |           | Each input        |
| -EXD_0007     |            | 0        |            |           | If a refere       |
| EXD_0008      | ✓          | 0        |            |           | There is a        |
| -EXD_0009     |            | 0        |            |           | The input         |
| -EXD_0010     | ✓          | 0        |            |           | The outpu         |
| -EXD_0011     |            | 0        |            |           | It is dange       |
| ₱ EXD_0012    |            | 1        |            |           | The input         |
| waiver 2 9    |            | 1        | FULL A     | default   | waived by         |
| -EXD_0013     | <b>2</b>   | 0        |            |           | The outpu         |
|               | Sav        | e waiver | Create wai | ver Remov | ve waiver   Close |

### Writing Waivers to a File

You can use the write\_waiver command to write waivers to a Tcl file, which can be sourced later to restore all the waivers. The syntax of the write waiver command is

```
write_waiver -output output_file [-force]
```

Example 2-7 shows output of the write\_waiver command:

#### Example 2-7 The write waiver Output

```
if {[current_scenario] == "func"} {
    create_waiver -name "my_waiver1" -rule CLK_0026 -condition \
    [list "clock" [get_clocks {clk1 clk2}]] -comment "test"
    create_waiver -name "my_waiver2" -rule CLK_0003 -not_condition \
    [list "clock" [get_clocks clk3]] -comment "test"
}
if {[current_scenario] == "test"} {
    create_waiver -name "my_waiver3" -rule CLK_0003 -condition \
    [list "clock" [get_clocks {clk1 clk2}]] -not_condition \
    [list "pin" [get_pins {U1/A U1/B U1/Z}] [get_pins {U3/A U3/Z}]] \
    -comment "test"
}
```

When waivers are written to the waiver file, full paths of netlist objects are used, even if the original waiver specified an object name relative to the current instance.

Although the output of the write\_waiver command is an accurate description of the active set of waivers, the waiver file might not be as readable as the original create\_waiver commands. Also, the waiver output file can be large, particularly if you used wildcards in your original create waiver commands.

# Reporting Rule Violations With the report\_constraint\_analysis Command

To create a text report that summarizes violations in a design, use the report\_constraint\_analysis command. This command reports rule violations, user messages, and information about the defined rules. The results are sorted by analysis type, design, and scenario. Narrow the report by providing the following options:

- The -include option specifies the content to be included in the report. Use the statistics keyword with the -include option to report the constraints accepted for analysis.
- The -style option specifies whether a full or a summary report is generated.

You can tailor the output of the report\_constraint\_analysis command by using the -rules or -rule\_types options. Using these options eliminates extraneous information from the report.

The report can be customized by using the <code>-format</code> option to generate the report in either a comma-separated values (CSV) file or a plain text file. The CSV format is useful for adding the report data to spreadsheets for data analysis.

Example 2-8 shows the report\_constraint\_analysis command results based on the script in Example 2-9.

#### Example 2-8 Analysis Report for Multiple Designs

gca\_shell> report\_constraint\_analysis -include violations -style full

| Scenario Violations             | Count | Waived | Description                                        |
|---------------------------------|-------|--------|----------------------------------------------------|
| Design: FULL_ADDER              |       |        |                                                    |
| <global violations=""></global> | 1     | 0      | Scenario independent violations                    |
| error                           | 1     | 0      | •                                                  |
| UNT_0002                        | 1     | 0      | Library 'library' has incomplete units defined.    |
| 1 of 1                          |       | 0      | Library '' has incomplete units defined.           |
| default                         | 13    | 0      | Default scenario violations                        |
| error                           | 5     | 0      |                                                    |
| CAP_0001                        | 2     | 0      | Output/inout port 'port' has zero or incomplete    |
| 1 of 2                          |       | 0      | Output/inout port 'SUM' has zero or incomplete     |
| 2 of 2                          |       | 0      | Output/inout port 'CARRY' has zero or incomplete   |
| EXD_0012                        | 3     | 0      | The input delay at 'object_type' 'object' has zero |
| 1 of 3                          |       | 0      | The input delay at 'port' 'A' has zero window for  |
| 2 of 3                          |       | 0      | The input delay at 'port' 'B' has zero window      |
| 3 of 3                          |       | 0      | The input delay at 'port' 'PREV_CARRY' has zero    |
| warning<br>                     | 8     | 0      |                                                    |
|                                 |       |        |                                                    |
| Design: HALF_ADDER              |       |        |                                                    |
| <global violations=""></global> | 1     | 0      | Scenario independent violations                    |
| error                           | 1     | 0      |                                                    |
| UNT_0002                        | 1     | 0      | Library 'library' has incomplete units defined.    |
| 1 of 1                          |       | 0      | Library                                            |
| default                         | 12    | 0      | Default scenario violations                        |
| error                           | 4     | 0      |                                                    |

| CAP_0001<br>1 of 2<br>2 of 2                                                                                               | 2                             | 0<br>0<br>0                     | Output/inout port 'port' has zero Output/inout port 'SUM' has zero Output/inout port 'CARRY' has zero                                                                                                                                                                                    |
|----------------------------------------------------------------------------------------------------------------------------|-------------------------------|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Design: TOP <global violations=""> error UNT_0002 1 of 1 scn1 error CAP_0001 1 of 10 2 of 10 EXD_0012 zero window</global> | 1<br>1<br>1<br>33<br>18<br>10 | 0<br>0<br>0<br>0<br>0<br>0<br>0 | Scenario independent violations  Library 'library' has incomplete units defined.  Library  User-defined scenario violations  Output/inout port 'port' has zero or  Output/inout port 'PLUS1' has zero  Output/inout port 'PLUS2' has zero  The input delay at 'object_type' 'object' has |
| for min and max values.  CLK_0021  1 of 1                                                                                  | 1                             | 0                               | Clock 'clock' is not used in this scenario. Clock 'TOP_VCLK2' is not used in this scenario.                                                                                                                                                                                              |
| scn2<br>error<br>CAP_0001<br>EXD_0012                                                                                      | 32<br>18<br>10<br>8           | 0<br>0<br>0<br>0                | User-defined scenario violations  Output/inout port 'port' has zero  The input delay at 'object_type' 'object' has zero window for min and max values.  The input delay at 'port' 'Al' has zero window                                                                                   |
| 2 of 8                                                                                                                     |                               | 0                               | for min and max values.  The input delay at 'port' 'A2' has                                                                                                                                                                                                                              |
| Top/Block Scenario                                                                                                         | Count Wa                      |                                 |                                                                                                                                                                                                                                                                                          |
| Designs: TOP/HALF_ADDER scn1/default U1/U1/U2 error B2T_CAS_0001  1 of 2                                                   | 2<br>2<br>2<br>2<br>2         | 0<br>0<br>0<br>0                | Block Instance  Pin 'top_pin' in top instance has case value that is missing in block design  Pin 'U1/U1/U2/U1/B' in top instance has case value that is missing in block design                                                                                                         |
| 2 of 2 scn2/new U1/U1/U2 error                                                                                             | 2<br>2<br>2                   | 0 0 0 0                         | Pin 'U1/U1/U2/U2/B' in top instance has case value that is missing in block design  Block Instance                                                                                                                                                                                       |
| B2T_CAS_0001<br>1 of 2                                                                                                     | 2                             | 0                               | Pin 'top_pin' in top instance has case value that is missing in block design  Pin 'U1/U1/U2/U1/B' in top instance has case value that is missing in block design                                                                                                                         |

```
2 of 2

Pin 'U1/U1/U2/U2/B' in top instance has case value that is missing in block design

...

Total Error Messages 89 0
Total Warning Messages 61 0
Total Info Messages 1 0
Report : report_constraint_analysis
```

## Example 2-9 Script for Running Basic Constraint Analysis and Block-to-Top Constraint Analysis on Multiple Designs

```
link_design TOP
link design -add HALF ADDER
link_design -add FULL_ADDER
current_design TOP
create_scenario scn1
create_clock -period 10 -name TOP_VCLK
create_clock -period 10 -name TOP_VCLK2
set_input_delay 2 -clock TOP_VCLK [all_inputs]
set_output_delay 2 -clock TOP_VCLK [all_outputs]
create_scenario scn2
create_clock -period 20 -name TOP_VCLK
set_input_delay 3 -clock TOP_VCLK [all_inputs]
set_output_delay 3 -clock TOP_VCLK [all_outputs]
analyze_design -scenarios "scn1 scn2"
current_design HALF_ADDER
create_clock -period 10 -name HA_VCLK
set_input_delay 3 -clock HA_VCLK [all_inputs]
set_output_delay 1 -clock HA_VCLK [all_outputs]
create_scenario new
create_clock -period 20 -name HA_VCLK
set_input_delay 2 -clock HA_VCLK [all_inputs]
set_output_delay 2 -clock HA_VCLK [all_outputs]
analyze_design
report_constraint_analysis -include violations
```

#### **Using Attributes**

The following sections describe attributes and how to use them:

- Overview
- Setting, Listing, and Reporting Attributes
- Attribute Groups
- Using Arcs to Generate Custom Reports
- Creating a Collection of Library Timing Arcs

#### **Overview**

An attribute is a string or value associated with an object in the design that carries some information about that object. For example, the <code>number\_of\_pins</code> attribute attached to a cell indicates the number of pins in the cell. You can write programs in Tcl to get attribute information from the design database.

### **Setting, Listing, and Reporting Attributes**

The PrimeTime GCA tool provides a set of commands for setting, listing, and reporting attributes as summarized in Table 2-2.

Table 2-2 Attribute Commands

| Commands         | Description                                                                                                              |
|------------------|--------------------------------------------------------------------------------------------------------------------------|
| list_attributes  | Shows the attributes defined for each object class or a specified object class; optionally shows application attributes. |
| get_attribute    | Retrieves the value of any attribute from a single object.                                                               |
| report_attribute | Displays the value of all attributes on one or more objects; optionally shows application attributes.                    |

The <code>get\_attribute</code> and <code>report\_attribute</code> commands accept an object specification, which can be a collection or a list of collections. The object specification for the <code>get\_attribute</code> command is limited to one collection containing one object.

### **Attribute Groups**

The PrimeTime GCA tool supports the attribute groups listed in Table 2-3. The properties attached to each attribute group are described in the PrimeTime GCA Online Help.

To see a list of all attributes available for a class of objects, use the <code>list\_attributes -application</code> command. For example, to see the attributes associated with the net class of attributes, use the following command:

gca\_shell> list\_attributes -application -class net

Attributes are read-only unless otherwise specified.

Table 2-3 Attribute Groups

| Type of attribute group       | Class name        |
|-------------------------------|-------------------|
| Cell Attributes               | cell              |
| Clock Attributes              | clock             |
| Clock Group Attributes        | clock_group       |
| Clock Group Group Attributes  | clock_group_group |
| Design Attributes             | design            |
| Exception Attributes          | exception         |
| Exception Group Attributes    | exception_group   |
| Input Delay Attributes        | input_delay       |
| Library Attributes            | lib               |
| Library Cell Attributes       | lib_cell          |
| Library Pin Attributes        | lib_pin           |
| Library Timing Arc Attributes | lib_timing_arc    |
| Net Attributes                | net               |
| Output Delay Attributes       | output_delay      |
| Pin Attributes                | pin               |
| Port Attributes               | port              |

Table 2-3 Attribute Groups (Continued)

| Type of attribute group   | Class name     |
|---------------------------|----------------|
| Rule Attributes           | rule           |
| Rule Violation Attributes | rule_violation |
| Ruleset Attributes        | ruleset        |
| Scenario Attributes       | scenario       |
| Timing Arc Attributes     | timing_arc     |

### **Using Arcs to Generate Custom Reports**

To create a collection of timing arcs for custom reporting and other processing, use the <code>get\_timing\_arcs</code> command. You can assign these timing arcs to a variable and get the needed attributes for further processing.

Use the foreach\_in\_collection command to iterate among the arcs in the collection. Use the get\_attribute command to obtain information about the arcs. However, you cannot copy, sort, or index the collection of arcs. You can also use the -filter option of get\_timing\_arcs to obtain just the arcs that satisfy specified conditions, but you cannot use the filter\_collection command to filter an already generated collection of arcs.

The from\_pin is an attribute of a timing arc and is the pin or port where the timing arc begins. The to\_pin attribute is the pin or port where the timing arc ends. To determine the value of an attribute, use the get\_attribute command.

Use the script in Example 2-10 to show if any of the positive unate timing arcs of the U1 cell are disabled.

#### Example 2-10 Finding Disabled Timing Arcs of Specified Cells

#### **Creating a Collection of Library Timing Arcs**

To create a collection of library timing arcs for custom reporting and other processing, use the <code>get\_lib\_timing\_arcs</code> command. You can assign these library arcs to a variable and get the needed attributes for further processing.

Use the <code>foreach\_in\_collection</code> command to iterate among the library arcs in the collection. Use the <code>get\_attribute</code> command to obtain information about the arcs. However, you cannot copy, sort, or index a collection of library arcs. Use the <code>-filter</code> option of the <code>get\_lib\_timing\_arcs</code> command to obtain only the library arcs that satisfy specified conditions. You cannot use the <code>filter\_collection</code> command to filter a collection of library arcs. For a list of supported library timing arc object class attributes, see the PrimeTime GCA online Help.

The from\_lib\_pin is an attribute of a library timing arc, and is the library pin or port where the timing arc begins. The to\_lib\_pin attribute is the library pin or port where the timing arc ends. To determine the value of an attribute, use the get\_attribute command.

Use the script in Example 2-11 to list the senses of timing arcs starting from the clock pin of a flip-flop library cell.

#### Example 2-11 Listing the Senses of Timing Arcs

### **Customizing Rules and Reports**

This section describes rule customizing in the following sections:

- Enabling and Disabling Rules
- Modifying Rules
- Using and Creating Rule Sets
- Using Tcl Scripts to Report Violation Data
- Opening the SDC Browser From Custom Rules

### **Enabling and Disabling Rules**

The PrimeTime GCA tool supports an extensive set of built-in rules. Not all of the built-in rules are enabled by default. For a list of all built-in rules and their default status, use the report\_rule \* command. When a rule is enabled, the PrimeTime GCA tool checks the design attributes against the rule and reports cases where the design violated the rule.

To enable a rule, use the enable\_rule command, as shown in Example 2-12.

Example 2-12 Enabling the EXD\_0012 Rule

```
gca_shell> enable_rule [list EXD_0012]
```

To disable a rule, use the disable\_rule command. Example 2-13 disables the DES\_0001 and EXC\_0002 rules.

Example 2-13 Disabling the DES\_0001 and EXC\_0002 Rules

```
gca_shell> disable_rule [list DES_0001 EXC_0002]
```

Some of the rules are disabled by default because they inherently conflict with the enabled rules. For example, pre-layout rules are different from post-layout rules and can cause conflicts. Other rules are disabled by default because they are runtime intensive.

#### **Modifying Rules**

The PrimeTime GCA tool enables you to customize any part of a rule. You can customize the message, the description, or the severity by using the set\_rule\_message, set\_rule\_description, and set\_rule\_severity commands.

For example, to change the severity of rule DES\_0001 from warning level to error level, use the set\_rule\_severity command, as shown in Example 2-14.

Example 2-14 Changing the Rule Severity

```
gca_shell> set_rule_severity error [get_rules DES_0001]
```

To change the message of rule DES\_0001, use the set\_rule\_message command, as shown in Example 2-15.

Example 2-15 Changing the Rule Message

### **Using and Creating Rule Sets**

The PrimeTime GCA rule sets are groups of rules designed for a specific function, such as signal integrity. Rule sets are designed to simplify constraint analysis and debugging by providing rules for specific areas in the design flow.

The PrimeTime GCA tool supports the following built-in rule sets:

- compatibility
- postlayout
- prelayout
- primetime\_si
- hierarchical

To determine the rules in the rule sets, use the report\_rule command, as shown in Example 2-16.

Example 2-16 Report the Rules in the primetime si Rule Set

```
gca_shell> report_rules [get_rulesets primetime_si]
```

To analyze your design using only the built-in primetime\_si rule set, use the analyze\_design command with the -rules primetime\_si option, as shown in Example 2-17.

Example 2-17 Analyze the Design Using Only the primetime\_si Rule Set

```
gca_shell> analyze_design -rules primetime_si
```

In addition to built-in rule sets, the PrimeTime GCA tool supports user-created rule sets with the <code>create\_ruleset</code> command. This feature helps you debug issues specific to your design. For example, if you only need to analyze your design for two rules, such as DES\_0001 and DES\_0003, you would create a rule set containing only DES\_0001 and DES\_0003, as shown in Example 2-18.

Example 2-18 Create a Rule Set Containing DES\_0001 and DES\_0003 Rules

```
## Create a ruleset targeting 2 rules only
gca_shell> create_ruleset -name my_ruleset [list DES_0001 DES_0003]
```

To analyze your design with the user-defined rule set, my\_ruleset, use the analyze\_design command with the -rules my\_ruleset option, as shown in Example 2-19.

Example 2-19 Analyze the Design Using a Rule Set

```
gca_shell> analyze_design -rules my_ruleset ...
```

To create a rule set containing only EXC type rules, use the create\_ruleset command, as shown in Example 2-20.

#### Example 2-20 Create a Rule Set for EXC Rules

```
gca_shell> create_ruleset -name myExcRuleset [get_rules EXC*]
```

To create a rule set containing all built-in rules without the EXD rules, use the create\_ruleset command, as shown in Example 2-21.

#### Example 2-21 Create an Exclusion Rule Set

```
gca_shell> set allRules [get_rules *]
gca_shell> set EXDRules [get_rules EXD*]
gca_shell> set myRules [remove_from_collection $allRules $EXDRules]
gca_shell> create_ruleset -name myRuleset $myRules
```

#### **Using Tcl Scripts to Report Violation Data**

Although violation information is available in the GUI, you can use Tcl scripting to retrieve violation data. The <code>get\_rule\_violations</code> command allows you to obtain violation data in collection object form, so that you can use Tcl collection commands to manipulate the violation data.

Use the <code>get\_rule\_violations</code> command to create a collection of violation objects that meet a specified criteria. For example, if you wanted a collection of all clock rule violations in your design, use the following command:

```
gca_shell> get_rule_violations -of_objects [get_rules CLK_*]
```

You can also report the value of the attributes associated with the violation object. In the following example, the value of the message attribute for the first rule violation in a collection of rule violations is reported:

The <code>get\_violation\_info</code> command allows you to query the value of a rule parameter for a violation or the value of a violation details attribute (if applicable) for a rule violation.

To determine if a rule has <code>violation\_details</code> attributes that can be queried with the <code>get\_violation\_info</code> command, query the <code>violation\_details</code> attribute for that rule using the <code>get\_attribute</code> command. For example,

The get\_attribute command returns top\_missing\_at\_pin. This indicates that the B2T\_CLK\_0001 rule has the top\_missing\_at\_pin attribute, which you can query with the get\_violation\_info command.

You can also query the <code>object\_class</code> of the attributes associated with the violation details of a rule. Each violation details object has all of the attributes for the object class it belongs to. For example,

The first rule violation for the B2T\_CLK\_0001 rule has two pins at the top level for which the clk2 clock is reaching the register at the top level.

#### **Opening the SDC Browser From Custom Rules**

You can add hyperlinks that open the SDC browser custom rules.

To create a hyperlink that opens the SDC browser and passes the SDC file name and the line number of the violating constraint, use HTML tags and the src:filename#line syntax when you create your violation. The following example creates a hyperlink called File:constraints.sdc, Line 12, within the custom rule Information Pane:

```
<a href="src:constraints.sdc#12"> File:constraints.sdc, Line 12</a>
```

When this hyperlink is selected, the SDC browser opens the constraints.sdc file and points to line 12.

### **Creating and Using User-Defined Rules**

The PrimeTime GCA tool has many built-in rules which can detect a wide variety of issues. However, your design flow might have specific requirements that are not covered by the built-in rules. For this situation, the PrimeTime GCA tool allows you to create your own rules. These rules are checked automatically when you run the <code>analyze\_design</code> command, and they are reported with the built-in rules in the violation browser.

This section includes the following sections:

- Creating a Tcl Rule-Checking Procedure
- Registering a User-Defined Rule
- Using User-Defined Rules
- Viewing Violations of User-Defined Rules
- User-Defined Rule Example

#### **Creating a Tcl Rule-Checking Procedure**

Using Tcl procedures, you can define a rule that tests for specific conditions on objects or attributes in the design. If an unwanted condition is detected, a violation of your rule is reported. The Synopsys Tcl interface provides full access to these objects and attributes.

To determine which attributes exist on any given object class, use the list\_attributes command. For example, to list all the attributes that exist on the rule class, use the list\_attributes -class rule -application command.

The Tcl procedure defining your custom rule contains

- Tcl code to inspect the objects and attributes in your design
- A create\_rule\_violation command that generates a violation entry in the violation browser

Your Tcl code tests your design for the presence of an unwanted condition. When the condition occurs, the Tcl code calls the <code>create\_rule\_violation</code> command, which reports a violation to the PrimeTime GCA tool.

A single Tcl procedure can create violations for multiple rules; you do not need a separate procedure for each rule. This allows you to create efficient Tcl code because collections of objects can be shared between rules.

If a large collection is used multiple times in a Tcl procedure, such as [get\_nets -hier \*], it is more efficient to create this collection only one time and store the result in a variable.

The Tcl procedures in Example 2-22 check that no output delay exists on a hierarchical pin. If any hierarchical pin has an output delay, the PrimeTime GCA tool reports a violation of a rule named UDEF\_0001.

#### Example 2-22 Creating the Rule-Checking Procedure

```
proc get_details_for_output_delays {output_delays} {
  set text "<b>Relative Clocks</b>"
  foreach_in_collection out_del $output_delays {
    append text "| [get_attribute $out_del clock_name]
```

The create\_rule\_violation command reports a violation for the rule specified with the -rule option. You can use the -parameter\_values option to pass parameters to the message that is displayed when a rule violation occurs. Parameters are passed by position. The order of the parameters needs to match the order in which they are declared with the create rule command.

Extra text can be passed to any violation by using the <code>-details</code> option. The text appears in the Violation Details section. The GUI can display HTML formatting; you can use HTML tags to format the text. Example 2-25 on page 2-40 shows an example of a user-defined rule.

### Registering a User-Defined Rule

After you create a Tcl procedure to check for a design violation, you need to register the rule by using the create rule command, as shown in Example 2-23.

Example 2-23 Using the create rule to Create a New Rule Named UDEF 0001

This command registers the new rule with the PrimeTime GCA tool, specifies parameters such as the severity of the violation, and identifies the name of the Tcl procedure that checks for the violation.

Each rule must have a unique name. You must start your rule name with "UDEF\_" to avoid conflict with the built-in rule names. The severity can be adjusted with the -severity option; legal values are info, warning, error, and fatal.

A rule also needs to have a message. The message is displayed whenever a violation occurs. The message field is composed of fields of fixed text and optional parameters that are defined with the <code>-parameters</code> option. The parameters are passed to the message from the <code>create\_rule\_violation</code> command. The parameters are inserted between the message strings in the order they have been defined.

For example, to report the name of the clock and number of clock sources causing a violation, you could use the following parameter definition:

```
gca_shell> create_rule -name UDEF_0001 -severity warning \
  -message {"The clock " " has " "source(s) on inout ports."} \
  -parameters {"clock" "count"} \
  -description "Clock defined on an inout port" \
  -checker_proc clk_inout_checker
```

Use the <code>-checker\_proc</code> option to name the Tcl procedure that performs the check. The procedure that you specify with this option needs to exist before you run the <code>create\_rule</code> command.

Use the following guidelines to define when to run user-defined rules:

- Global rules This type of rule depends on the structure of the design or libraries. It is
  not related to the timing constraints. This type of rule is run only one time for the whole
  design. To define a global rule, use the -global switch.
- Scenario-related rules This type of rule depends on the current set of constraints applied to the design. It is run one time for each scenario.

A Tcl checking procedure can define several custom rules. However, all the rules in a Tcl procedure must be the same type, either global or scenario. The first rule declared in the checker code sets the type, global or scenario. Subsequent rules defined in the same checker code must be the same type.

### **Using User-Defined Rules**

After you create and register your rule, the PrimeTime GCA tool automatically checks the rule when you run the analyze\_design command. Violations of your rule are displayed in the violation browser along with the built-in rule violations.

Messages written in the log file give you information about the status of your rules, as shown in Example 2-24.

#### Example 2-24 Messages Produced by the analyze\_design Command for a User-Defined Rule

```
gca_shell> analyze_design
Information: Checking scenario 'scen1': Starting rule checks (ADES-002)
Information: Checking scenario 'scen1': Starting user-defined rule checks (ADES-002)
Information: Running user-defined checker: UDEF_Rule_6. (ADES-021)
Information: Running user-defined checker: check_UDEF_CLK_0026.
(ADES-021)
Information: Running user-defined checker: check_UDEF_SID_SOD_virtual.
(ADES-021)
Information: Checking netlist: Starting scenario-independent rule checks.
(ADES-003)
```

#### **Viewing Violations of User-Defined Rules**

The violation browser shows violations of all rules. Violations of user-defined rules are displayed with the violations of the built-in rules. See "Violation Browser" on page 4-9 for detailed information about the violation browser.

#### **User-Defined Rule Example**

Example 2-25 shows Tcl code that creates the user-defined UDEF\_rule\_6 rule.

#### Example 2-25 Tcl Code for a User-Defined Rule

```
## Here is a global variable used to store the latency data
global latencyData
proc getHTMLExampleRule_6 {} {
   set HTML_page ""
   append HTML_page "<P>"
   append HTML_page "gca_shell> report_clocks \[get_clocks
CLK_virtual\] -skew<\/td><\/tr>"
   append HTML_page "<th
align=\"left\">********************************//td><\/tr>"
  append HTML page "Report : clock_skew<\/td><\/tr>"
   append HTML_page "Design : design<\/td><\/tr>"
   append HTML_page "Scenario: default<\/td><\/tr>"
   append HTML_page "Version: ...<\/td><\/tr>"
   append HTML_page "Date
                                     : ...<\/td><\/tr>"
   append HTML_page "<th
align=\"left\">**********************************//td><\/tr>"
  append HTML_page "<\/td><\/tr>"
   append HTML_page "
                                             Min Condition Source
         Max Condition Source Latency<\/td><\/tr>"
  append HTML_page "<th
align=\"left\">-----
 ----<\/td><\/tr>"
   append HTML_page "Object Early_r Early_f Late_r
Late_f Early_r Early_f Late_r Late_f Rel_clk<\/tr>"
```

```
append HTML_page "<th
align=\"left\">-----
----<\/td><\/tr>"
  append HTML_page "CLK_virtual
                                             2.53
                                                     2.53
                                                           3.01
3.01
        - - 3.23
                        3.23
                                    --<\/td><\/tr>"
  append HTML_page "<\/P>"
   return ${HTML_page}
}
proc createHTMLPage { clk } {
   global latencyData
   set HTML ""
   append HTML "<style>"
   append HTML " P { font-face : \"Courier New\" }"
   append HTML "<\/style>"
   append HTML "<table border=\"1\" width=\"500\" cellspacing=\"0\"
cellpadding=\"3\">"
   ## Create the Top 2 rows of the table containing labels
   ## First Row
   append HTML "<\/td>"
   append HTML "Early<\/th>"
   append HTML "Late<\/th>"
   append HTML "<\/tr>"
   # Second row
   append HTML "Min<\/th>"
   append HTML "Max<\/th>"
   append HTML "Min<\/th>"
   append HTML "Max<\/th>"
   append HTML "<\/tr>"
   ## Create the next two rows containing latency data
   # RISE row
   append HTML "Rise<\/th>"
   append HTML "<th
align=\"center\">$latencyData(clock_source_latency_early_rise_min)<\/th>"
   append HTML "<th
align=\"center\">$latencyData(clock_source_latency_early_rise_max)<\/th>"
   append HTML "<th
align=\"center\">$latencyData(clock_source_latency_late_rise_min)<\/th>"
   append HTML "<th
align=\"center\">$latencyData(clock_source_latency_late_rise_max)<\/th>"
   append HTML "<\/tr>"
   # FALL row
   append HTML "Fall<\/th>"
   append HTML "<th
align=\"center\">$latencyData(clock_source_latency_early_fall_min)<\/th>"
   append HTML "<th
align=\"center\">$latencyData(clock_source_latency_early_fall_max)<\/th>"
   append HTML "<th
align=\"center\">$latencyData(clock_source_latency_late_fall_min)<\/th>"
   append HTML "<th
align=\"center\">$latencyData(clock_source_latency_late_fall_max)<\/th>"
   append HTML "<\/tr>"
   append HTML "<\/table>"
```

```
# Some spacing to ease reading...
   append HTML ""
   append HTML ""
   ## Display where the clock was created
   append HTML "<table border=\"1\" width=\"400\" cellspacing=\"0\"
cellpadding=\"3\">"
   ## File location is a String containing the filename and lines of operation on
that clock
   ## The first pair is where the clock has been created
   ## Other should notably match the eventual set_clock_latency commands
   ## Other commands can affect this clock and thus be added in this String as
well...
   set fileLocation [get_attribute -quiet [get_clocks ${clk}] file_line_info]
   set fileAttributes [split $fileLocation " "]
   append HTML "${clk} definition<\/th>"
   set name [string trim [lindex ${fileAttributes} 0] "{}"]
   set line [string trim [lindex $\{\fileAttributes\} 1] "\{\}"]
   append HTML "File ${name}, line ${line}<\/th>"
   append HTML "<\/tr>"
   append HTML ""
   ## variable i starts at 2 because we already printed the file/line for clock
creation
   for {set i 2} {$i < [expr [length ${fileAttributes}]]} {set i [expr ${i} +2]} {</pre>
      set name [string trim [lindex ${fileAttributes} ${i}] "{}"]
      set line [string trim [lindex ${fileAttributes} [expr ${i} + 1]] "{}"]
      append HTML " Other related
exceptions<\/th>"
      append HTML "File ${name}, line ${line}<\/th>"
      append HTML "<\/tr>"
   append HTML "</table>"
   ## Suggest some help.
   # Some spacing to ease reading...
   append HTML ""
   append HTML " <font size=\"4\"> <font
color=\"DarkSlateBlue\">Debug Suggestions<\/th><\/tr>"
   append HTML " You can get more information about your
particular issue <\/th><\/tr>"
   append HTML "using the following command. Cut and paste it
in your console <\/th><\/tr>'
   append HTML ""
   append HTML "report_clocks \[get_clocks \{clk}\] -skew<\/
th > < \/tr > "
   ## Add an example to complete the page
   append HTML ""
    append HTML " <font size=\"4\"> <font
color=\"DarkSlateBlue\">Example<\/th><\/tr>"
   append HTML [getHTMLExampleRule_6]
   return ${HTML}
}
```

```
proc UDEF_Rule_6 {} {
    global latencyData
    ## I am going to reuse this variable to simplify the scripting below
    set sourceLatAttrList [list \
                clock_source_latency_early_fall_min \
                clock_source_latency_early_fall_max \
                clock_source_latency_early_rise_min \
                clock source latency early rise max \
                clock_source_latency_late_fall_min \
                clock_source_latency_late_fall_max \
                clock_source_latency_late_rise_min \
                clock_source_latency_late_rise_max \
    ## Start from all the clocks and only keep the virtual ones.
    set zVirtualClocks [filter_collection [all_clocks] -regexp { undefined(sources) }]
    ## Iterate through all the virtual clocks
    ## We have a violation if the latency is incompletely defined
    ## Incompletely defined = at leat one attribute missing or
    ##
                              one of the latency value is '0'
    foreach_in_collection itr ${zVirtualClocks} {
   set incompleteLatency false
   ## At the same time we check the attributes, we will also fill a hash
   ## table with the relevant values. This will save time when printing the
   ## values since we won't have to query again.
   foreach att ${sourceLatAttrList} {
       set zAttValue [get_attribute -quiet [get_clocks [get_object_name ${itr}]]
${att}]
       if {(${zAttValue} == "") || (${zAttValue} == 0)} {
      set incompleteLatency true
      if {${zAttValue} == ""} {
set latencyData(${att}) "--" } else {
          set latencyData(${att}) ${zAttValue} }
   ## If we do have a violation, we need to create the proper display
   if {${incompleteLatency} == true} {
       create_rule_violation -rule UDEF_Rule_6 -parameter_values [get_object_name
${itr}] \
      -details [createHTMLPage [get_object_name ${itr}]]
create_rule -name UDEF_Rule_6 -severity warning \
    -message {"Clock latency is not fully defined for virtual clock '" "'."} \
    -parameters {"clock"} \
     -description {"The clock source latency is missing or incompletely defined for a
virtual clock" } \
    -checker_proc UDEF_Rule_6
```

### **Rule-Related Commands**

The rule-related commands include:

• get\_rule\_property

This command returns the property of a single rule.

• get\_rules

This command creates a collection of rules.

• get\_rulesets

This command creates a collection of rule sets.

• remove\_ruleset

This command removes specified user-defined rule sets. Built-in rule sets cannot be removed.

• report\_rules

This command reports detailed rule information.

• set\_rule\_property

This command enables you to set rule properties.

# 3

## Additional Analysis Features

This chapter describes additional features that help you to diagnose constraint problems and to understand the impact of constraints. These features are described in the following sections:

- Analyzing Timing Paths Using analyze\_paths
- Analyzing Unclocked Pins Using analyze\_unclocked\_pins
- Analyzing Clock Networks Using analyze\_clock\_networks
- Analyzing Case and Constant Propagation Using report\_case\_details
- Analyzing Clock Interactions Using report\_clock\_crossing
- Analyzing Constraint Coverage Using report\_analysis\_coverage
- Analyzing Redundant and Dominant Constraints Using report\_exceptions

## **Analyzing Timing Paths Using analyze\_paths**

You can debug most constraint problems using the <code>analyze\_paths</code> command. However, some problems require detailed timing path analysis. When the <code>report\_timing</code> command in the PrimeTime, Design Compiler, or IC Compiler tools does not show you certain timing paths, it is hard to find out what is causing a problem, and whether it is an expected condition or a constraint problem. In such cases, use the <code>analyze\_paths</code> command to find out what is blocking propagation of particular timing paths and the cause of the blockage.

The analyze\_paths command helps you to

- Identify timing exceptions and constraints on particular timing paths in a design
- Find out how many timing paths are covered, given a particular condition of rise/fall and from/through/to for an object set

The analyze\_paths command identifies pins involved in specified paths and ranks the information based on the number of timing paths affected by various constraints.

If the GUI is open and you use the <code>-path\_type full</code> argument, the <code>analyze\_paths</code> command generates both a text report and a schematic showing the paths that satisfy the specifications you provide as arguments to the command. An example of a schematic is shown in Figure 3-1.

Figure 3-1 Paths Identified by the analyze paths Command



You can use the <code>-max\_endpoints</code> option to specify the maximum number of paths displayed in the schematic.

If the GUI is not open or you use the <code>-text\_only</code> option, the <code>analyze\_paths</code> command generates only a text report. Examples of text reports are shown in the remainder of this section.

### The analyze\_paths Default Output Report

You can use the analyze\_paths command to see how many paths there are from, through, or to a particular set of objects and the corresponding clock interaction. Example 3-1 shows a default output report.

Example 3-1 Default Report Generated by the analyze\_paths Command

```
gca_shell> analyze_paths -to Tranx/pay_count_reg[1]/D
Updating the exception annotations on the graph
Report : analyze_paths
Design : b_top
Version: . . .
Date : . . .
Path Endpoints:
                                                   Path
                                                             Clocks
                                      Constraints Count Launch/Capture
Endpoint
Tranx/pay_count__reg[1]/D
                                                   10 (set 0)/(set 0)
Tranx/pay_count__reg[1]/D
                                                   8
                                                          sysclk/(set 0)
Sets of Launching and Capturing Clocks:
 set 0 (2 clocks):
   falling sys_clk
    falling sysclk
```

### The analyze\_paths Detailed Output Report

You can use the analyze\_paths -path\_type full command to see how many paths there are from, through, or to a particular set of objects and the corresponding clock interaction with the breakdown of startpoints and endpoints. In addition, the report includes detailed logic levels and through points with possible startpoints and endpoints. See Example 3-2.

When timing exceptions are set on these paths, as in Example 3-3 on page 3-5, the report shows

- The name of the object that the exception is set on
- The name of the timing exception applied
- The script name and line location of the exception

Example 3-2 Report Generated by the analyze\_paths -path\_type full Command

```
gca_shell> analyze_paths -to Tranx/pay_count__reg[1]/D -path_type full
Breaking loops for scenario: system
**********
Report : analyze_paths
Design : b_top
Version: . . .
Date : . . .
*********
Summary of Paths:
Path Clocks
                      Endpoint
Startpoint
                                         Constraints Count Launch/Capture
______
Tranx/pay_count__reg[1]/CPN Tranx/pay_count__reg[1]/D 6
                                                      (2 clocks)/(2
clocks)
enable
                       Tranx/pay_count__reg[1]/D 4
                                                           sysclk/(2
clocks)
Tranx/pay_count__reg[0]/CPN Tranx/pay_count__reg[1]/D 4 (2 clocks)/(2
clocks)
init
                       Tranx/pay_count__reg[1]/D 4
                                                           sysclk/(2
clocks)
Full report of all pins in the paths
Level Pin
                                                 Attr Constraints
         ______
                                                 Start
1
    Tranx/pay_count__reg[0]/CPN
                                                 Start
1
    enable
                                                 Start
1
    Tranx/pay_count__reg[1]/CPN
                                                 Start
  Tranx/U146/A
2
  Tranx/pay_count__reg[1]/Q
Tranx/pay_count__reg[0]/Q
2
2
2
    Tranx/U925/A
3
    Tranx/U925/Z
3
    Tranx/U146/Z
3
    Tranx/add_67/U1_1_1/A
3
    Tranx/add_67/U1_1_1/B
4
    Tranx/add_67/U1_1_1/S
2
    Tranx/U1108/A
4
    Tranx/U1108/B
4
    Tranx/U384/A
4
    Tranx/U384/B
    Tranx/U1108/Z
5
5
    Tranx/U384/Z
6
    Tranx/U1107/A
    Tranx/U383/A
6
    Tranx/U1107/Z
7
7
    Tranx/U383/Z
3
    Tranx/U1132/A
8
    Tranx/U1132/B
5
    Tranx/U1132/C
8
    Tranx/U1132/D
    Tranx/U1132/Z
```

### Example 3-3 Report Generated by the analyze\_paths -path\_type full Command

Tranx/CRC\_tranx/crc\_out\_reg/CPN Tranx/CRC\_tranx/pay\_out\_reg/D F1 2 (2 clocks)/(2 clocks)

clocks)

Exception Information:

M0 multicycle\_path (run.ztcl, line 27)
F1 false\_path (run.ztcl, line 28)

Full report of all pins in the paths

| Level | Pin                                      | Attr  | Constraints |
|-------|------------------------------------------|-------|-------------|
| 1     | enable                                   | Start |             |
| 1     | Tranx/CRC_tranx/pay_in2_reg/CPN          | Start |             |
| 1     | Tranx/CRC_tranx/crc_out_reg/CPN          | Start |             |
| 2     | Tranx/CRC_tranx/crc_out_reg/Q            |       | F1          |
| 2     | <pre>Tranx/CRC_tranx/pay_in2_reg/Q</pre> |       | MO          |
| 3     | Tranx/CRC_tranx/U20/A                    |       |             |
| 3     | Tranx/CRC_tranx/U20/C                    |       |             |
| 2     | Tranx/CRC_tranx/U20/D                    |       |             |
| 4     | Tranx/CRC_tranx/U20/Z                    |       |             |
| 5     | Tranx/CRC_tranx/U14/A                    |       |             |
| 6     | Tranx/CRC_tranx/U14/Z                    |       |             |
| 7     | Tranx/CRC_tranx/pay_out_reg/D            | End   | M0,F1       |
| 1     |                                          |       |             |

## Summary Output Report for the analyze\_paths Command

Example 3-4 shows the analyze\_paths -path\_type summary report.

### Example 3-4 Summary Output Report for analyze\_paths Command

```
gca_shell> analyze_paths -to Tranx/CRC_tranx/pay_out_reg/D -path_type summary
Report : analyze_paths
Design : b_top
Version: . . .
Date : . . .
**********
Summary of Paths:
Path Clocks
                                   Endpoint
                                                          Constraints Count
Startpoint
Launch/Capture
Tranx/CRC_tranx/crc_out_reg/CPN Tranx/CRC_tranx/pay_out_reg/D F1 2 (2 clocks)/
                                                                   (2 clocks)
Tranx/CRC_tranx/pay_in2_reg/CPN Tranx/CRC_tranx/pay_out_reg/D M0 2 (2 clocks)/
                                                                   (2 clocks)
                              Tranx/CRC_tranx/pay_out_reg/D 2 sysclk/
enable
                                                                   (2 clocks)
Exception Information:
 MO multicycle_path (run.ztcl, line 27) F1 false_path (run.ztcl, line 28)
```

## Disabled Paths Output Report for the analyze\_paths Command

When using the analyze\_paths command with the \_traverse\_disabled option (see Example 3-5), the output report analysis traces through disabled paths of the given path set and shows

- Possible paths without data propagation blockage
- Reasons for datapaths being blocked or segmented

Example 3-5 Report for analyze\_paths Command With the -traverse\_disabled Option

```
gca_shell> analyze_paths -to Tranx/CRC_tranx/pay_out_reg/D -path_type full \
-traverse_disabled
__
*******************************
Report : analyze_paths
Design : b_top
Version: . . .
Date : . . .
*********
Summary of Paths:
Path Clocks
                   Endpoint
Startpoint
                                          Constraints Count Launch/Capture
______
enable
                                 Tranx/CRC_tranx/pay_out_reg/D
sysclk/(2 clocks)
enable
                                 Tranx/CRC_tranx/pay_out_reg/D D0 2
sysclk/(2 clocks)
Tranx/CRC_tranx/crc_out_reg/CPN Tranx/CRC_tranx/pay_out_reg/D F1 2 (2 clocks)/
                                                            (2 clocks)
Tranx/CRC_tranx/pay_in2_reg/CPN Tranx/CRC_tranx/pay_out_reg/D M0 2 (2 clocks)/
                                                           (2 clocks)
 MO multicycle_path (run.ztcl, line 28)
Exception Information:
                    (run.ztcl, line 27)
Disabled Object Information:
 D0:
   set_disable_timing negative_unate Arc
     From: Tranx/CRC_tranx/U56/A
     To: Tranx/CRC tranx/U56/Z
Full report of all pins in the paths
Level Pin
                                                 Attr Constraints
______
    Tranx/CRC_tranx/pay_in2_reg/CPN
                                                  Start
    Tranx/CRC_tranx/crc_out_reg/CPN
1
                                                  Start
1
    enable
                                                  Start
2
    Tranx/CRC_tranx/crc_out_reg/Q
                                                          F1
   Tranx/CRC_tranx/pay_in2_reg/Q
2
   Tranx/CRC_tranx/U56/A
3
    Tranx/CRC_tranx/U56/Z
3
    Tranx/CRC_tranx/U20/A
    Tranx/CRC_tranx/U20/B
4
3
    Tranx/CRC_tranx/U20/C
    Tranx/CRC_tranx/U20/D
2
   Tranx/CRC_tranx/U20/Z
5
6
  Tranx/CRC_tranx/U14/A
7
   Tranx/CRC_tranx/U14/Z
8
   Tranx/CRC_tranx/pay_out_reg/D
                                                  End
                                                        M0,F1
1
```

## Analyzing Unclocked Pins Using analyze\_unclocked\_pins

Use the <code>analyze\_unclocked\_pins</code> command to analyze a collection of pins for missing clock definitions or blocked clock propagation. By default, this command analyzes all pins in the design.

The analyze\_unclocked\_pins command by default reports

- Summary of analysis
- Possible points for missing clock definition
- Locations where clock propagation is blocked

Use the -verbose option to print out clock pins that are unclocked, case-disabled, and register-disabled. This option reports detailed lists of unclocked pins. From the output report, you can see register clock pins that do not have clock signals, and clock pins that have sequential checks disabled for various reasons. These are helpful for further analysis.

In addition to using the <code>analyze\_unclocked\_pins</code> command to help debug clock constraint problems, you can turn clock and case annotation on and off in the Schematic View using the Pin annotation drop-down menu. See "Analyzing a Violation" on page 2-7 for more information.

## The analyze\_unclocked\_pins Verbose Output Report

**Example 3-6 shows the output for the** analyze\_unclocked\_pins -verbose command.

The report summarizes register clock pin status as being clocked, unclocked, case-disabled, or register-disabled. Case-disabled is caused by case\_analysis propagation disabling timing check/arcs from these pins. Register-disabled is caused by various set\_disable\_timing constraints applied to all arcs from these pins.

In addition to the summary, the verbose report identifies possible startpoints for debugging missing clock definitions. It also identifies clocks that are blocked from register clock pins at specified locations. Check to see if the clock propagation blockage is intentional.

Example 3-6 Output Report for the analyze\_unclocked\_pins -verbose Command

| Sι | ım | ıma | ar | V |
|----|----|-----|----|---|
|    |    |     |    |   |

| Register Clock Pin Status                                                     | Number of Pins      |
|-------------------------------------------------------------------------------|---------------------|
| Clocked<br>Unclocked<br>Case disabled clock pin<br>Register behavior disabled | 148<br>67<br>0<br>0 |
| Total register clock pins                                                     | 215                 |

### Possible Startpoints for Missing Clock Definitions

| Pin/Port Startpoints | Number<br>unclocked | Reason a Startpoint                                    |
|----------------------|---------------------|--------------------------------------------------------|
| clk_adder_div2/Q     | 50                  | constraint forced startpoint on interior pin (default) |
| clk_8x8/Z            | 16                  | constraint forced startpoint on interior pin (default) |
| clk_adder/Z          | 1                   | set_disable_timing (default)                           |

clk\_adder/Z

- fans out to 1 unclocked pins
In fanin of clk\_adder\_div2/CP

clk\_adder\_div2/Q

- fans out to 50 unclocked pins
 In fanin of ul/ain\_tmp\_reg[15]/CP

. . .

Clocks are blocked from register clock pins at the following locations:

| Clock | Blocking Pin | unclocked | Reason                                       |
|-------|--------------|-----------|----------------------------------------------|
| mclk  | clk_8x8/Z    | 16        | constraint forced startpoint on interior pin |
| aclk  | clk_adder/Z  | 1         | set_disable_timing                           |

Clock mclk Blocking Locations (verbose)
Blocking Pin Reason

clk\_8x8/Z constraint forced startpoint on interior pin

Verbose Output for Blocked Clocks:

| Blocking Pin                              | Clock Pin                              |
|-------------------------------------------|----------------------------------------|
| clk_8x8/Z<br>clk_8x8/Z                    | u4/res_reg[15]/CP<br>u4/res_reg[12]/CP |
| Clock aclk Blocking Location Blocking Pin | s (verbose)<br>Reason                  |

clk\_adder/Z set\_disable\_timing

```
Verbose Output for Blocked Clocks:

Blocking Pin Clock Pin
-----clk_adder/Z clk_adder_div2/CP
1
gca_shell>.....
```

### Analyzing Clock Networks Using analyze\_clock\_networks

In modern designs, clock networks grow more complex due to features such as generated clocks, clock-gating logic, and clock multiplexers. These structures can be difficult to analyze. In addition, the interaction of the clock network traversal with constraints that have an impact on clock networks can be very hard to understand.

To debug problems in complex clock networks, the PrimeTime GCA tool uses the analyze\_clock\_networks command to generate reports that describe the propagation of the clock network to and from specified points. A report can show the impact of constraints on

- The clock network
- The potential clock network (potential senses are detected with the -traverse\_disabled option)
- A generated clock's source latency network

In addition to using the analyze\_clock\_networks command to help debug clock constraint problems, you can turn clock and case annotation on and off in the Schematic View using the Pin annotation drop-down menu. See "Analyzing a Violation" on page 2-7 for more information.

## Output Reports for the analyze\_clock\_networks Command

Example 3-7 and Example 3-8 show the analyze\_clock\_networks command usage and output reports.

Example 3-7 Output Report With Potential Network for the analyze\_clock\_networks Command

```
Design : b_top
Key for clock sense abbreviations:
  P = positive
  N = negative
  Potential senses detected with -traverse_disabled:
  [P] = potential positive
Full report for clock: sysclk
Branch 0:
     Branch
Level Info
             Sense Notes
                           Port/Pin
             P
                   source
                             clk
             P
                             Tranx/U1775/A
   1
             P
                             Tranx/U1775/Z
   3
             P
                             Tranx/U1772/A
   4
              N
                             Tranx/U1772/Z
   5
                             Tranx/U1771/A
              N
   6
              N
                             Tranx/U1771/Z
   7
                             Tranx/U1417/A
              N
   8
              Ρ
                             Tranx/U1417/Z
   9
              Ρ
                             Tranx/U0/U1154/A
  10
              P
                             Tranx/U0/U1154/Z
  11
              Ρ
                             Tranx/U0/U1139/A
  12
             P
                             Tranx/U0/U1139/Z
  13
             P
                            Tranx/U0/U1121/A
              [P] DT#0 Tranx/U0/U1121/Z
  14
                             Tranx/U0/o_lfsr1_reg[11]/CP
  15
              [P] R
Notes Column Information:
Clock Network End Type Abbreviations:
  R = register
Clock Blocking Constraints:
   DT#0 at pin: Tranx/U0/U1121/Z
     set_disable_timing
        run.ztcl, line 25
```

Example 3-8 Output Report With Generated Clock Path for the analyze\_clock\_networks Command

```
Design : b_top
Version: . . .
Date : . . .
***********
Key for clock sense abbreviations:
   P = positive
   R = rise_triggered
   N,R = negative, rise_triggered
Source latency paths for generated clock: gclk
   from master clock: sys_clk - 2 partial path branches
Branch 0:
        Branch
Level Info Sense Notes
                                    Port/Pin
______
    0 P
1 P
2 S1 P
3 P
4 P
                        source clk
Recx/U207/A

      2
      S1
      P
      Recx/U207/Z

      3
      P
      Recx/CRC2/U69/A

      4
      P
      Recx/CRC2/U69/Z

      5
      P
      CG
      Recx/CRC2/clk_and/A

      6
      E1
      N,R
      CS
      Recx/CRC2/clk_and/Z

                                   Recx/U207/Z
Branch 1: from branch 0 reconverges to branch 0
      Branch
Level Info Sense Notes Port/Pin
          P R Recx/CRC2/clk_div/CP
P Recx/CRC2/clk_div/CP
R Recx/CRC2/clk_div/QN
    5
                 R D
                             Recx/CRC2/clk_and/B
Notes Column Information:
Clock Network End Type Abbreviations:
   R = register
   CS = clock_source
   D = data
   CG = clock_gating
```

## Analyzing Case and Constant Propagation Using report\_case\_details

With complex design structures, analyzing case value and logic constant propagation can become very difficult. This analysis can become a very complicated task because case and constant propagation are controlled in a number of different ways, such as user-set values, constraints on the design, interaction between different case and constant values propagated to a gate, and by how the logic gate is modeled functionally.

To see how your case values and logic constant values propagate throughout the netlist, use the report\_case\_details command. This command reports the propagation of case

values and logic constant values throughout your design. It can show how case values and logic constants propagate to or from specified pins and ports.

In addition to using the report\_case\_details command to help debug case propagation problems, you can turn clock and case annotation on and off in the Schematic View using the Pin annotation drop-down menu. See "Analyzing a Violation" on page 2-7 for more information.

If the GUI is open, the report\_case\_details command generates both a text report and a schematic showing a cone of logic with propagated values annotated on the cells, as shown in Figure 3-2.

Figure 3-2 Schematic Showing Case Propagation



The -sources option lists the ports and pins where case values or logic constants have been set and propagated to the list of ports and pins being examined. If you run the command with the -sources option and without a -from or -to option, a schematic is not generated because the cone of logic related to the propagated value is not reported. You can specify the maximum number of gates to be displayed in the schematic with the -max\_objects option; if the logic cone is larger than this value, no schematic is generated.

If the GUI is not open or you use the -text\_only option, the report\_case\_details command generates only a text report. An example of a text report is shown in Example 3-9.

Example 3-9 Text Report Generated by the report\_case\_details Command

```
Case fanin report:
Verbose Source Trace for pin/port Tranx/my_fec_encoder/curr_state_reg[1]/D:
Path number: 1
Path Ref # Value Properties Pin/Port
                                     _____
                                  Tranx/my_fec_encoder/curr_state_reg[1]/D
           0 F()=A!B!&C!D!&+
                                     Tranx/my_fec_encoder/U37/Z
                                     Tranx/my_fec_encoder/U37/B
3
                                     Tranx/my_fec_encoder/U37/D
Path number: 2
                                    Pin/Port
Path Ref # Value Properties
                                     Tranx/my_fec_encoder/U37/B
                 F()=A ! B ! C ! D ! + + +
           1
                                     Tranx/my_fec_encoder/U36/Z
                                     Tranx/my fec encoder/U36/D
                 F()=A B C & & Tranx/my_fec_encoder/U50/Z
            0
            0
                                    Tranx/my_fec_encoder/U50/C
                 F()=A!
            0
                                    Tranx/U1146/Z
            1
                                     Tranx/U1146/A
                 F()=A
                                     Tranx/U1122/Z
            1
            1
                                     Tranx/U1122/A
                 F()=A ! B ! C ! + + Tranx/U1215/Z
            1
            0
                                     Tranx/U1215/B
            0
                 F()=A!
                                    Tranx/U1213/Z
            1
                                    Tranx/U1213/A
                 F()=A ! B ! + Tranx/U1212/Z
            1
            0
                                    Tranx/U1212/B
                 F()=A ! B ! & Tranx/U1211/Z
            0
            1
                                     Tranx/U1211/A
                 F()=A
                                     Tranx/U151/Z
            1
                                    Tranx/U151/A
            1
                                    Tranx/U1103/Z
                 F()=A
            1
                                   Tranx/U1103/A
            1
                  user case
                                    rst
Path number: 3
Path Ref # Value Properties Pin/Port
           Tranx/my_fec_encoder/U37/D
F()=A ! B ! + Tranx/my_fec_encoder/U49/Z
user case Tranx/my_fec_encoder/U49/B
```

## Analyzing Clock Interactions Using report\_clock\_crossing

The report\_clock\_crossing command reports the various interactions between clock domains in a text report. By default, it lists all clock combinations in which there is a topological path launched by one clock and captured by another one. Clock combinations that have been declared partially or completely false are noted. The report can be narrowed by providing a collection of -from and -to clocks. It can also be narrowed to only reporting the completely false paths or interactions with some valid paths.

## Analyzing Constraint Coverage Using report\_analysis\_coverage

Many designs require complex and numerous constraints. The need for multimode and multicorner analysis increases the importance of constraint quality and completeness. The task of manually quantifying the completeness of a set of constraints is difficult and time consuming. To help automate this task, the PrimeTime GCA tool provides the report\_analysis\_coverage command, which enables you to gauge the completeness of a given set of constraints.

This section describes the PrimeTime GCA analysis coverage capabilities in the following subsections:

- Analysis Coverage Overview
- Using report\_analysis\_coverage in Single-Scenario Environments
- Narrowing Down Reports
- Using report\_analysis\_coverage in Multi-Scenario Environments

### **Analysis Coverage Overview**

Use the report\_analysis\_coverage command to analyze constraint coverage. When you run the report\_analysis\_coverage command, the PrimeTime GCA tool looks at the endpoints and timing arcs in the design across all the design scenarios and reports a summary of all tested and untested points for the current constraints. After you review the summary, you can use the report\_analysis\_coverage command options to debug specific problems. These options enable you to obtain detailed information about the status of an endpoint. Detailed report information includes tested and untested endpoints, the reason why an endpoint is untested, what mode the endpoint is tested in, and so forth. These debugging features help speed-up constraint development.

The PrimeTime GCA tool supports both single-scenario and multi-scenario environments. A scenario is used to represent the constraints for an operating mode along with a particular process, voltage, and temperature (PVT) corner. Different PVT corners only affect delays and transition times in the design; they have no effect on whether the endpoints are constrained or not. It is important to ensure that the constraints of different scenarios cover the design for all expected modes of operation.

The valid check types for analysis coverage are:

- clock\_gating\_hold and clock\_gating\_setup
- hold and setup
- clock\_separation

- max skew
- min\_pulse\_width
- min\_period
- recovery
- removal

The PrimeTime GCA tool generates a text report with the percentage and number of checks tested and untested.

### Using report\_analysis\_coverage in Single-Scenario Environments

If there is only one scenario, the PrimeTime GCA tool automatically generates a report focusing on single-scenario analysis. This report identifies whether an endpoint or timing arc has been tested. If you define several scenarios in the current session, but you only want to generate a report for one of them, use the <code>-scenario</code> option. Example 3-10 shows a standard single-scenario report.

### Example 3-10 Standard Single-Scenario Report

Inferring 294 clock-gating checks.

| Type of Check      | Total  | Tested        | Untested     |  |  |  |
|--------------------|--------|---------------|--------------|--|--|--|
| clock_gating_hold  | 294    | 294 (100%)    | 0 ( 0%)      |  |  |  |
| clock_gating_setup | 294    | 294 (100%)    | 0 ( 0%)      |  |  |  |
| hold               | 75481  | 45553 ( 60%)  | 29928 ( 40%) |  |  |  |
| min_period         | 376    | 196 ( 52%)    | 180 ( 48%)   |  |  |  |
| min_pulse_width    | 55778  | 39171 ( 70%)  | 16607 ( 30%) |  |  |  |
| out_hold           | 359    | 333 ( 93%)    | 26 ( 7%)     |  |  |  |
| out_setup          | 359    | 333 ( 93%)    | 26 ( 7%)     |  |  |  |
| recovery           | 16801  | 16385 ( 98%)  | 416 ( 2%)    |  |  |  |
| removal            | 16801  | 16385 ( 98%)  | 416 ( 2%)    |  |  |  |
| setup              | 75479  | 45532 ( 60%)  | 29947 ( 40%) |  |  |  |
| All Checks         | 242022 | 164476 ( 68%) | 77546 ( 32%) |  |  |  |

Example 3-10 shows a PrimeTime GCA summary report. After you identify some potential problems in the constraint coverage, the PrimeTime GCA tool can provide more detailed information for specific checks, as shown in the next section.

### **Narrowing Down Reports**

In Example 3-10, some of the outputs have untested setup and hold checks. To find out more information about why these outputs are untested, run the following command:

Example 3-11 shows the PrimeTime GCA output, which provides a detailed list of all untested output setup and output hold checks along with a possible reason for this state.

Example 3-11 Detailed Output for the report\_analysis\_coverage Command

| Type of Check         | Total      | Tested                   | Untested             |
|-----------------------|------------|--------------------------|----------------------|
| out_hold<br>out_setup | 359<br>359 | 333 ( 93%)<br>333 ( 93%) | 26 ( 7%)<br>26 ( 7%) |
| All Checks            | 718        | 666 ( 93%)               | 52 ( 7%)             |

| Constrained Pin Related Pin                                         |  | Check Type                                                                                                                 | Untested Reason                                                                                                                                                                                 |
|---------------------------------------------------------------------|--|----------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| zOut1 zOut2 zOut3 zOut4 zOut5 zOut6 zOut7 zOut8 zOut9 zOut10 zOut11 |  | out_hold out_setup out_hold out_setup out_hold out_setup out_hold out_setup out_hold out_setup out_hold out_setup out_hold | no_startpoint_clock no_startpoint_clock no_startpoint_clock no_startpoint_clock no_startpoint_clock no_startpoint_clock no_paths no_paths constant_disabled constant_disabled constant_disabled |
|                                                                     |  |                                                                                                                            |                                                                                                                                                                                                 |

After the PrimeTime GCA tool points out a potential untested reason, you can use the PrimeTime GCA debugging commands to find out more specific information about the source of the untested check. For example, if you want to know why "zOut9" is untested, run the following command:

```
gca_shell> report_case_details -to [get_ports zOut9]
```

#### Example 3-12 shows the output report.

Example 3-12 Output for the report\_case\_details Command

```
*********
Report : case_details
Design : zDesign
**********
Properties Value Pin/Port
______
constant net
                          zOut9
Case fanin report:
Verbose Source Trace for pin/port zOut9:
Path number: 1
Path Ref # Value Properties Pin/Port
             Ω
                                           zOut9
                 F()=A io_buffer_out_231/Y
io_buffer_out_231/A
F()=A' zDesign_top_i0/Y
zDesign_top_i0/A
F()=A' zDesign_top_i0/Y
zDesign_top_i0/A
zDesign_top_i0/A

F()=A' zDesign_top_i0/top_tieoff_i0/U100/Y
zDesign_top_i0/top_tieoff_i0/U100/A
constant net zDesign_top_i0/top_tieoff_i0/U42/HI
             0
             Ω
             0 F()=A'
             1
             0
             0
             1
```

In Example 3-12, you can see that the output is constant because of the TIE cell "zDesign\_top\_i0/top\_tieoff\_i0/U42".

### Using report\_analysis\_coverage in Multi-Scenario Environments

The PrimeTime GCA tool analyzes several scenarios in one command. This is particularly important with analysis coverage reports. Not all the endpoints are tested in a given mode; however, you should try to cover as many endpoints or timing arcs as possible over all the design modes.

For example, if the design has scan chains, the scan-related pins in the flip-flops are not covered in functional mode. This results in a collection of untested checks in the design. However, after the PrimeTime GCA tool analyzes both the functional and test modes, all flip-flop related checks should be covered and reported as tested.

To summarize, because not all endpoints are covered in every mode, it is important to distinguish between those endpoints that are not tested in any mode and those endpoints that are tested in at least one of the modes.

The PrimeTime GCA tool takes this into account and generates a report slightly different from the one created in a single-scenario environment. Example 3-13 shows this variation:

Example 3-13 report\_analysis\_coverage for Multi-Scenario Environments

|                    |         | Tested in      | Untested in    |
|--------------------|---------|----------------|----------------|
| Type of Check      | Total   | 1+ scenario    | all scenarios  |
| clock_gating_hold  | 9400    | 4165 ( 44%)    | 5235 ( 56%)    |
| clock_gating_setup | 9400    | 4165 ( 44%)    | 5235 ( 56%)    |
| hold               | 1328927 | 575149 ( 43%)  | 753778 ( 57%)  |
| min_period         | 352     | 351 (100%)     | 1 ( 0%)        |
| min_pulse_width    | 870706  | 491034 ( 56%)  | 379672 ( 44%)  |
| out_hold           | 36      | 36 (100%)      | 0 ( 0%)        |
| out_setup          | 36      | 36 (100%)      | 0 ( 0%)        |
| recovery           | 315842  | 295658 ( 94%)  | 20184 ( 6%)    |
| removal            | 315838  | 295654 ( 94%)  | 20184 ( 6%)    |
| setup              | 1328927 | 575149 ( 43%)  | 753778 ( 57%)  |
| All Checks         | 4179464 | 2241397 ( 54%) | 1938067 ( 46%) |

The detailed reports in multi-scenario analysis show the modes where a particular check is tested. To obtain these details, run

Example 3-14 shows the PrimeTime GCA output:

Example 3-14 report\_analysis\_coverage Detailed Output

| Type of Check | Tot            | al 1    |     | sted in<br>cenario | _                             |   |             | d in<br>rios    |
|---------------|----------------|---------|-----|--------------------|-------------------------------|---|-------------|-----------------|
| out_hold      |                | 36      | 36  | (100%)             |                               | 0 | (           | <br>0왕)<br>     |
| All Checks    |                | 36      | 36  | (100%)             |                               | 0 | (           | 0%)             |
| Constrained   | Related<br>Pin | Check T | ype |                    | Scenarios                     |   | -           | tested<br>asons |
| zOut1         |                | out_hol | d   |                    | default<br>FF_FUNC<br>FF_SCAN |   | x<br>x<br>t |                 |
| zOut2         |                | out_hol | d   |                    | default<br>FF_FUNC            |   | x<br>t      |                 |
| zOut3         |                | out_hol | d   |                    | FF_SCAN<br>default<br>FF FUNC |   | x<br>x<br>t |                 |
|               |                |         |     |                    | FF_SCAN                       |   | x           |                 |

In the "Untested Reasons" column, the "t" stands for tested. As a consequence, you can see that zOut1 is tested in scan mode, whereas zOut2 and zOut3 are tested in functional mode.

## **Analyzing Redundant and Dominant Constraints Using report\_exceptions**

The PrimeTime GCA tool helps you develop complete and efficient constraints. When developing a design with many constraints, it is common to encounter either incorrect, incomplete, or unnecessary constraints. Incorrect or incomplete constraints have a direct effect on the quality and performance of the design.

Unnecessary constraints are difficult to find and lead to increased memory usage and runtime. Therefore, it is important to have an automated way to detect them.

This section describes how to find redundant constraints and determine the dominant constraints in your design in the following subsections:

- Exception Reporting Overview
- Using report\_exceptions
- Narrowing Down report\_exceptions Reports
- Reporting Ignored Exceptions
- Reporting Dominant Exceptions
- Reporting Dominant Exceptions for Ignored Exceptions

### **Exception Reporting Overview**

To refine your constraint sets and thereby improve your quality of results, use the report\_exceptions command.

After you load the various constraints for each scenario into your design, use the report\_exceptions command to analyze and report the status of your constraints. In addition to reporting various types of exceptions, the tool can analyze your design for redundant and dominant exceptions. This capability helps you minimize your constraints.

For example, run the report\_exceptions -ignored command. The PrimeTime GCA tool analyzes your design and returns a list of exceptions that have no effect on the design and could be safely removed from the constraint sets. When you run the report\_exceptions -dominant command, the tool returns a list of exceptions that do affect timing.

With the PrimeTime GCA tool, you can identify incorrect, incomplete, and unnecessary constraints as follows:

• Most incorrect constraints are flagged with one of the many built-in rules checked by the analyze\_design command in the PrimeTime GCA tool.

- Incomplete constraints can be identified through either the built-in rules or the analysis coverage capability provided by the report\_analysis\_coverage command. See "Analysis Coverage Overview" on page 3-15 for more information.
- Unnecessary constraints are reported by the report\_exceptions command.

To find exceptions that do not affect the timing of the circuit, but might have a negative impact on tool performance, use the report\_exceptions -ignored command. You can also find these occurrences by turning on the EXC\_0006 and EXC\_0014 rules when you run the analyze\_design command. These rules are disabled by default because they need extra runtime. See "Enabling and Disabling Rules" on page 2-33 for more information.

### **Using report\_exceptions**

The report\_exceptions command works on the current scenario. If you have several scenarios loaded, you can switch from one scenario to another using the current\_scenario command.

When used without any options, the report\_exceptions command reports all timing exceptions as defined in your SDC (or Tcl) files. All of the exceptions and constraint specifications are reported in your constraint file. Example 3-15 shows an example of a default report.

Example 3-15 Default Report for the report\_exceptions Command

Example 3-15 provides a list of all of the exceptions but, for this very reason, it can be difficult to find specific data within the report. The next section describes how to narrow down your reports to locate specific problems.

### Narrowing Down report\_exceptions Reports

The report\_exceptions command offers all the standard filtering options, such as -from/through/to and -rise\_through/fall\_through. These can be used to reduce the number of exceptions reported. When a filter is used, only exceptions that have the same -from/through/to clause are reported.

To help understand how the -from/through/to filters are used, consider the constraints defined in Example 3-16.

### Example 3-16 Exceptions Defined in Constraints File

```
set_multicycle_path 3 -from [get_clocks CLK1]
set_multicycle_path 3 -from ff1/CP
```

If ff1/CP is actually clocked by CLK1, when you run

```
gca_shell> report_exceptions -from [get_clocks CLK1]
```

the tool reports only the following timing exception:

```
set_multicycle_path 3 -from [get_clocks CLK1]
```

The following multicycle path (MCP) exception

```
set_multicycle_path 3 -from ff1/CP
```

is not reported. When you use the <code>-from/through/to</code> options with the <code>-ignored</code> or <code>-dominate</code> options, the set of reported exceptions is reduced based on whether the filtered set of exceptions are ignored for all timing paths or used for at least one timing path.

## **Reporting Ignored Exceptions**

Ignored exceptions are timing exceptions that do not have any effect in the design. There can be many different reasons why an exception is ignored. When the PrimeTime GCA tool marks an exception as ignored, it also identifies the reason the constraint was ignored as one of the following conditions:

- The exception is fully covered by another exception in the SDC file.
- There is no path in the design related to this exception.
- No valid startpoint is specified in the exception.
- No valid endpoint is specified in the exception.

Example 3-17 shows an example report. You can also use the -ignored option in conjunction with other options, such as -from, to narrow the set of exceptions in the report.

#### Example 3-17 Output for the report\_exceptions -ignored Command

```
**********
Report : exceptions
Design : zDesign
Scenario: FUNCTIONAL
###
## Redundant exceptions (totally overridden by other exceptions):
# /remote/designs/zDesign/sdc/functional.sdc, line 440 \
set_false_path -from [get_clocks {Top_clk_1}] -through [get_pins
{zdesign_core_i0/
zPin1}] -to [get_clocks {Top_clk_2}]
## Exceptions that do not cover any constrained paths:
  /remote/designs/zDesign/sdc/functional.sdc, line 474
set_false_path -through [get_pins {zDesign_core_i0/i_resetb_pad_din}]
###
## Exceptions with no valid -from objects:
  /remote/designs/zDesign/sdc/functional.sdc, line 503
set false path -hold -from [get ports {JTAG CE}] -to [get pins \
{zDesign_top/
jtag_control_inst/reg_127_/d}]
```

To reduce runtime and memory usage in future sessions, remove ignored exceptions from the SDC file.

#### Note:

The PrimeTime GCA tool does not modify constraints. Edit your constraints and rerun the tool for verification.

## **Reporting Dominant Exceptions**

The PrimeTime GCA tool reports the dominant exceptions in the design. To report the dominant exceptions, run the following command:

```
gca_shell> report_exceptions -dominant
```

An exception is considered dominant if it affects the constraints on at least one path and its absence would result in a different set of constraints in the design. Example 3-18 shows output for the report\_exceptions -dominant command.

### Example 3-18 Output for the report\_exceptions -dominant Command

You can narrow down the set of reported exceptions by combining the -dominant option with other options.

### **Reporting Dominant Exceptions for Ignored Exceptions**

The PrimeTime GCA tool reports the dominant exceptions for ignored exceptions in the design. To report these exceptions, run the following command:

```
QCa Shell> report exceptions -ignored -verbose
```

\*\*\*\*\*\*\*\*\*\*\*

Example 3-19 shows output for the report\_exceptions -ignored -verbose command.

### Example 3-19 Output for the report\_exceptions -ignored -verbose Command

```
Report : exceptions
Design : test
Scenario: default
## Redundant exceptions (totally overridden by other exceptions):
# The following exception in test.tcl at line 62 is dominated by other
exceptions:
set_multicycle_path 2 -setup -from [get_clocks {CLK1_1}]
# The following exceptions dominate the above exception :
   # test.tcl, line 62
   set_multicycle_path 3 -setup -from [get_pins {H1/H1/F1/CLK}]
   # test.tcl, line 64
   set_multicycle_path 2 -setup -from [get_pins {H2/H1/F1/CLK}]
# The following exception in test.tcl at line 65 is dominated by other
exceptions:
set_multicycle_path 3 -setup -from [get_clocks {CLK2_1}]
```

```
# The following exceptions dominate the above exception:
    # test.tcl, line 62
    set_multicycle_path 3 -setup -from [get_pins {H1/H1/F1/CLK}]
    # test.tcl, line 64
    set_multicycle_path 2 -setup -from [get_pins {H2/H1/F1/CLK}]
```

# 4

## Graphical User Interface

The PrimeTime GCA graphical user interface (GUI) provides an environment to view and debug constraint problems for PrimeTime and other Synopsys tools, such as Design Compiler and IC Compiler. The GUI environment is the main interface for working with the PrimeTime GCA tool.

The PrimeTime GCA GUI is described in the following sections:

- Using the GUI
- PrimeTime GCA Window
- User Message Browser
- Violation Browser
- Block-to-Top Violation Browser
- SDC-to-SDC Violation Browser
- Waiver Configuration Dialog Box
- Information Pane
- Console
- Online Help
- SDC View
- Hierarchy Browser and Schematic View

- Select By Name Toolbar
- Properties Dialog Box
- Schematic Display Options

## **Using the GUI**

The GUI can help you visualize and understand the nature of the violations you might encounter when working with the PrimeTime GCA tool. You can use the visual analysis tools contained in the PrimeTime GCA tool after you read, link, constrain, and analyze the design.

An analysis session might consist of the following tasks:

- 1. Start the GUI.
- 2. Read, link, constrain, and analyze the design.
- 3. Perform in-depth analysis, examining specific aspects of the violation paths in detail.

The default behavior for starting a PrimeTime GCA session that automatically includes the GUI is to use <code>gca\_shell</code>. Within the shell you can use the <code>gui\_start</code> and <code>gui\_stop</code> commands to start and stop the GUI.

If you want to run the PrimeTime GCA tool in shell-only mode, enter the gca\_shell -no\_gui commands.

You can display or hide elements of the GUI. For example, to display or hide a toolbar or panel, choose View > Palette/Toolbars and choose the appropriate command to display or to hide the corresponding area of the window. A check mark is shown next to the menu item if that element is currently being displayed in the window.

The lower area of the window contains the console. The <code>gca\_shell</code> prompt is on the console. Use the Log and History tabs above the <code>gca\_shell</code> prompt to display different types of information about the console.

To stop the GUI while still keeping the original gca\_shell session going in the terminal window, use the gui\_stop command or choose File > Close GUI. To exit the PrimeTime GCA tool, choose File > Exit.

### PrimeTime GCA Window

Starting the GUI opens the PrimeTime GCA window. This is the main PrimeTime GCA window in which you can display many types of analysis windows. You can open, close, move, resize, dock, undock, maximize, and minimize various types of windows within the PrimeTime GCA window. Figure 4-1 shows the PrimeTime GCA window containing the menu bar, various toolbars, the violation browser, the SDC view, and the console. You can change the appearance by opening, resizing, and closing view windows within the PrimeTime GCA window. You can also open multiple instances of the PrimeTime GCA window to create different analysis views.



Figure 4-1 PrimeTime GCA Window

### **Manipulating Windows**

Each window can be minimized or maximized. A window can be moved anywhere within the top-level window. Windows can overlap each other.

A window has a title bar with buttons to minimize, maximize, or close the window, and you can freely move and resize the window.

To lay windows out evenly like tiles, choose the menu command Window > Tile, as shown in Figure 4-2. To cascade the windows, choose Window > Cascade. You can arrange and resize the windows as shown in Figure 4-3.

Figure 4-2 Tiled Windows



Figure 4-3 Arranged and Resized Windows



You can move, resize, and minimize windows at any time. To move a window, point to the title bar and drag it to the position you want.

## **Window Types**

Table 4-1 lists and briefly describes the types of windows that can be displayed within the PrimeTime GCA window. You can find additional information about each type of window in the remaining sections of this chapter.

Table 4-1 Types of Windows Within the PrimeTime GCA Window

| Window type                             | Description                                                                                                                               |
|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| Violation Browser                       | Lists the violations in the current design, classified by scenario and severity.                                                          |
| B2T Mismatch Browser                    | Lists the violations between the constraints defined for the top level of the current design and the block level, classified by severity. |
| S2S Mismatch Browser                    | Lists the differences between two sets of constraints for the current design, classified by severity.                                     |
| User Message Browser                    | Lists the user messages in the current design, classified by severity.                                                                    |
| Information Pane                        | Lists detailed information related to the current selection.                                                                              |
| Console Window                          | Lets you run gca_shell command and view the gca_shell log, command history, or error and warning messages.                                |
| SDC View                                | Displays the SDC constraint file and places a marker on the relevant line.                                                                |
| Hierarchy Browser and<br>Schematic View | Lets you browse through the design hierarchy and select a cell, net, port, or pin in the design.                                          |
| Path Schematic                          | Displays a circuit schematic of a hierarchical cell or a path in the design.                                                              |
| Properties Dialog Box                   | Displays a list of the object's properties.                                                                                               |

The PrimeTime GCA window starts out with the following windows:

- Violation browser
- Information pane

By default, the violation browser, information pane, and console windows are docked and displayed on the left side, as shown in Figure 4-4. You can undock or remove these default windows and open additional windows such as Schematics and Query. There is an "on-demand" hierarchy browser window that you can add to the standard appearance of the

GUI by modifying your default preferences. If the hierarchy browser window is not present, you can open one by choosing Window > New Hierarchy Browser.

Figure 4-4 PrimeTime GCA Window on Startup



### **Toolbars**

The toolbar buttons provide quick access to often-used menu commands. Figure 4-5 shows an example of the toolbar buttons.

Figure 4-5 Toolbar Buttons



Buttons that cannot be used in the active view are dimmed. The current context changes when you make a new selection. For example, after you select a path, the toolbar options that operate on paths become enabled. When no paths are selected, those buttons functions are dimmed.

### **Menu Commands**

Table 4-2 briefly describes each of the menu bar menu commands.

Table 4-2 Menu Commands

| Menu commands | Description                                                                                                                |
|---------------|----------------------------------------------------------------------------------------------------------------------------|
| File          | Contains commands for executing scripts, printing schematics, and exiting the tool.                                        |
| View          | Contains commands for controlling the design views, mouse function, InfoTip display, toolbars, and other view settings.    |
| Selection     | Contains commands for selecting schematic objects and reporting the selected objects.                                      |
| Highlight     | Contains commands for coloring selected objects in schematic views.                                                        |
| Design        | Contains commands for analyzing the design and opening the hierarchy browser and the waiver configuration dialog box.      |
| Analysis      | Contains commands for opening the violation browser, B2T mismatch browser, S2S mismatch browser, and user message browser. |
| Schematic     | Contains commands for opening and controlling schematic views.                                                             |
| Window        | Contains commands for controlling the display of windows within the PrimeTime GCA GUI.                                     |
| Help          | Contains commands for getting online Help.                                                                                 |

## **User Message Browser**

User messages are displayed in the user message browser shown in Figure 4-6. To open the user message browser, choose Analysis > UserMessage Browser. In the browser tree, the messages are sorted according to severity. When you select a message in the browser tree, the message details are displayed in the information pane. For the message selected in Figure 4-6, the information pane identifies the line number of the problem SDC constraint and a link to that line in the SDC file.

File View Selection Highlight Design Analysis Schematic Window Help \overline UserMessageBrowser.1 \_ 🗆 × Count De User Messages Message UIC-011 - 1 of 1 ⊟ Messages 41 Us • Online Help 🖹 🤼 Warning 34 □ CASE-003 1 Co UIC-011 message: %s is forcing pin '%s' to be a timing %s. 1 of 1 1 Co-⊕ UIC-009 32 Ob Ö- UIC-011 1 %s User Message Reference 1 of 1 1 set set max delay (./design/chiplevel.sdc. ☐ 🚺 Information is forcing pin line 18) ▼| UserMessageBrowser.1 ViolationBrowser.1 Vsing firefox History Options: 💌 Log gca\_shell> ▼ Cells ▼ 🔉 ▼ Select 🔻 🗔 Add 📀 🗿 🚷 Ready ⊞▶

Figure 4-6 User Message Browser

#### **Violation Browser**

This section provides an overview and guidelines for navigating the violation browser, in the following sections:

- Violation Browser Overview
- Guidelines for Navigating in the Violation Browser

#### **Violation Browser Overview**

The violation browser is the main tool within the PrimeTime GCA tool for performing debugging tasks. It displays a hierarchical list of the design and constraint violations that have been detected by the tool along with suggestions on how to fix the problem. The violation browser supports netlist-related and scenario-related violations (one node per scenario). Violations are displayed in the following order: Error, Warning, and Information.

By default, the violation browser displays up to 1000 violation identifier nodes for each rule violated. Use the display\_violations\_per\_rule\_limit variable to specify a different limit.

Figure 4-7 shows a typical violation browser.

Figure 4-7 Violation Browser



During a session, the PrimeTime GCA tool stores the results of multiple analysis runs in multiple violation browsers. You use the analysis run chooser window, shown in Figure 4-8, to choose the specific run results to view. Access the analysis run chooser window from the Analysis menu on the menu bar.

Figure 4-8 Analysis Run Chooser



This window displays the available results grouped by violation type. In addition to the standard violation browser, there is the B2T violation mismatch browser, and the S2S violation mismatch browser. For more information about these browsers, see Chapter 5, "Comparing Block- and Top-Level Constraints" and Chapter 6, "Comparing Two Sets of Design Constraints."When the GUI is first opened, all of the severity nodes in the violation browser are expanded and all of the violation identifier nodes are collapsed. When expanded, a severity node displays all of the violations present in the design at that severity level.

You can specify the Web browser used to display the messages by setting an environment variable at the operating system prompt.

The browser executable needs to be in your environment variable setting.

setenv USER\_HELP\_BROWSER preferred\_browser

#### **Guidelines for Navigating in the Violation Browser**

In the violation browser, clicking the +/- next to a violation identifier node expands the node and displays every individual violation of that type.

Whenever an individual violation is selected, the information pane shows the specifics of that particular violation. Whenever a violation instance is selected, the information pane shows the relevant data for the violation instance and a general message for the particular set of violations (for example, CLK\_0004 message).

The violation browser groups violations of a rule if the violations contain similar object names. The browser displays these multiple violations as a single group, as shown in Figure 4-7. This feature helps you see the scope of all your design violations. When you select a group name, the information pane displays the Description field shown in the violation browser. The PrimeTime GCA tool allows you to suppress rule violations. You can either disable a rule completely or suppress a specific instance of a rule violation, also known as waiving a violation. To disable grouping or enable grouping for a specific number of levels, use the <code>grouping\_violations\_hierarchy\_separator\_limit</code> variable. Both waived and unwaived violations are displayed in a group. Rules without netlist objects in their parameters are not grouped because violation grouping is performed on netlist object names, such as pins, ports, and cells.

#### **Block-to-Top Violation Browser**

To compare a set of constraints from a block to the constraints from the top-level chip, use the <code>compare\_block\_to\_top</code> command. You use the block-to-top violation browser to view the violations.

See Chapter 5, "Comparing Block- and Top-Level Constraints" for more information.

#### SDC-to-SDC Violation Browser

To determine the functional differences between the two sets of constraints using one common netlist, use the <code>compare\_constraints</code> command. You use the SDC-to-SDC violation browser to view the violations.

See Chapter 6, "Comparing Two Sets of Design Constraints" for more information.

#### **Waiver Configuration Dialog Box**

The waiver configuration dialog box allows you to waive either an entire rule or specific violations of a rule. Unlike the violation browser, you can use the waiver configuration dialog box both before and after running the <code>analyze\_design</code> command. In addition, the waiver configuration dialog box gives you complete access to all the rules available in the PrimeTime GCA tool, whereas the violation browser shows only those rules with violations.

To open the waiver configuration dialog box, choose Design > Waiver Configuration. The PrimeTime GCA tool displays the waiver configuration dialog box, as shown in Figure 4-9.

Figure 4-9 Waiver Configuration Dialog Box



The columns in the waiver configuration dialog box are described in Table 4-3.

Table 4-3 Waiver Configuration Dialog Box Columns

| Column            | Description                                                                                                                                                                                              |  |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Rules/<br>Waivers | Name of the rule. You can access all built-in and user-defined rules with the waiver configuration dialog. A plus sign next to the rule indicates that specific violations of the rule have been waived. |  |
| Enable            | A check mark indicates that the rule is enabled. To disable the rule, uncheck the box. This method of enabling and disabling a rule applies to all scenarios.                                            |  |
| Count             | Shows the number of waivers for the rule.                                                                                                                                                                |  |
| Design            | Specifies the design to which a waiver is applied. If no design is specified, the waiver applies to the current design.                                                                                  |  |
| Scenario          | Lists the scenarios in which the waiver is active. If no scenario is listed, the waiver applies to all scenarios.                                                                                        |  |
| Description       | Brief explanation of the built-in rule or user-defined comment for a user-defined rule. For detailed information about the built-in rules, see the rule reference documents in the online Help.          |  |

#### **Information Pane**

The information pane, shown in Figure 4-4 on page 4-7, is a central feature of the PrimeTime GCA GUI environment. Whereas the violation browser allows you to find general information about rule violations, the information pane displays the details of these violations.

Whenever a violation is selected in the violation browser, the information pane automatically displays the relevant information. In this way the information pane is always synchronized with whatever is selected in the violation browser window.

The information pane provides detailed information related to the current violation, including the full message of the violation and hyperlinks to related objects (whenever applicable).

The information pane also provides suggestions on how to debug the violation in more detail and provides the necessary setup details for creating some path schematics.

#### Console

The PrimeTime GCA tool provides a console, shown in Figure 4-4 on page 4-7, in which you can enter interactive commands; anything that can be done in a batch PrimeTime GCA session can also be done through the console.

Standard output and error output are displayed in the console log view.

To save the command history list into a file, click the History tab and click the Save Contents As button.

#### **Online Help**

An online Help system is provided as part of the PrimeTime GCA tool. It contains all documentation related to the PrimeTime GCA tool, including:

- User guides
- Man pages
- Rule documentation

You can access the online Help system from the Help menu in the GUI environment and from the command line when entering a man topic command.

From the Help menu, choose online Help to open the PrimeTime GCA online Help system in a Web browser.

The PrimeTime GCA online Help system is also available through the information pane of any rule by clicking the Help hyperlink.

In the online Help system, which opens in a new Web browser window, the Rule Reference page for any rule contains an explanation of the rule, an example of a design containing a violation of that rule, and a suggestion on how to debug the issue.

Figure 4-10 shows the startup page of the PrimeTime GCA online Help system.

🔯 🔲 🕼 🖫 🍓 Quick search <del>( </del> ⊢ m Table of Contents Using Online Help Commands PrimeTime GCA Attributes ? Variables Messages Rules User Guide SYNOPSYS Tools

Tcl With Synopsys Tools SDC Reference Copyright\_Notice **Copyright Notice** Welcome to the PrimeTime GCA Online Help System In the PrimeTime GCA Online Help System you can: • access the contents by clicking the links in the Table of Contents on the left of your screen. • do a keyword search of the contents by clicking the Search link on the lower left of your screen. The Home icon on the Toolbar above allows you to return to this page directly from anywhere in the system. TOC The Toolbar also allows you to refresh the view, print the current page, do a quick search on the current page, remov search highlighting, or hide/show the navigation pane. Index Search Favorites

Figure 4-10 PrimeTime GCA Online Help System

#### **SDC View**

Through the use of the SDC viewer, the PrimeTime GCA tool can identify constraints by their definition in a file (file name and line number). This type of information, when provided, is available through a hyperlink in the violation message in the violation browser and in the information pane.

By clicking the hyperlink of a constraint definition, the SDC viewer opens and automatically loads the relevant SDC constraint file and places a marker on the relevant line.

Figure 4-11 shows a typical SDC view.

Figure 4-11 SDC View



### **Hierarchy Browser and Schematic View**

The hierarchy browser and schematic view let you examine the elements in the design hierarchy and display them in detailed schematic form.

Figure 4-12 shows a typical design in the hierarchy browser and schematic view.

Figure 4-12 Hierarchy Browser/Schematic View



The look and feel of the PrimeTime GCA GUI are designed to be similar to those of other tools, such as the PrimeTime GUI or the Design Vision tool.

The primary function of the hierarchy browser is to display the logic hierarchy of the design. Schematics can be created for the whole selection by right-clicking any level of hierarchy or by clicking the toolbar buttons. Several schematics can be opened simultaneously, each in its own window. Each schematic view window opens so that you can see the logic.

The hierarchy browser also provides the following functionality:

- Whenever a level of hierarchy is selected, the cells belonging to that level appear on the cell list.
- The schematic view also allows you to search for a cell, net, or pin and to zoom in or zoom out to view a selection.

The schematic view can be annotated with the:

- Cell name
- Net name
- Library cell name

Selecting objects directly in the schematic also populates the relevant selection box on the status bar at the bottom of the PrimeTime GCA window.

The buttons available on the Schematics toolbar have the following functionality:

- The Create Instance Schematic button draws the level of logic currently selected. If nothing is selected, the current design is drawn.
- The Create Abstract Path Schematic of Selected Objects button draws only the selected objects and their immediate connections. If nothing is selected, the button is disabled.
- The Add Fanin/Fanout to Path Schematic button becomes active whenever a schematic window is opened. Otherwise the button is disabled.
- The zoom, pan, and select buttons on the View Tools and View Zoom/Pan toolbars enable you to navigate through the schematic.

The Schematic View also provides standard printing capabilities similar to other Synopsys GUI tools.

#### **Path Schematic**

The path schematic view in the GUI provides visualization of any part of the design rather than the full schematic view. Any path schematic you display is annotated with data, such as constant data and clock identifiers that are relevant to analyzing the issue.

The path schematic is displayed when you request it from the information pane (debugging commands).

There are a number of visibility features built into the path schematic view:

- You can expand or reduce the schematic.
- You can add or remove gates from the view to aid in the granularity of the view.
- You can select one or several objects to obtain more detailed information about them.
- You can display attributes in a separate attribute pane.

There is also a Create Path Schematic button on the toolbar you can use to create a schematic of whatever logic is currently selected.

When creating a path schematic, the tool displays a warning message beforehand if schematic generation is expected to take a long runtime. At this point, you have the option to cancel the current command. If significant runtime is anticipated when creating a path schematic, the tool displays a Work In Progress indicator to show that the tool is not failing.

#### **Creating a Schematic**

When a schematic view is applicable to a violation, the Schematic hyperlink appears in the information pane. You can automatically create a schematic for this violation by selecting the Schematic hyperlink. The schematic is annotated with information relevant to the violation.

You can also create schematics at any level of logic by using the hierarchy browser or clicking the "Create Instance Schematic" button on the Schematics toolbar. The tool creates a schematic for all objects in the current selection list.

To open a hierarchy browser window, choose Design > Hierarchy Browser. Select the logic for the schematic and either right-click the selected cells and choose New Design Schematic View or choose Schematic > New Schematic View.

### **Select By Name Toolbar**

Use the Select By Name toolbar, as shown in Figure 4-13, to quickly select or highlight objects by name in the current design.

Figure 4-13 Select By Name Toolbar



The typical flow for the Select By Name toolbar involves the following steps:

- 1. Display the toolbar and set the keyboard focus: choose Selection > By Name Toolbar or press Ctrl+/.
- 2. Select the object type: press Page Up or Page Down to cycle through the object type list.
- 3. Set the action to be performed: press F1 to select objects or F2 to highlight objects.
- 4. Specify the search string: enter the search string, and press Tab to complete the name if necessary.
- 5. Choose whether to replace or add to the current selection: press Insert to toggle the Add option.
- 6. Select or highlight the object: press Enter.

When you press Enter, the tool searches the design for an object that matches the specified name or name pattern and automatically selects that object. The selected object is highlighted if it is visible in a schematic.

You can type part of a name and let the tool complete it by pressing Tab. The tool completes the name to its longest match. If multiple names match the text, a name completion list appears. You can select a name by pressing Enter or close the list by pressing Esc. Use the Up Arrow and Down Arrow keys to move up and down the list.

You can type multiple object names by separating them with blank spaces.

If an object name contains a space, enclose the name in curly braces ({}) to treat it as a single name. If an object name is invalid because nothing matches the specified name pattern, the name appears on a light red background.

The Select By Name toolbar in Table 4-4 provides the following interactive shortcut operations:

Table 4-4 Select By Name Toolbar Shortcuts

| Key       | Action                                            |
|-----------|---------------------------------------------------|
| Enter     | Select or highlight the objects                   |
| Tab       | Complete current name to longest match            |
| Down      | Display completion menu                           |
| F1        | Change to selection mode                          |
| F2        | Change to highlight mode                          |
| Page Up   | Move to the previous object type                  |
| Page Down | Move to the next object type                      |
| Insert    | Switch between Add and Replace for selection mode |
| Escape    | Hide the toolbar                                  |

Any characters you type while the object list is open automatically appear in the object name box. This allows you to continue typing the object name, which automatically updates the matching names in the name completion list.

Figure 4-14 shows an example of the Select By Name toolbar with the name completion list open.

File View Selection Highlight Design Analysis Schematic Window Help 🌃 ViolationSchematic.3 Violation < default:CA. 🔲 🗖 🔀 Design: rel Scenario: ult Pin annotation: violation [default:CAS\_0003 #1] ario Violations <Netlist Violations> Schematic • Debugging Error Help Fix F- 63 LINT 0002 Suggestion Online Help clk adder of 1 clk adder div2 Violation 1: Pin/Port '<u>u7/U168/S</u>' propagated clk cascademod value conflicts with a user clk 8x8 0003 case analysis value. clk 16x16 of 1 clk pathsegment 0003 • ViolationBrowser.1 tic.3 • dow -toplevel] -arrange\_children tile \_shell> gui\_set\_windo gca\_shell> gui\_set\_p y {ObjectType} -value {Cells} Log History Options: 🔻 gca shell> Show All ☐ Sort 6 items 2 3 8 Select ▼ Cells ▼ 🔑 ▼ clk ⊞▶ Ready Cell 6

Figure 4-14 Name Completion List

After a successful search, the tool automatically highlights the text in the object name box and you can start another search. You can also perform the search by clicking the Apply button.

The selection operation replaces the current selection by default. If you want to add objects to the current selection, select the Add option.

If you press the Tab key and the tool finds multiple objects that match the text you typed, the name completion list appears showing the first fifteen names.

If you enable name sorting, the option remains selected for future searches.

### **Properties Dialog Box**

You can query the properties of any object in the design directly in the GUI by using the Properties dialog box. You can display an object's Properties dialog box by selecting the object in the properties dialog box. Objects that have properties are nets, pins/ports, and cells.

The Properties dialog box can also be accessed by right-clicking an object in a schematic and choosing Properties.

Figure 4-15 shows a typical attribute list in the Properties dialog box.

Figure 4-15 Properties Dialog Box



You can click the arrow buttons to scroll through the property lists for multiple selected objects. To show the combined characteristics of all selected objects in a single pane, select the All option.

# **Schematic Display Options**

You can collapse and expand the display of buffer chains, hierarchical objects, and unconnected pins in schematic views. Collapsing these types of objects can greatly simplify the schematic display by hiding the unimportant details.

For example, in Figure 4-16, the chain of three buffers is selected. By choosing Collapse > Selected Buffers/Inverters on the pop-up menu, the chain is collapsed into a single "meta-buffer" that represents the functionality of the whole buffer chain, as shown in Figure 4-17.

Figure 4-16 Buffer Chain Selected



Figure 4-17 Buffer Chain Collapsed



The "meta-buffer" is drawn larger and with thicker lines to show that it is a compressed representation of the buffer chain, not an actual cell in the design. You can restore the view of the original buffer chain by choosing Expand > Selected Objects on the pop-up menu.

You can similarly collapse and expand the view of buffer trees, cells that belong to hierarchical blocks, and unconnected pins of large macro cells. The design functionality is often easier to understand with a collapsed view. Figure 4-18 shows an example of an expanded (flat) and a collapsed (hierarchical) view of a path schematic.

Figure 4-18 Expanded and Collapsed Views of a Design Hierarchy





The commands for collapsing and expanding objects are available on the pop-up menu and on the menu bar. On the menu bar, choose Schematic > Collapse or Schematic > Expand and choose the command. You can choose commands to collapse or expand the currently selected objects or all objects of a specified type, such as All Hierarchy, All Buffers/Inverters, Buffers/Inverters By Chain, or Buffers/Inverters By Tree.

# 5

# Comparing Block- and Top-Level Constraints

Incorporating third-party IP blocks or reusing blocks from other designs is a common practice in chip development. Each of these predesigned blocks usually comes with a set of constraints for building the block. To guarantee that the block functions correctly, you must ensure that these block constraints are still valid after you incorporate the block in your bigger design.

To check the consistency between block- and top-level constraints, use the <code>compare\_block\_to\_top</code> command to find inconsistencies between hierarchical constraints. To find potential issues within a single set of constraints, use the <code>analyze\_design</code> command at the top or individual block level.

These features are described in the following sections:

- Overview of Hierarchical Constraint Comparison
- Methodology
- Checking Block and Top Constraints in the GUI
- Constraint Comparison Example
- Checking Block Versus Top Consistency
- Checking Multiple Scenarios
- Checking Multiple Instances of One Block

- Creating Waivers
- Creating Text Reports

## **Overview of Hierarchical Constraint Comparison**

Design teams use various strategies to create block-level constraints from top-level constraints. Sometimes block-level constraints are propagated to the top level in a bottom-up design flow. During the design iteration process, new constraints can be manually inserted into both the top-level and block-level designs. To check whether the constraints match after such operations, use the <code>compare\_block\_to\_top</code> command.

Each block comes with a set of constraints under which it was synthesized and placed. These constraints include clock definitions, timing exceptions, and boundary conditions.

When you use the <code>compare\_block\_to\_top</code> command, the tool loads the constraints for both the block-level design and the top-level design and performs a comparison between the two sets of constraints. The constraint consistency-checking feature checks a unique netlist against the two sets of constraints. The tool generates a set of block-to-top rule violations that can be debugged just like the general design rules.

The tool preserves the block-to-top results for multiple blocks in a single session. Figure 5-1 shows violations for two blocks in two separate violation browser windows.



Figure 5-1 Violations for Two Blocks in Separate Violation Browser Windows

For more information about analyzing the results of multiple blocks in a single session, see "Reporting Rule Violations With the report\_constraint\_analysis Command" on page 2-25.

# Methodology

The following sections describe the block-to-top flow:

- Keeping Multiple Linked Designs for Block-to-Top Constraint Checking
- Flow Script Example

# **Keeping Multiple Linked Designs for Block-to-Top Constraint Checking**

When linking a design, the default behavior is to remove previously linked designs. However, the block-to-top flow is different from the standard flow because you need to keep two linked designs in memory:

- The block design with block-level constraints applied
- The top design with top-level constraints applied

To keep previously linked designs in memory, use the <code>link\_design</code> command with the <code>-add</code> option. When there are multiple linked designs in memory at the same time, use the <code>current\_design</code> command to switch between the designs.

#### Flow Script Example

The script in Example 5-1 shows the flow for the block-to-top constraint checking.

#### Example 5-1 Block-to-Top Constraint Checking Script

```
set_app_var search_path [list . ${TOP_DIR}/libs ${TOP_DIR}/design]
set_app_var link_path [list * libs.db]

read_verilog ${TOP_DIR}/design/ChipLevel_no2blocks.v
read_verilog ${TOP_DIR}/design/Multiply16x16.v
read_verilog ${TOP_DIR}/design/PathSegment.v

link_design ChipLevel
link_design -add Multiply16x16

current_design ChipLevel
source ${TOP_DIR}/dc_outdir/ChipLevel_propagate.sdc -echo
current_design Multiply16x16
source ${TOP_DIR}/design/Multiply16x16.sdc -echo

current_design ChipLevel
compare_block_to_top -block_design [get_designs Multiply16x16]
remove_linked_design [get_designs Multiply_16x16]
```

## **Checking Block and Top Constraints in the GUI**

The tool provides comprehensive GUI windows for performing block-to-top comparisons and debugging block-to-top rule violations.

#### **Built-In Block-to-Top Rules**

Built-in block-to-top rules check top-level constraints against block-level constraints. When you run the <code>compare\_block\_to\_top</code> command, the tool automatically loads the built-in block-to-top rules listed in Table 5-1.

Table 5-1 Built-In Block-to-Top Rules

| Rule         | Description                                      |
|--------------|--------------------------------------------------|
| B2T_EXD_xxxx | Boundary conditions/external delays              |
| B2T_CAS_xxxx | Case analysis Constraints/Exception analysis     |
| B2T_EXC_xxxx | Timing exceptions Constraints/Exception analysis |
| B2T_CLK_xxxx | Clock properties                                 |
| B2T_CLT_xxxx | Clock source latency and clock network latency   |
| B2T_UNC_xxxx | Clock uncertainty                                |
| B2T_DIS_xxxx | Disabled objects and arcs                        |
| B2T_OPC_xxxx | Operating conditions                             |

When appropriate, the rules that check these constraints have a tolerance rule property that allows some difference in the values being compared before a violation is issued. The tolerance is specified as a percentage of the smallest value compared.

By default, the tolerance is set at 1e-5 percent, which is equivalent to performing exact matches. To change the tolerance, use the set\_rule\_property command.

See the rule reference pages in the online Help for detailed rule descriptions.

#### **Running Block-to-Top Analysis from the GUI**

Typical steps to perform block-to-top analysis are:

- 1. Load the design.
- 2. Run the analyze\_design command at the top level and at the block level and make sure that both the top-level and block-level constraints are clean.
- 3. Run the <code>compare\_block\_to\_top</code> command specifying the block-level and top-level designs to be compared.
- 4. Open the Block-to-Top mismatch browser window: choose Analysis > B2T Mismatch Browser.
- 5. Debug the block-to-top rule violations.

Note that it is not possible to waive block-to-top rule violations.

The VBlock-to-Top mismatch browser window shows the design-level rule violations, if any.

Debug and correct the design to ensure that the block-to-top analysis results are correctly generated.

#### **Displaying Schematics of Block and Top Rule Violations**

You can display schematics of block and top-level constraint mismatches, as shown in Figure 5-1 and Figure 5-2. A schematic link is provided in the Block-to-Top (B2T) information pane, if the mismatch is schematic related.

Figure 5-1 shows a B2T\_CLK\_0006 violation. When you select this violation in the Block-to-Top mismatch browser, the information pane shows violation details that include a Schematic link (circled in red). When you click the Schematic link, the block and top-level schematics are displayed, as shown in Figure 5-2. The white-colored MUX outputs indicate the first place where the violation occurs.



Figure 5-2 Block-to-Top Information Pane With Schematic Link

Figure 5-3 Dual Schematic



In addition to showing dual schematic views of the violation in Figure 5-3, the information pane in Figure 5-4 contains links to the SDC source files associated with both the block and top designs. When you click the source file link for either the block or top SDC file, the tool

displays both top and block SDC source files side-by-side with the violating constraint highlighted in each file, as shown in Figure 5-5.

Figure 5-4 Information Pane When a Violation Is Selected



Figure 5-5 Dual SDC Viewer



#### **Constraint Comparison Example**

The script in Example 5-2 uses the <code>compare\_block\_to\_top</code> command to run block versus top consistency checks. The example loads the top-level netlist that includes the netlist for the block, links the top design, applies the top-level constraints, links the block-level design, applies block-level constraints, and sets the output directory. Finally, it runs block versus top consistency checks.

#### Example 5-2 Default Report for report\_exceptions

```
gca_shell> read_verilog ./chip.v
gca_shell> link_design chip
gca_shell> source chip_constraints.tcl
gca_shell> link_design -add usb_core
gca_shell> source usb_core_constraints.tcl
gca_shell> set out_dir /user/abc/public_html/compare_chip
gca_shell> compare_block_to_top -block_design usb_core
```

#### **Checking Block Versus Top Consistency**

The <code>compare\_block\_to\_top</code> command performs consistency checks between block-level design constraints and the corresponding top-level constraints. Figure 5-6 shows the block design USB\_core inside the design Chip\_Top and identifies some objects that can be compared.

Figure 5-6 Block Design USB\_core Inside Design Chip\_Top



The PrimeTime GCA tool looks for the following categories of constraints:

- Clock constraints
- Boundary condition constraints
- Exception type constraints
- Case value constraints
- Miscellaneous constraints

By default, all five categories are checked by the <code>compare\_block\_to\_top</code> command. To restrict the categories, use the <code>-include</code> option.

The following sections describe the five categories checked by the PrimeTime GCA tool:

- Clock Checks
- Boundary Condition Checks
- Exception Checks
- Case Settings Checks
- Miscellaneous Settings Checks

#### **Clock Checks**

The clocks defined at the block level are compared to the clocks from the top-level reaching this block. The PrimeTime GCA tool matches the clocks for period, sense, waveform, and phase.

Tcl-based mapping is available as an alternative to the clock-check matching described previously.

# **Boundary Condition Checks**

The input and output delays of the block are checked against the top level constraints. The actual input and output delay values are not subject to comparison. However, the following items are part of the comparison:

- · Presence or absence of input or output delays
- · Clock used to establish the input or output delays
- Triggering edge of the clock
- Edge-sensitive versus level-sensitive

#### **Exception Checks**

When running block-to-top consistency checks, the tool compares the following timing conditions:

- set\_min\_delay and set\_max\_delay exceptions
- set\_multicycle\_path exceptions
- set clock groups clock grouping
- set\_false\_path exceptions

#### **Case Settings Checks**

The tool compares case settings by looking at

- Case and constant values in the top design at the boundary of the block
- Case settings at the ports of the standalone block

If any case settings in the block design are not covered by the settings in the top design, then those are reported as missing block constraints in the report.

#### **Miscellaneous Settings Checks**

Miscellaneous checks compare the top- and block-level settings related to the set\_disable\_timing command, clock gating, clock sense, and operating conditions.

# **Checking Multiple Scenarios**

You can compare multiple scenarios simultaneously. Use the <code>-block\_scenarios</code> and <code>-top\_scenarios</code> options to specify the pairs of scenarios to be compared. The first scenario passed in <code>-top\_scenarios</code> is matched against the first scenario passed in <code>-block\_scenarios</code>. Example 5-3 shows such a case.

#### Example 5-3 Comparing Multiple Scenarios

```
compare_block_to_top -block_design Multiply16x16 \
  -top_scenarios [list FUNC SCAN] \
  -block_scenarios [list BFUNC BTEST] \
```

In Example 5-3, the following scenarios are compared against each other:

Top: FUNC; Block: BFUNCTop: SCAN; Block: BTEST

#### **Checking Multiple Instances of One Block**

When several instances of one block exist in the design, the PrimeTime GCA tool compares all of them to the top-level constraints at the same time. This implies, however, that all instances of the block were created under the same set of constraints. If this is not the case, run the <code>compare\_block\_to\_top</code> command several times: one execution of <code>compare\_block\_to\_top</code> for each combination of unique constraints per block.

To achieve this behavior, the constraint consistency-checking feature can also work on instances, as opposed to designs. Example 5-4 demonstrates this approach.

#### Example 5-4 Using the compare\_block\_to\_top Command

```
compare_block_to_top -block_design Multiply16x16 \
  -top_scenarios [list FUNC SCAN] \
  -block_scenarios [list BFUNC BTEST] \
  -cells [get_cells [list TOP/Block1 TOP/Block2]]
```

# **Creating Waivers**

You can create waivers for block-to-top rules through the GUI or the command line.

For more information about creating, editing, removing, and reporting waivers, see "Suppressing Violations" on page 2-11.

# **Creating Text Reports**

In addition to GUI reports, you can create text reports using the report\_constraint\_analysis command.

For more information, see "Reporting Rule Violations With the report\_constraint\_analysis Command" on page 2-25.

# 6

# Comparing Two Sets of Design Constraints

During design development, some modifications might be made to the original constraints file. These modifications could cause mismatches between the original constraints file and the modified constraints file. You can use the PrimeTime GCA tool to compare these two sets of design constraints using one common netlist, so you can determine the functional differences between the two sets of constraints.

Use the <code>compare\_constraints</code> command to run the comparison. The following sections describe the <code>compare\_constraints</code> command:

- Constraint Set Comparison Overview
- Methodology
- SDC-to-SDC Violation Browser
- Managing Rules and Violations When Comparing Constraint Sets
- Creating Waivers
- Text Reports

## **Constraint Set Comparison Overview**

To compare constraint sets, define them as scenarios and then use the compare\_constraints command to compare the scenarios. The scenarios must be created on the current design, which can be specified by the current design command.

The compare\_constraints command checks the following types of constraints:

Clock definitions

```
create_clock, create_generated_clock
```

External delays

```
set_input_delay, set_output_delay
```

• Timing exceptions

```
set_false_path, set_multicycle_path, set_min_delay, set_max_delay,
set_clock_groups
```

Case analysis

```
set case analysis
```

Disable timing

```
set disable timing
```

Uncertainty

```
set_clock_uncertainty
```

Transitions

```
set_clock_transition, set_input_transition
```

Latency

```
set_clock_latency
```

Clock gating

```
set_clock_gating_check
```

Clock sense

```
set_sense
```

Loading

```
set_load
```

When appropriate, the rules that check these constraints have a tolerance property that allows some difference in the values being compared before a violation is issued. The tolerance is specified as a percentage of the smallest value compared.

By default, the tolerance is set at 1e-5% which is equivalent to performing exact matches. To change the tolerance, use the set\_rule\_property command.

#### Methodology

Use the following methodology to compare constraint sets:

1. Use the create\_scenario command to model your original constraint set and your modified constraint set.

Your constraints can be in SDC files or in multiple Tcl scripts.

2. Use the compare\_constraints command to compare the scenarios. For example,

```
gca_shell> compare_constraints -constraints1 \
    my_original_constraint_scenarios \
    -constraints2 my_modified_constraint_scenarios
```

To match clock sources, include the <code>-match\_clock\_sources</code> option with the <code>compare\_constraints</code> command.

- 3. Use the SDC-to-SDC browser to identify violations. Use the report\_constraint\_analysis command to obtain constraint comparison text reports.
- 4. Fix the violations in the following order:
  - a. Clock constraint violations
  - b. set\_disable\_timing violations
  - C. set\_case\_analysis violations
  - d. Exception violations
- 5. Repeat the compare\_constraints command as needed.

#### SDC-to-SDC Violation Browser

After you compare your original constraints to your modified constraints, use the SDC-to-SDC (S2S) browser, shown in Figure 6-1, to identify and fix constraint mismatches.

The SDC-to-SDC violation browser is similar to the general violation browser used with the analyze\_design command. All links in the information view pane function similarly to the links in the Block-to-Top (B2T) violation browser and the general violation browser. If schematics are appropriate for the violation, the information view pane contains a schematic link.

Figure 6-1 SDC-to-SDC (S2S) Violation Browser



When working with SDC-to-SDC constraint violations, the tool provides schematics for both sets of constraints and can display them side by side, as shown in Figure 6-2. Click the Schematic link to display the schematics. The schematics are annotated with data to help debug the constraint problem.

Figure 6-2 SDC-to-SDC (S2S) Schematic Display

The tool can also display the constraints that caused the violation from each respective SDC file, as shown in Figure 6-3.

The SDC links are located in the Violations Details section of the information pane. Select the source file link for scenario 1 and scenario 2 to see the relevant constraints. You are not limited to displaying only schematics or SDC information; the tool can display both schematics and SDC file contents simultaneously.

To debug SDC-to-SDC violations, analyze the schematics and the constraint definitions in the SDC files. Follow the guidelines in the "Debugging Help" section in the information pane and use the fix suggestion described in the information pane. Additional resources, such as man pages and user guides are available in the online Help.



Figure 6-3 SDC-to-SDC (S2S) Scenarios

#### Managing Rules and Violations When Comparing Constraint Sets

You can compare constraints that affect datapath propagation but you cannot compare constraints that affect clock network propagation. You cannot compare a subset of constraint types. However, constraint comparison violations can be disabled. When disabled, violations do not appear in the GUI or the text reports.

#### **Creating Waivers**

You create waivers for SDC-to-SDC rules through the GUI or command line. For more information about creating, editing, removing, and reporting waivers, see "Suppressing Violations" on page 2-11.

#### **Text Reports**

Use the report\_constraint\_analysis command to obtain constraint comparison text reports, as shown in Example 6-1. Use the SDC-to-SDC violation browser to view violations interactively. You can view where the mismatch occurs in the schematics and where the mismatch occurs in the SDC constraints file. See "Suppressing Violations" on page 2-11 for more information.

# Example 6-1 Report Generated by the report\_constraint\_analysis Command for the compare\_constraints Constraint

```
gca_shell> report_constraint_analysis
Report : report_constraint_analysis
       -include {violations user_messages rule_info}
      -style {full}
Version: F-2011.06-Beta3
Date : Mon Apr 25 21:34:34 2011
      Constraint Comparison Violations
                     Count Waived Description
______
set1/set2 1 0
    error 1 0
S2S_CAS_0003 1 0 Pin/Port 'pin_port' has different case values
   error
between the constraint set 'scenariol' and constraint set 'scenario2'.

1 of 1

0 Pin/Port 'n/A' has different case values
between the constraint set 'set1' and constraint set 'set2'.
______
Total Error Messages 1 0
Total Warning Messages 0 0
Total Info Messages 0 0
User Messages
                 Count Description
______
Information 5

ADES-016 1 waiver '%s' removed.

1 of 1 1 waiver 'waiver_0' removed.

CMP-006 3 Reading PrimeTime configuration file: /remote/srm489/
image/GCA/nightly/zinmgin_dev/110423.1/Testing/auxx/gca/tcl/primetime.pcx
   2 of 3 1 Reading IC Compiler configuration file: /remote/srm489/
image/GCA/nightly/zin_zin_dev/110423.1/Testing/auxx/gca/tcl/icc.pcx
   3 of 3 1 Reading Design Compiler configuration file: /remote/
srm489/image/GCA/nightlynmgr_zin_dev/110423.1/Testing/auxx/gca/tcl/syn.pcx
 LNK-040 1 %sunits loaded from library '%s' 1 of 1 1 units loaded from library 'lsi_10k'
Rule Information
Rule
          Severity Status Message
. . .
```



# **Tutorial**

The PrimeTime GCA tool can help you identify problems with your constraints by checking them against a predefined set of rules. By using the debugging capabilities, you can investigate and resolve constraint problems.

This tutorial assumes that you are familiar with key components of the PrimeTime GCA tool, which are described previously in this user guide.

This appendix shows you how to set up and run the PrimeTime GCA tool on the tutorial design and investigate the rule violations in the design.

This appendix contains the following sections:

- Overview of the PrimeTime GCA Tool
- About the Tutorial Design
- Starting the PrimeTime GCA Tool
- Analyzing the ChipLevel Design
- Debugging Constraint Problems
- Ending and Restarting the Tutorial Session

### Overview of the PrimeTime GCA Tool

The violation browser, shown in Figure A-1, is a key feature of the PrimeTime GCA tool. The violation browser displays a summary of the rule violations found by the analyze\_design command. Each scenario has summary of Error, Warning, and Info rule violations. View the specific rule violations in one of the categories by double-clicking it or by clicking the "+" icon for that row. Double-clicking on a specific rule expands the view in the violation Browser to list all violations of that rule for that scenario.

The violation browser contains an area referred to as the information pane. This section displays information specific to the item selected in the violation browser. If a rule is selected in the violation browser, then more information is displayed about that rule in the information pane. If a violation for a rule is selected, the information pane displays specific information about that violation along with links to help you investigate the violation.

The console contains a command line for entering commands interactively during a session. It also displays the log view, which provides a transcript of the session. You can use the scroll bar to the right of the window to view previous commands and their output.

File View Selection Highlight Design Analysis Schematic Window Help | 🚅 | | 📵 ② ③ ⑤ @ || 🎝 ♥ Q 🖑 || 💽 🛖 || 🛬 🌨 | 🕨 || 🗠 ViolationBrowser.1 \_ 🗆 × Count Waived Des Scenario Violations <Netlist Violations 0 Sce 🕁 🔞 Error Scenario independent violations: 1 0 🗄 🖋 default 276 0 Def 🕀 🔞 Error 3 0 🖶 🔼 Warning 270 0 ⊞ 🚺 Info o \* UserMessageBrowser.1 ViolationBrowser.1 Warning: Conflicted case values driving a Information: Checking scenario 'default': Starting rule checks (ADES-002) Information: Checking netlist: Starting scenario-independent rule checks. (ADES-003) qca\_shell> History Options: 💌 Log gca\_shell> ▼ Cells ▼ 🔉 🕶 Select

Figure A-1 PrimeTime GCA GUI Window

Use tabs to switch between different views that are available in some of the GUI components. The console displays the log view by default, but if you click the History tab,

Ready

■▶

you can see a list of the commands you used in the session. If you click a Schematic link in the information pane, a schematic view replaces the violation browser. To revert to the previous view, click the violation browser tab. You can use all of these items in the GUI as you begin debugging constraint problems in the tutorial design. If you need to exit the tutorial, see "Ending and Restarting the Tutorial Session" on page A-26.

When you run the <code>analyze\_design</code> command, the design loaded in the tool is checked against a set of predefined rules. These rules check clock definitions, case analysis propagation, timing exceptions, boundary conditions, and other general checks. Table A-1 provides an overview of the different types of rule definitions.

Table A-1 Rule Types

| Design Analysis Intent             | Rule            | Rule Analysis          |
|------------------------------------|-----------------|------------------------|
| Boundary Conditions                | CAP_xxxx rules  | Capacitance values     |
|                                    | DRV_xxxx rules  | Drive constraints      |
|                                    | EXD_xxxx rules  | External delays        |
| Constraints/Exceptions<br>Analysis | CAS_xxxx rules  | Case analysis          |
|                                    | EXC_xxxx rules  | Timing exceptions      |
| Clocks                             | CGR_xxxx rules  | Clock groups           |
|                                    | CLK_xxxx rules  | Clock properties       |
|                                    | CNL_xxxx rules  | Network latencies      |
|                                    | CSL_xxxx rules  | Clock source latencies |
|                                    | CTR_xxxx rules  | Clock transition       |
|                                    | PRF_xxxx rules  | Clock count            |
|                                    | UNC_xxxx rules  | Clock uncertainties    |
| General                            | DES_xxxx rules  | Design constraints     |
|                                    | LOOP_xxxx rules | Timing loops           |
|                                    | NTL_xxxx rules  | Net properties         |
|                                    | UNT_xxxx rules  | Library units          |
|                                    |                 |                        |

Table A-1 Rule Types (Continued)

| Design Analysis Intent | Rule               | Rule Analysis                                     |
|------------------------|--------------------|---------------------------------------------------|
| Block-To-Top           | B2T_xxx_xxxx rules | Top-level constraints vs. block-level constraints |

Each rule defines a specific check that is performed on the design and its constraints. To see a short description of each case analysis rule, enter the following command:

```
gca_shell> report_rule CAS_*
```

The command returns a report like the one in Example A-1.

Example A-1 report\_rule Output for CAS\_\* Rules

| ******                            |          |         |                                                                             |  |  |  |
|-----------------------------------|----------|---------|-----------------------------------------------------------------------------|--|--|--|
| Report : rule                     |          |         |                                                                             |  |  |  |
| ···<br>************************** |          |         |                                                                             |  |  |  |
| Rule                              | Severity | Status  | Message                                                                     |  |  |  |
| CAS_0001                          | error    | enabled | Net 'net' has conflicting user case analysis values on load pins.           |  |  |  |
| CAS_0002                          | error    | enabled | Pin/Port 'pin' is driven by conflicting values. A value of zero is used.    |  |  |  |
| CAS_0003                          | error    | enabled | Pin/Port 'pin' propagated value conflicts with a user case analysis value.  |  |  |  |
| CAS_0004                          | error    | enabled | Bidirectional pin 'pin' has conflicting values on the load and driver side. |  |  |  |

For more details, see the rules in the online Help. To launch the online Help, choose Help > Online Help from the menu in the GUI.

# **About the Tutorial Design**

The tutorial uses a design called "ChipLevel" that implements several binary arithmetic functions such as addition and multiplication.

The ChipLevel design is hierarchical and consists of the following major blocks:

- Adder16
- CascadeMod
- Comparator
- Multiply8x8
- Multiply16x16

- MuxMod
- PathSegment

This pre-layout design is in the early development phase, with the clock network and constraints still under construction. You can use the tool to identify constraint problems early in the design cycle.

The tool must be installed before you run the tutorial. The tutorial directories and files are located under the <code>doc/gca/tutorial</code> directory of the PrimeTime installation. Copy this directory to a working directory by entering the following UNIX command:

```
% cp -r $SYNOPSYS/doc/gca/tutorial .
```

This command creates a new directory called "tutorial" under the current directory. If you copied the tutorial design files from the PrimeTime installation, you have the directory structure shown in Figure A-2 in your working directory.

Figure A-2 Tutorial Directory Structure



Run the tutorial from the tutorial directory using the run\_tutorial.tcl script. The subdirectories are:

· design.

This directory contains the Verilog netlist (chiplevel.v) and design constraints (chiplevel.sdc).

libs.

This directory contains the lsi\_10k.db technology library.

# Starting the PrimeTime GCA Tool

Start the PrimeTime GCA tool from the tutorial directory. To start the tool:

- 1. Open a UNIX shell.
- 2. Change to the *user\_directory*/tutorial directory.
- 3. At the UNIX prompt, enter:
- % gca\_shell

The tool opens displaying the GUI as shown in Figure A-3. Files can be sourced and commands can be entered at the gca\_shell prompt. All commands and their output are saved to the gca\_shell\_command.log file.

Figure A-3 PrimeTime GCA GUI



If the PrimeTime GCA tool fails to start, check the following:

- Was the PrimeTime GCA tool correctly installed?
- Is the PrimeTime installation path included in your path definition?

- Is the Synopsys license server running?
- Is your Synopsys license key file available and current, and does it include a PrimeTime and PrimeTime GCA license? The PrimeTime GCA tool requires that you have a PrimeTime license available, although it is not checked out.

If you need assistance, ask your system administrator or consult the installation and licensing documentation.

# **Analyzing the ChipLevel Design**

The PrimeTime GCA tool requires the design libraries, the gate-level Verilog netlists of the design, and the files containing the constraints for the design. You must read in the design, link it to the technology libraries, and load the constraints before the tool can analyze the constraints.

Follow the steps below to analyze the constraints in the ChipLevel design.

1. **Set the** search\_path **variable**:

```
gca_shell> set_app_var search_path [list . ./libs ./design ] \
. ./libs ./design
```

The search\_path variable specifies locations to search for design and library files.

2. Set the link path variable:

```
gca_shell> set_app_var link_path [list * lsi_10k.db] * lsi_10k.db
```

Instead of the Tcl set command, the set\_app\_var command is recommended for assigning values to application shell variables because it verifies that the variable is an application variable and that it is a legal value for that variable in the application.

The link\_path variable specifies a list of libraries, design files, and library files to use for resolving references during linking. The asterisk (\*) indicates that the tool should use the designs and libraries that have already been read into memory for design linking.

3. Read in the Verilog netlist:

```
gca_shell> read_verilog chiplevel.v
Loading verilog file '/remote/techp5/grayc/gca/tutorial/design \
chiplevel.v'
```

The read verilog command reads in the gate-level Verilog netlist for the design.

### 4. Set the current design to the top-level design:

```
gca_shell> current_design ChipLevel
{"ChipLevel"}
```

The current\_design command specifies the working design for the session.

### 5. Link the design:

```
gca_shell> link_design
Loading db file '/remote/techp5/grayc/gca/tutorial/libs/lsi_10k.db' \
Information: units loaded from library 'lsi_10k' (LNK-040) \
Removing previously linked designs ... \
Design 'ChipLevel' was successfully linked.
```

The link\_design command resolves the references in the Verilog netlist to the library components and builds an internal representation of the design for analysis.

### 6. Read the constraints file:

```
gca_shell> source ./design/chiplevel.sdc
Information: Setting sdc_version outside of an SDC file has no effect (SDC-1)
Warning: set_max_delay is forcing pin 'clk_8x8/Z' to be a timing startpoint. (UIC-011) \
Warning: Object 'u5/res_reg[0]/Q' is not a valid endpoint. The set_multicycle_path command will not match this object. (UIC-009)
Warning: Object 'u5/res_reg[1]/Q' is not a valid endpoint. The set_multicycle_path command will not match this object. (UIC-009)
...
Warning: Object 'u5/res_reg[31]/Q' is not a valid endpoint. The set_multicycle_path command will not match this object. (UIC-009)
1
```

The source command reads in the constraint file for the design. The read\_sdc command could also be used because the file only contains SDC commands.

### 7. Analyze the design:

```
gca_shell> analyze_design
Warning: Conflicted case values driving and set at pin u7/U168/S.
Using the set logicvalue of '0'. (CASE-003)
Information: Checking scenario 'default': Starting rule
checks (ADES-002)
Information: Checking netlist: Starting scenario-independent rule
checks. (ADES-003)
1
gca_shell>
```

After you run the analyze\_design command, the tool displays the results of the rule checking in the violation browser, as shown in Figure A-4.

The analyze\_design command is used to run analysis on your design after the necessary inputs have been loaded in the tool. The design and its constraints are checked against a predefined set of rules, and the results of the analysis are summarized in the violation browser in the GUI.

#### Note:

The commands used in the steps above are provided in a script file located in the tutorial directory. The file name is run\_tutorial.tcl. The content of the run\_tutorial.tcl script is shown in Example A-2.

### Example A-2 ChipLevel Script to Read in Design, Link, and Load Constraints

```
link design
set_app_var search_path [list . ./libs ./design ]
set_app_var link_path [list * lsi_10k.db]
read_verilog chiplevel.v
current design ChipLevel
link_design
read SDC
source ./design/chiplevel.sdc
run design analysis
analyze design
```



Figure A-4 PrimeTime GCA Window on Startup

The PrimeTime GCA tool checks constraints for multiple scenarios of the same design. For example, a design can have both a functional mode and test mode, and it can have different boundary conditions for worst-case and best-case analysis. For more information, see "Additional Analysis Features."

# **Debugging Constraint Problems**

The constraint problems found by the <code>analyze\_design</code> command are displayed in the violation browser, as shown in Figure A-5. The violations are organized by scenario in the browser and are grouped by their severity: error, warning, or information. Error and Warning violations can identify constraint inconsistencies and impact design analysis, runtime, and memory usage. Error violations are the most severe violations. Information violations notify you of situations that might be the result of a mistake in the constraints.

Use the GUI to investigate and debug the constraint problems reported by the tool.

Scenario Violations Count | Waivec Description 🗦 💅 <Netlist Violations> 0 Scenario independent violations Ė € Error Ė- 60 UNT 0002 1 0 Library 'library' has incomplete units defined. 🔙 🚱 l of l 0 Library '/remote/us01home14/mleeburg/000examples/gca/tutorial/libs/lsi 10k.c 🖮 🖋 default 276 0 Default scenario violations 🔞 Error 0 Pin/Port 'pin' propagated value conflicts with a user case analysis value. ₱ 🚱 CAS 0003 0 Pin/Port 'u7/U168/S' propagated value conflicts with a user case analysis value 🚳 1 of 1 0 Generated clock 'clock' is not expanded because it has no clock reaching its r 1 □ **②** 1 of 1 0 Generated clock 'clk adder div2' is not expanded because it has no clock rea 1 Ė € 60008 0 A 'exception' is forcing start and/or end points, breaking the clock network. 1 🖳 🚱 l of l 1 0 A 'max min delay exception at /remote/us01home14/mleeburg/000examples/t 🖶 🔈 Warning 270 庄 🕔 Info 0

Figure A-5 Violation Browser for the ChipLevel Design

You can display the violations in each category and view the number of violations for each rule by double-clicking on the row of interest in the violation browser or by clicking on the '+' icon at the beginning of each row.

# Investigating the CAS\_0003 Violation

Begin investigating the CAS\_0003 violation by double-clicking the row containing this rule in the violation browser and then clicking on the row listing the violation for this rule, as shown in Figure A-6.

The information pane to the right displays details about the CAS\_0003 violation for the ChipLevel design.

File View Selection Highlight Design Analysis Schematic Window Help \_lfl×l Count | Waivec I Scenario Violations [default:CAS 0003 #1] .. 1 0.5 Schematic Debugging Help Fix Suggestion Online 😑 🔞 Error 0 Help 0.1 Violation 1: Pin/Port 'u7/U168/S' propagated value conflicts ₩ 60 1 of 1 0.1 1 🖶 🖋 default with a user case analysis value. 276 0 [ 🖨 🔞 Error 3 0 Ė- € CAS 0003 O F Violation Details 🚳 l of l D CLK 0003 0 ( 1 User Case Value └ 0 1 of 1 0 ( 1 🖮 🚱 EXC 0008 Case 1 0 / 🕀 🤼 Warning 0 270 pin u7/U168/S ⊕ 🚺 Info 3 0 Source File /remote/us01home14/mleeburg/000example s/gca/tutorial/design/chiplevel.sdc. line 23 Source Info of propagated value Case

Figure A-6 Information Pane Displaying CAS\_0003 Rule Violation Details

The Violation Message (Violation 1) in the information pane states that a propagated logic constant or case analysis value conflicts with a user-specified case analysis value on a pin or port. The message includes the pin name, u7/U168/S, with the conflicting values.

The User Case Value section shows that a user-specified case analysis value of 0 has been set on this pin. The source of the conflicting case analysis value is the port named "op" as shown in the Source Info of propagated value in the Violation Details. To view the constraints related to the case analysis values, click the link in the Source File box. When you click the link, the constraint browser opens in the information pane, and a marker points to the constraint in the SDC file as shown in Figure A-7.



Figure A-7 Constraint Browser for the User Case Value in the Violation Details

Similarly, by clicking on the Source File link under Source Info of propagated value, the constraint browser moves to the line in the SDC file related to the port named "op" as shown in Figure A-8.



Figure A-8 Constraint Browser for Source Info of propagated value in Violation Details

To understand how the case analysis value on the port named "op" propagates to the violating pin, scroll up to the top of the information pane and click the Schematic link. The link opens a separate window, shown in Figure A-9 that indicates the location of the pin with the conflicting case analysis value.



Figure A-9 Schematic Related to CAS\_0003 Rule Violation

The schematic shows that a case value of 1 is present at the u7/op\_2inv/Z pin, and a case value of 0 is present at the u7/U168/S pin. This pin has been highlighted in the schematic and marked as the source of the case analysis conflict.

The schematic shows the case analysis value of 1 on the op port, which propagates through the u7/op\_inv inverter to a case value of 0 on its output, and then through the u7/op\_2inv inverter, resulting in a case value of 1 on its output. The PrimeTime GCA tool highlights this situation as a case analysis conflict.



Figure A-10 Schematic View of CAS\_0003 Rule Violation

You can also view the same information in report form. First, click the ViolationBrowser.1 tab to go back to the violation browser and information pane. Then click the Debugging Help link in the information pane.

The Debugging Help section related to the violation is displayed in the information pane as shown in Figure A-11.

[default:CAS\_0003 #1] ... ≟ User Case Value Case 0 pin u7/U168/S Source File //design/chiplevel.sdc, line 23 Source Info of propagated value Case Source File \_/design/chiplevel.sdc\_line 24 Debugging Help Use the command report\_case\_details on the conflict pin to see the logic between the case sources and the place of conflict.echo command.execute Fix Suggestion To resolve the issue, change the case settings as appropriate for the functional mode you are constraining.

Figure A-11 Viewing the Debugging Help for the CAS\_0003 Rule Violation

When you click the Execute link under Debugging Help, the tool runs the report\_case\_details command related to the violation. A report similar to the one shown in Example A-3 is displayed in the console log view.

#### Example A-3 Case Propagation Details Report

```
gca_shell> report_case_details -to u7/U168/S
Report : case_details
      -to
      -max_objects = 1000
Design : ChipLevel
**********
Properties Value Pin/Port
______
user case 0
                  u7/U168/S (MUX21L)
Case fanin report:
Verbose Source Trace for pin/port u7/U168/S:
Path number: 1
Path Ref # Value Properties
                            Pin/Port
         0
                            u7/U168/S (MUX21L)
           user case
         1
             F()=A'
                            u7/op_2inv/Z (B4I)
         0
                            u7/op_2inv/A (B4I)
         0 F()=A'
                            u7/op inv/Z (IV)
         1
                            u7/op_inv/A (IV)
         1 user case
                            op (in)
```

The beginning of the report shows the user-set case analysis value set directly on the u7/ U168/S pin. The "Case fanin report" section shows the conflicting value propagated to the same pin, along with the path of the propagated values through multiple gates, originating from a case analysis value set on the "op" port.

The decision on how to resolve the CAS\_0003 rule violation is design-dependent and based on knowledge of the design and mode being analyzed. In some cases, removing the case analysis on the u7/U168/S pin might be the solution, and in other cases, removing the case analysis on the port might be the solution. The conflict between propagated and user-specified case values should be resolved to avoid incomplete timing analysis or analysis of false paths for the operational mode of the design.

### Investigating the CLK\_0003 Violation

To investigate the CLK\_0003 rule violation, go to the violation browser and click the violation for the CLK\_0003 rule. The information pane is updated with information about the CLK\_0003 rule violation as shown in Figure A-12.

Figure A-12 Violation Browser and Information Pane Displaying CLK\_0003 Rule Violation Details



The CLK\_0003 rule highlights a problem with generated clock propagation due to the lack of a master source as shown in the Violation 1 message. The pin or port specified as the master source of the generated clock, clk\_adder\_div2/CP, does not have a clock reaching it. You can view the definition of the generated clock in the constraint file by clicking on the clk\_adder\_div2 link (the name of the generated clock) in the Violation 1 message. The constraint browser opens and displays the generated clock definition as shown in Figure A-13.

Figure A-13 Definition of clk\_adder\_div2 Generated Clock in Constraint File



The constraint browser confirms that the pin clk\_adder\_div2/CP has been defined as the master clock source for the generated clock. To view the related schematic, click the Close button of the constraint browser and then click the Schematic link in the information pane. The schematic opens in a separate window as shown in Figure A-14.

Figure A-14 Schematic for CLK\_0003 Rule Violation



The schematic shows that there is a path from the aclk port to the master source for the generated clock, clk\_adder\_div2/CP. To see what might be causing the problem, go back to the violation browser and look at the Debugging Help section following the violation message, as shown in Figure A-15.

Figure A-15 Debugging Help for the CLK\_0003 Rule Violation



The Debugging Help states that there might be potential clocks that have reached the clk\_adder\_div2/CP pin. To run the analyze\_clock\_networks command to help debug this violation, click the "execute and show schematic" link under Debugging Help. The schematic related to the violation is displayed again, and the report for the analyze\_clock\_networks command is displayed in the GUI console as shown in Figure A-16.



Figure A-16 Partial View of the analyze\_clock\_networks Report in GUI Console

View the report by scrolling up and down in the GUI console window, or use the echo command link under Debugging Help and the redirect command to send the entire report to a text file. For this violation, the following is an example of the redirect command:

```
gca_shell> redirect -file clk_0003_report.txt \
   { analyze_clock_networks -from [get_clocks {aclk}] \
    -through [get_pins {clk_adder_div2/CP}] -max_endpoints 1 -style full \
    -end_types {register port clock_source } -traverse_disabled -nosplit }
```

The -traverse\_disabled option of the analyze\_clock\_networks command ensures that the portions of the clock network that are disabled due to a constraint are reported as potential clock networks and that the related constraints that are causing the clock to be blocked are included. The full report is shown in Example A-4.

Example A-4 Report for analyze\_clock\_networks for CLK\_0003 Violation

```
Report : analyze_clock_networks
Design : ChipLevel
Scenario: default
**********
Clock Sense Abbreviations:
  P - positive
  N - negative
Potential senses detected with -traverse_disabled:
  [P] - potential positive
Clock Network End Type Abbreviations:
  REG - register
Full report for clock: aclk
Branch 0:
     Branch
Level Info Sense Notes
                         Port/Pin
   0
        P
                  source aclk (in)
           P
N
   1
   2
   3
            [P] REG clk_adder_div2/CP (FD1)
Clock Blocking Constraints:
  DT#0 = set_disable_timing
     at pin: clk_adder/A
     ./design/chiplevel.sdc, line 19
```

The report traces the clock network that begins at port aclk and identifies the point in the clock path where the clock stops propagating and the related constraint. A detailed examination of the report shows that the clock aclk is a positive-sense clock as shown by the P in the Sense column of the report. It then becomes a negative-sense clock N at the output of the inv\_clk\_adder inverter in the clock network. The output of the next inverter, clk\_adder, inverts the clock again to a positive-sense clock, but the report shows that the clock propagation has stopped.

A potential clock has been detected on the output of the clk\_adder inverter with a positive sense, as shown by the [P] in the Sense column of the report. The Notes column shows a reference, DT#0, to the Clock Blocking Constraints section of the report. This shows that a set\_disable\_timing constraint has been specified on the pin clk\_adder/A which is blocking the clock propagation. Similarly, the generated clock master source, clk\_adder\_div2/CP, has a potential positive clock [P] because it is downstream of the clk\_adder/A pin. The Clock Blocking Constraints section also indicates that the relevant constraint is on line 19 of the constraint file. Because this is the same constraint file that contains the generated clock definition, you can open the Constraint Browser again by clicking on the clk\_adder\_div2 link and scrolling to line 19, as shown in Figure A-17.

Figure A-17 Viewing Clock Blocking Constraint Identified in analyze\_clock\_networks Report

[default:CLK\_0003 #1] ...

| Change | Clock Blocking Constraint Identified in analyze\_clock\_networks Report

```
Violation 1: Generated clock 'ck adder div2' is not expanded
because it has no clock reaching its master source
clk adder div2/CP.
Debugging Help
Determine why there is no clock at the -source pin or if an incorrect -
source pin was given in to the create_generated_clock command. If 🐷
File: ./design/chiplevel.sdc
       waveform [0 5]
      set_clock_uncertainty -setup 0.25 [get_clocks aclk]
      create_generated_clock -source [get_pin
      clk_adder_div2/CP) ·divide_by 2 ·name clk_adder_div2
      [get pins clk adder div2/0]
 15
 16
      set_input_transition 0.100 [all_inputs]
 17
       set_load 0.23 [all_cutputs]
      set_max_delay 7.55 -from [get_pin clk_8x8/2] -to
      [get_pin u4/res_reg[15]/D]
      set_disable_timing [get_pin clk_adder/A]
20
```

The set\_disable\_timing constraint disables all timing paths through the pin clk\_adder/A and it is the root cause for the clock not reaching the master source clk\_adder\_div2/CP of the generated clock.

Based on your knowledge of the design, there can be a valid reason for disabling the clock network. If so, the generated clock definition should be reexamined. If left without a clock at the master source, the generated clock does not propagate.

# Investigating the EXC\_0004 Violation

To examine the EXC\_0004 rule violation, expand the Warning category in the violation browser and select the EXC\_0004 rule violation. The information pane displays the violation details, as shown in Figure A-18.



Figure A-18 Information Pane for EXC\_0004 Rule Violation

The EXC\_0004 rule flags exceptions with invalid path endpoints in the -to option of the constraint. The Violation Details show that the Type of exception is a multicycle path for this violation. If you browse further down the Violation Details, you can see that many Through and To points have been listed as part of this violation. The Reason listed for the To points is "nonendpoint".

To help understand the Reason provided, scroll back to the top of the information pane, and click the Debugging Help link.

The Debugging Help suggests using the report\_disable\_timing -all\_arcs command if the Reason code is case disabled, check disabled, sequential disabled, or node disabled. Because the Debugging Help does not have a command suggestion for the nonendpoint Reason, click the online Help link at the top of the information pane for more help. The rule reference for the EXC\_0004 rule is displayed in your Web browser.

The Description section of the rule reference explains the different Reason codes for the EXC\_0004 rule. The nonendpoint reason is given when the -to pin is an internal pin instead of a timing path endpoint. The Description section also states that the exception is ignored during timing analysis unless a valid endpoint is provided for the constraint. The explanation

in the rule reference for nonendpoint indicates that the pins specified for the -to option of the set\_multicycle\_path command are internal pins and are not timing path endpoints.

The -to points listed in the Violation Details are all pins with the name Q. View the schematic related to the violation by clicking the Schematic link at the top of the information pane. The schematic shows all the affected -to pins. Use the Zoom In button on the Toolbar to view individual pins.

The Q pin of the register is highlighted in white, indicating it is one of the -to points related to the violation. Double-click the pin to show more of the schematic, as shown in Figure A-19.

Figure A-19 Expanded Schematic View of Register Q Pin



The schematic shows that the Q pin of the register is connected to an output port. The Q pin of the register might have been incorrectly specified instead of the D pin in the constraint. Changing the constraint to the D pin of the register might resolve the violation, but you should verify that this is the intent of the constraint based on your knowledge of the design.

# **Ending and Restarting the Tutorial Session**

You have completed investigation of several constraint problems found by the PrimeTime GCA tool. To guit the shell, enter exit at the gca shell> prompt in the GUI:

```
gca_shell> exit
```

A message asks if you want to exit the PrimeTime GCA tool, as shown in Figure A-20.

Figure A-20 GUI Message for Exiting the PrimeTime GCA Tool



Click OK to exit the PrimeTime GCA tool. The tool closes and reports its memory and CPU time usage:

```
gca_shell> exit
Maximum memory usage for this session: 24.38 MB
CPU usage for this session: 2 seconds
```

If you have ended the tutorial session and want to begin analysis of violations again, you rerun the ChipLevel design. To specify your run script at the command line, use the -f option:

```
% gca_shell -f run_tutorial.tcl
```

In this case, the PrimeTime GCA tool loads the libraries, design, and constraints and performs rule checking on the design. The GUI then displays the results of the analyze\_design command in the violation browser.

If you want to rerun the analysis to investigate one rule, specify the <code>-rules</code> option for the <code>analyze\_design</code> command. This limits the scope of the checking to the rules specified. The command below checks the ChipLevel design for violations of the CAS\_0003 rule.

analyze\_design -rules { CAS\_0003 }