

# SystemVerilog Verification UVM Workshop

Student Guide

40-I-055-SSG-006 2018.09

**Synopsys Customer Education Services** 690 E. Middlefield Road

Mountain View, California 94043

Workshop Registration: https://training.synopsys.com

### **Copyright Notice and Proprietary Information**

© 2019 Synopsys, Inc. All rights reserved. This software and documentation contain confidential and proprietary information that is the property of Synopsys, Inc. The software and documentation are furnished under a license agreement and may be used or copied only in accordance with the terms of the license agreement. No part of the software and documentation may be reproduced, transmitted, or translated, in any form or by any means, electronic, mechanical, manual, optical, or otherwise, without prior written permission of Synopsys, Inc., or as expressly provided by the license agreement.

### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

### Disclaimer

SYNOPSYS INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at http://www.synopsys.com/Company/Pages/Trademarks.aspx.

All other product or company names may be trademarks of their respective owners.

### **Third-Party Links**

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content.

Synopsys, Inc. 690 E. Middlefield Road Mountain View, CA 94043 www.synopsys.com

Document Order Number: 40-I-055-SSG-006 SystemVerilog Verification UVM Workshop Student Guide

| Unit i: Introduction                     |      |
|------------------------------------------|------|
| Introductions                            | i-2  |
| Facilities                               | i-3  |
| Course Materials                         | i-4  |
| Workshop Overview                        | i-5  |
| Workshop Goals                           | i-6  |
| Workshop Target Audience                 | i-7  |
| Workshop Prerequisite Knowledge          | i-8  |
| Curriculum Flow                          |      |
| Agenda                                   | i-10 |
| Agenda                                   | i-11 |
| Agenda                                   |      |
| What Is the Device Under Test?           | i-13 |
| A Functional Perspective                 | i-14 |
| Input Packet Structure                   | i-15 |
| Input Packet Structure                   | i-16 |
| Reset Signal                             | i-17 |
| Icons Used in this Workshop              | i-18 |
| Unit 1: OOP Inheritance Review           |      |
| Agenda                                   |      |
| Unit Objectives                          |      |
| Object Oriented Programming (OOP): Class |      |
| OOP: Inheritance                         |      |
| OOP: Inheritance                         |      |
| OOP: Polymorphism                        |      |
| Unit Objectives Review                   |      |
| Appendix                                 |      |
| Parameterized Classes                    |      |
| typedef                                  |      |
| Methods Outside of the Class             |      |
| Static Property                          |      |
|                                          |      |
| Singleton Objects                        |      |
|                                          |      |
| Applying Proxy Class in Factory (1/5)    |      |
| Applying Proxy Class in Factory (2/3)    |      |
| Applying Proxy Class in Factory (4/5)    |      |

| Singleton Object Core Service (1/2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Applying Proxy Class in Factory (5/5)     | 1-23 |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|------|
| Unit 2: UVM Structural Overview                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Singleton Object Core Service (1/2)       | 1-24 |
| Agenda         2-1           Unit Objectives         2-2           UVM - Universal Verification Methodology         2-3           Origin of UVM         2-4           Verification Goal         2-5           Coverage-Driven Verification         2-6           Phases of Verification         2-7           Run More Tests, Write Less Code         2-8           UVM Class Tree (Partial)         2-9           Typical Testbench Architecture         2-10           UVM Testbench Architecture         2-11           UVM Structure is Scalable         2-12           Structural Class Support in UVM         2-13           Structural Functional Support - Phasing         2-14           UVM Hello World Example         2-15           Compile and Simulate         2-16           Inner Workings of UVM Simulation         2-17           User Report Messages         2-18           UVM Simple Structure Example         2-19           Structural Classes - Test         2-21           Structural Classes - Environment         2-22           Structural Classes - Environment         2-22           Structural Classes - Debug         2-25           Print Format Can Be Specified         2-26           Ge                                                                               |                                           |      |
| Agenda         2-1           Unit Objectives         2-2           UVM - Universal Verification Methodology         2-3           Origin of UVM         2-4           Verification Goal         2-5           Coverage-Driven Verification         2-6           Phases of Verification         2-7           Run More Tests, Write Less Code         2-8           UVM Class Tree (Partial)         2-9           Typical Testbench Architecture         2-10           UVM Testbench Architecture         2-11           UVM Structure is Scalable         2-12           Structural Class Support in UVM         2-13           Structural Functional Support - Phasing         2-14           UVM Hello World Example         2-15           Compile and Simulate         2-16           Unit Mello World Example         2-15           Compile and Simulate         2-16           Unit of World Example         2-17           User Report Messages         2-18           UVM Simple Structure Example         2-17           User Report Messages         2-18           UVM Simple Structure Example         2-19           Structural Classes - Test         2-21           Structural Classes - Sensin                                                                                            |                                           |      |
| Agenda         2-1           Unit Objectives         2-2           UVM - Universal Verification Methodology         2-3           Origin of UVM         2-4           Verification Goal         2-5           Coverage-Driven Verification         2-6           Phases of Verification         2-7           Run More Tests, Write Less Code         2-8           UVM Class Tree (Partial)         2-9           Typical Testbench Architecture         2-10           UVM Testbench Architecture         2-11           UVM Structure is Scalable         2-12           Structural Class Support in UVM         2-13           Structural Functional Support - Phasing         2-14           UVM Hello World Example         2-15           Compile and Simulate         2-16           Inner Workings of UVM Simulation         2-17           User Report Messages         2-18           UVM Simple Structure Example         2-19           Structural Classes - Test         2-21           Structural Classes - Environment         2-22           Structural Classes - Environment         2-22           Structural Classes - Debug         2-25           Print Format Can Be Specified         2-26           Ge                                                                               | Heit O. HVM Otherstand Organism           |      |
| Unit Objectives         2-2           UVM - Universal Verification Methodology         2-3           Origin of UVM         2-4           Verification Goal         2-5           Coverage-Driven Verification         2-6           Phases of Verification         2-7           Run More Tests, Write Less Code         2-8           UVM Class Tree (Partial)         2-9           Typical Testbench Architecture         2-10           UVM Testbench Architecture         2-11           UVM Structure is Scalable         2-12           Structural Class Support in UVM         2-13           Structural Functional Support - Phasing         2-14           UVM Hello World Example         2-15           Compile and Simulate         2-16           Inner Workings of UVM Simulation         2-17           User Report Messages         2-18           UVM Simple Structure Example         2-19           Starting UVM Execution         2-20           Structural Classes - Test         2-21           Structural Classes - Priver         2-24           Structural Classes - Debug         2-25           Structural Classes - Debug         2-25           Print Format Can Be Specified         2-26                                                                                      | Unit 2: UVM Structural Overview           |      |
| UVM - Universal Verification Methodology         2-3           Origin of UVM         2-4           Verification Goal         2-5           Coverage-Driven Verification         2-6           Phases of Verification         2-7           Run More Tests, Write Less Code         2-8           UVM Class Tree (Partial)         2-9           Typical Testbench Architecture         2-11           UVM Structure is Scalable         2-12           Structural Class Support in UVM         2-13           Structural Functional Support - Phasing         2-14           UVM Hello World Example         2-15           Compile and Simulate         2-16           Inner Workings of UVM Simulation         2-17           User Report Messages         2-18           UVM Simple Structure Example         2-19           Structural Classes - Test         2-21           Structural Classes - Fast         2-21           Structural Classes - Environment         2-22           Structural Classes - Priver         2-24           Structural Classes - Debug         2-25           Print Format Can Be Specified         2-26           General Debugging with Report Messages         2-27           Default Simulation Handling         2-2                                                     | Agenda                                    | 2-1  |
| Origin of UVM         2-4           Verification Goal         2-5           Coverage-Driven Verification         2-6           Phases of Verification         2-7           Run More Tests, Write Less Code         2-8           UVM Class Tree (Partial)         2-9           Typical Testbench Architecture         2-10           UVM Testbench Architecture         2-11           UVM Structure is Scalable         2-12           Structural Class Support in UVM         2-13           Structural Functional Support - Phasing         2-14           UVM Hello World Example         2-15           Compile and Simulate         2-16           Inner Workings of UVM Simulation         2-17           User Report Messages         2-18           UVM Simple Structure Example         2-19           Structural Classes - Test         2-21           Structural Classes - Test         2-21           Structural Classes - Test         2-21           Structural Classes - Agent         2-23           Structural Classes - Debug         2-25           Print Format Can Be Specified         2-26           General Debugging with Report Messages         2-27           Default Simulation Handling         2-28                                                                         | Unit Objectives                           | 2-2  |
| Origin of UVM         2-4           Verification Goal         2-5           Coverage-Driven Verification         2-6           Phases of Verification         2-7           Run More Tests, Write Less Code         2-8           UVM Class Tree (Partial)         2-9           Typical Testbench Architecture         2-10           UVM Testbench Architecture         2-11           UVM Structure is Scalable         2-12           Structural Class Support in UVM         2-13           Structural Functional Support - Phasing         2-14           UVM Hello World Example         2-15           Compile and Simulate         2-16           Inner Workings of UVM Simulation         2-17           User Report Messages         2-18           UVM Simple Structure Example         2-19           Structural Classes - Test         2-21           Structural Classes - Test         2-21           Structural Classes - Test         2-21           Structural Classes - Agent         2-23           Structural Classes - Debug         2-25           Print Format Can Be Specified         2-26           General Debugging with Report Messages         2-27           Default Simulation Handling         2-28                                                                         | UVM - Universal Verification Methodology  | 2-3  |
| Coverage-Driven Verification         2-6           Phases of Verification         2-7           Run More Tests, Write Less Code         2-8           UVM Class Tree (Partial)         2-9           Typical Testbench Architecture         2-10           UVM Testbench Architecture         2-11           UVM Structure is Scalable         2-12           Structural Class Support in UVM         2-13           Structural Functional Support - Phasing         2-14           UVM Hello World Example         2-15           Compile and Simulate         2-16           Inner Workings of UVM Simulation         2-17           User Report Messages         2-18           UVM Simple Structure Example         2-19           Starting UVM Execution         2-20           Structural Classes - Test         2-21           Structural Classes - Agent         2-22           Structural Classes - Driver         2-24                                                            |                                           |      |
| Phases of Verification         2-7           Run More Tests, Write Less Code         2-8           UVM Class Tree (Partial)         2-9           Typical Testbench Architecture         2-10           UVM Testbench Architecture         2-11           UVM Testbench Architecture         2-11           UVM Structure is Scalable         2-12           Structural Class Support in UVM         2-13           Structural Functional Support - Phasing         2-14           UVM Hello World Example         2-15           Compile and Simulate         2-16           Inner Workings of UVM Simulation         2-17           User Report Messages         2-18           UVM Simple Structure Example         2-19           Starting UVM Execution         2-20           Structural Classes - Test         2-21           Structural Classes - Environment         2-22           Structural Classes - Agent         2-23           Structural Classes - Debug         2-25           Print Format Can Be Specified         2-25           General Debugging with Report Messages         2-27           Default Simulation Handling         2-28           Command Line Control of Report Messages         2-29           User Filterable Code Block </td <td>Verification Goal</td> <td>2-5</td> | Verification Goal                         | 2-5  |
| Run More Tests, Write Less Code.       2-8         UVM Class Tree (Partial)       2-9         Typical Testbench Architecture       2-10         UVM Testbench Architecture       2-11         UVM Structure is Scalable       2-12         Structural Class Support in UVM       2-13         Structural Functional Support - Phasing       2-14         UVM Hello World Example       2-15         Compile and Simulate       2-16         Inner Workings of UVM Simulation       2-17         User Report Messages       2-18         UVM Simple Structure Example       2-19         Starting UVM Execution       2-20         Structural Classes - Test       2-21         Structural Classes - Environment       2-22         Structural Classes - Agent       2-23         Structural Classes - Driver       2-24         Structural Classes - Debug       2-25         Print Format Can Be Specified       2-25         General Debugging with Report Messages       2-27         Default Simulation Handling       2-28         Command Line Control of Report Messages       2-29         User Filterable Code Block       2-30         Test For Understanding       2-31         Lab 1: Managing UVM Report M                                                                                       | Coverage-Driven Verification              | 2-6  |
| UVM Class Tree (Partial)       2-9         Typical Testbench Architecture       2-10         UVM Testbench Architecture       2-11         UVM Structure is Scalable       2-12         Structural Class Support in UVM       2-13         Structural Functional Support - Phasing       2-14         UVM Hello World Example       2-15         Compile and Simulate       2-16         Inner Workings of UVM Simulation       2-17         User Report Messages       2-18         UVM Simple Structure Example       2-19         Starting UVM Execution       2-20         Structural Classes - Test       2-21         Structural Classes - Environment       2-22         Structural Classes - Agent       2-23         Structural Classes - Debug       2-25         Structural Classes - Debug       2-25         Print Format Can Be Specified       2-26         General Debugging with Report Messages       2-27         Default Simulation Handling       2-28         Command Line Control of Report Messages       2-29         User Filterable Code Block       2-30         Test For Understanding       2-31         Lab 1: Managing UVM Report Messages       2-32         Key Structural Concept: P                                                                                       | Phases of Verification                    | 2-7  |
| Typical Testbench Architecture         2-10           UVM Testbench Architecture         2-11           UVM Structure is Scalable         2-12           Structural Class Support in UVM         2-13           Structural Functional Support - Phasing         2-14           UVM Hello World Example         2-15           Compile and Simulate         2-16           Inner Workings of UVM Simulation         2-17           User Report Messages         2-18           UVM Simple Structure Example         2-19           Starting UVM Execution         2-20           Structural Classes - Test         2-21           Structural Classes - Environment         2-22           Structural Classes - Driver         2-23           Structural Classes - Debug         2-25           Print Format Can Be Specified         2-26           General Debugging with Report Messages         2-27           Default Simulation Handling         2-28           Command Line Control of Report Messages         2-29           User Filterable Code Block         2-30           Test For Understanding         2-31           Lab 1: Managing UVM Report Messages         2-32           Key Structural Concept: Parent-Child         2-33           Key Comp                                            | Run More Tests, Write Less Code           | 2-8  |
| UVM Testbench Architecture2-11UVM Structure is Scalable2-12Structural Class Support in UVM2-13Structural Functional Support - Phasing2-14UVM Hello World Example2-15Compile and Simulate2-16Inner Workings of UVM Simulation2-17User Report Messages2-18UVM Simple Structure Example2-19Starting UVM Execution2-20Structural Classes - Test2-21Structural Classes - Environment2-22Structural Classes - Agent2-23Structural Classes - Debug2-25Print Format Can Be Specified2-26General Debugging with Report Messages2-27Default Simulation Handling2-28Command Line Control of Report Messages2-27User Filterable Code Block2-30Test For Understanding2-31Lab 1: Managing UVM Report Messages2-30Test For Understanding2-31Lab 1: Managing UVM Report Messages2-32Key Component Concepts: Logical Hierarchy2-34Key Component Concepts: Parent-Child2-33Key Component Concepts: Phase2-35Key Component Concepts: Override2-36Unit Objectives Review2-37Appendix2-38                                                                                                                                                                                                                                                                                                                                          | UVM Class Tree (Partial)                  | 2-9  |
| UVM Structure is Scalable 2-12 Structural Class Support in UVM 2-13 Structural Functional Support - Phasing 2-14 UVM Hello World Example 2-15 Compile and Simulate 2-16 Inner Workings of UVM Simulation 2-17 User Report Messages 2-18 UVM Simple Structure Example 2-19 Starting UVM Execution 2-20 Structural Classes - Test 2-21 Structural Classes - Environment 2-22 Structural Classes - Benvironment 2-23 Structural Classes - Debug 2-25 Structural Classes - Debug 2-25 Print Format Can Be Specified 2-26 General Debugging with Report Messages 2-27 Default Simulation Handling 2-28 Command Line Control of Report Messages 2-27 User Filterable Code Block 2-30 Test For Understanding 2-31 Lab 1: Managing UVM Report Messages 2-32 Key Structural Concept: Parent-Child 2-33 Key Component Concepts: Logical Hierarchy 2-34 Key Component Concepts: Parent-Child 2-35 Key Component Concepts: Override 2-36 Unit Objectives Review 2-37 Appendix 2-38                                                                                                                                                                                                                                                                                                                                        | Typical Testbench Architecture            | 2-10 |
| Structural Class Support in UVM2-13Structural Functional Support - Phasing2-14UVM Hello World Example2-15Compile and Simulate2-16Inner Workings of UVM Simulation2-17User Report Messages2-18UVM Simple Structure Example2-19Starting UVM Execution2-20Structural Classes - Test2-21Structural Classes - Environment2-22Structural Classes - Agent2-23Structural Classes - Driver2-24Structural Classes - Debug2-25Print Format Can Be Specified2-26General Debugging with Report Messages2-27Default Simulation Handling2-28Command Line Control of Report Messages2-29User Filterable Code Block2-30Test For Understanding2-31Lab 1: Managing UVM Report Messages2-31Key Structural Concept: Parent-Child2-33Key Component Concepts: Logical Hierarchy2-34Key Component Concepts: Phase2-35Key Component Concepts: Override2-35Unit Objectives Review2-37Appendix2-38                                                                                                                                                                                                                                                                                                                                                                                                                                       | UVM Testbench Architecture                | 2-11 |
| Structural Functional Support - Phasing 2-14 UVM Hello World Example 2-15 Compile and Simulate 2-16 Inner Workings of UVM Simulation 2-17 User Report Messages 2-18 UVM Simple Structure Example 2-19 Starting UVM Execution 2-20 Structural Classes - Test 2-21 Structural Classes - Environment 2-22 Structural Classes - Agent 2-23 Structural Classes - Driver 2-24 Structural Classes - Driver 2-24 Structural Classes - Driver 2-25 Print Format Can Be Specified 2-26 General Debugging with Report Messages 2-27 Default Simulation Handling 2-28 Command Line Control of Report Messages 2-29 User Filterable Code Block 2-30 User For Understanding 2-31 Lab 1: Managing UVM Report Messages 2-32 Key Structural Concept: Parent-Child 2-33 Key Component Concepts: Logical Hierarchy 2-34 Key Component Concepts: Phase 2-35 Key Component Concepts: Override 2-36 Unit Objectives Review 2-37 Appendix 2-38                                                                                                                                                                                                                                                                                                                                                                                       | UVM Structure is Scalable                 | 2-12 |
| UVM Hello World Example2-15Compile and Simulate2-16Inner Workings of UVM Simulation2-17User Report Messages2-18UVM Simple Structure Example2-19Starting UVM Execution2-20Structural Classes - Test2-21Structural Classes - Environment2-22Structural Classes - Agent2-23Structural Classes - Driver2-24Structural Classes - Debug2-25Print Format Can Be Specified2-26General Debugging with Report Messages2-27Default Simulation Handling2-28Command Line Control of Report Messages2-29User Filterable Code Block2-30Test For Understanding2-31Lab 1: Managing UVM Report Messages2-31Key Structural Concept: Parent-Child2-33Key Component Concepts: Logical Hierarchy2-34Key Component Concepts: Phase2-35Key Component Concepts: Override2-36Unit Objectives Review2-37Appendix2-38                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Structural Class Support in UVM           | 2-13 |
| Compile and Simulate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Structural Functional Support - Phasing   | 2-14 |
| Inner Workings of UVM Simulation2-17User Report Messages2-18UVM Simple Structure Example2-19Starting UVM Execution2-20Structural Classes - Test2-21Structural Classes - Environment2-22Structural Classes - Agent2-23Structural Classes - Driver2-24Structural Classes - Debug2-25Print Format Can Be Specified2-26General Debugging with Report Messages2-27Default Simulation Handling2-28Command Line Control of Report Messages2-29User Filterable Code Block2-30Test For Understanding2-31Lab 1: Managing UVM Report Messages2-32Key Structural Concept: Parent-Child2-33Key Component Concepts: Logical Hierarchy2-34Key Component Concepts: Phase2-35Key Component Concepts: Override2-36Unit Objectives Review2-37Appendix2-38                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | UVM Hello World Example                   | 2-15 |
| User Report Messages2-18UVM Simple Structure Example2-19Starting UVM Execution2-20Structural Classes - Test2-21Structural Classes - Environment2-22Structural Classes - Agent2-23Structural Classes - Driver2-24Structural Classes - Debug2-25Print Format Can Be Specified2-26General Debugging with Report Messages2-27Default Simulation Handling2-28Command Line Control of Report Messages2-29User Filterable Code Block2-30Test For Understanding2-31Lab 1: Managing UVM Report Messages2-32Key Structural Concept: Parent-Child2-33Key Component Concepts: Logical Hierarchy2-34Key Component Concepts: Override2-35Key Component Concepts: Override2-36Unit Objectives Review2-37Appendix2-38                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Compile and Simulate                      | 2-16 |
| UVM Simple Structure Example2-19Starting UVM Execution2-20Structural Classes - Test2-21Structural Classes - Environment2-22Structural Classes - Agent2-23Structural Classes - Driver2-24Structural Classes - Debug2-25Print Format Can Be Specified2-26General Debugging with Report Messages2-27Default Simulation Handling2-28Command Line Control of Report Messages2-29User Filterable Code Block2-30Test For Understanding2-31Lab 1: Managing UVM Report Messages2-32Key Structural Concept: Parent-Child2-33Key Component Concepts: Logical Hierarchy2-34Key Component Concepts: Phase2-35Key Component Concepts: Override2-36Unit Objectives Review2-37Appendix2-38                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Inner Workings of UVM Simulation          | 2-17 |
| Starting UVM Execution2-20Structural Classes - Test2-21Structural Classes - Environment2-22Structural Classes - Agent2-23Structural Classes - Driver2-24Structural Classes - Debug2-25Print Format Can Be Specified2-26General Debugging with Report Messages2-27Default Simulation Handling2-28Command Line Control of Report Messages2-29User Filterable Code Block2-30Test For Understanding2-31Lab 1: Managing UVM Report Messages2-32Key Structural Concept: Parent-Child2-33Key Component Concepts: Logical Hierarchy2-34Key Component Concepts: Phase2-35Key Component Concepts: Override2-36Unit Objectives Review2-37Appendix2-38                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | User Report Messages                      | 2-18 |
| Structural Classes - Test2-21Structural Classes - Environment2-22Structural Classes - Agent2-23Structural Classes - Deiver2-24Structural Classes - Debug2-25Print Format Can Be Specified2-26General Debugging with Report Messages2-27Default Simulation Handling2-28Command Line Control of Report Messages2-29User Filterable Code Block2-30Test For Understanding2-31Lab 1: Managing UVM Report Messages2-32Key Structural Concept: Parent-Child2-33Key Component Concepts: Logical Hierarchy2-34Key Component Concepts: Phase2-35Key Component Concepts: Override2-36Unit Objectives Review2-37Appendix2-38                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | UVM Simple Structure Example              | 2-19 |
| Structural Classes - Environment2-22Structural Classes - Agent2-23Structural Classes - Driver2-24Structural Classes - Debug2-25Print Format Can Be Specified2-26General Debugging with Report Messages2-27Default Simulation Handling2-28Command Line Control of Report Messages2-29User Filterable Code Block2-30Test For Understanding2-31Lab 1: Managing UVM Report Messages2-32Key Structural Concept: Parent-Child2-33Key Component Concepts: Logical Hierarchy2-34Key Component Concepts: Override2-35Key Component Concepts: Override2-36Unit Objectives Review2-37Appendix2-38                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Starting UVM Execution                    | 2-20 |
| Structural Classes - Agent                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Structural Classes - Test                 | 2-21 |
| Structural Classes - Driver2-24Structural Classes - Debug2-25Print Format Can Be Specified2-26General Debugging with Report Messages2-27Default Simulation Handling2-28Command Line Control of Report Messages2-29User Filterable Code Block2-30Test For Understanding2-31Lab 1: Managing UVM Report Messages2-32Key Structural Concept: Parent-Child2-33Key Component Concepts: Logical Hierarchy2-34Key Component Concepts: Override2-35Key Component Concepts: Override2-36Unit Objectives Review2-37Appendix2-38                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Structural Classes - Environment          | 2-22 |
| Structural Classes - Debug                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Structural Classes - Agent                | 2-23 |
| Print Format Can Be Specified                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Structural Classes - Driver               | 2-24 |
| General Debugging with Report Messages2-27Default Simulation Handling2-28Command Line Control of Report Messages2-29User Filterable Code Block2-30Test For Understanding2-31Lab 1: Managing UVM Report Messages2-32Key Structural Concept: Parent-Child2-33Key Component Concepts: Logical Hierarchy2-34Key Component Concepts: Phase2-35Key Component Concepts: Override2-36Unit Objectives Review2-37Appendix2-38                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Structural Classes - Debug                | 2-25 |
| General Debugging with Report Messages2-27Default Simulation Handling2-28Command Line Control of Report Messages2-29User Filterable Code Block2-30Test For Understanding2-31Lab 1: Managing UVM Report Messages2-32Key Structural Concept: Parent-Child2-33Key Component Concepts: Logical Hierarchy2-34Key Component Concepts: Phase2-35Key Component Concepts: Override2-36Unit Objectives Review2-37Appendix2-38                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Print Format Can Be Specified             | 2-26 |
| Command Line Control of Report Messages2-29User Filterable Code Block2-30Test For Understanding2-31Lab 1: Managing UVM Report Messages2-32Key Structural Concept: Parent-Child2-33Key Component Concepts: Logical Hierarchy2-34Key Component Concepts: Phase2-35Key Component Concepts: Override2-36Unit Objectives Review2-37Appendix2-38                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                           |      |
| User Filterable Code Block2-30Test For Understanding2-31Lab 1: Managing UVM Report Messages2-32Key Structural Concept: Parent-Child2-33Key Component Concepts: Logical Hierarchy2-34Key Component Concepts: Phase2-35Key Component Concepts: Override2-36Unit Objectives Review2-37Appendix2-38                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Default Simulation Handling               | 2-28 |
| User Filterable Code Block2-30Test For Understanding2-31Lab 1: Managing UVM Report Messages2-32Key Structural Concept: Parent-Child2-33Key Component Concepts: Logical Hierarchy2-34Key Component Concepts: Phase2-35Key Component Concepts: Override2-36Unit Objectives Review2-37Appendix2-38                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Command Line Control of Report Messages   | 2-29 |
| Lab 1: Managing UVM Report Messages2-32Key Structural Concept: Parent-Child2-33Key Component Concepts: Logical Hierarchy2-34Key Component Concepts: Phase2-35Key Component Concepts: Override2-36Unit Objectives Review2-37Appendix2-38                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                           |      |
| Key Structural Concept: Parent-Child2-33Key Component Concepts: Logical Hierarchy2-34Key Component Concepts: Phase2-35Key Component Concepts: Override2-36Unit Objectives Review2-37Appendix2-38                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Test For Understanding                    | 2-31 |
| Key Structural Concept: Parent-Child2-33Key Component Concepts: Logical Hierarchy2-34Key Component Concepts: Phase2-35Key Component Concepts: Override2-36Unit Objectives Review2-37Appendix2-38                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Lab 1: Managing UVM Report Messages       | 2-32 |
| Key Component Concepts: Phase2-35Key Component Concepts: Override2-36Unit Objectives Review2-37Appendix2-38                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                           |      |
| Key Component Concepts: Phase2-35Key Component Concepts: Override2-36Unit Objectives Review2-37Appendix2-38                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Key Component Concepts: Logical Hierarchy | 2-34 |
| Key Component Concepts: Override2-36Unit Objectives Review2-37Appendix2-38                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                           |      |
| Unit Objectives Review 2-37<br>Appendix 2-38                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                           |      |
| Appendix2-38                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | •                                         |      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Appendix                                  | 2-38 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Migration from UVM1.1 to UVM1.2           | 2-39 |

| Global Handles                                                               | 2-40 |
|------------------------------------------------------------------------------|------|
| Sequences                                                                    | 2-41 |
| Phasing                                                                      | 2-42 |
| uvm_config_db                                                                | 2-43 |
| Reporting                                                                    | 2-44 |
| Objection Performance                                                        | 2-45 |
| Appendix                                                                     | 2-46 |
| Calling UVM Messaging From Modules (1/2)                                     | 2-47 |
| Calling UVM Messaging From Modules (2/2)                                     | 2-48 |
| Appendix                                                                     | 2-49 |
| Catch and Throw UVM Report Messages                                          | 2-50 |
| Appendix                                                                     | 2-51 |
| Embed UVM Reporter Control in Test                                           | 2-52 |
| Appendix                                                                     | 2-53 |
| UVM Command Line Processor                                                   | 2-54 |
| Appendix                                                                     | 2-55 |
| Compiling UVM with VCS                                                       | 2-56 |
|                                                                              |      |
|                                                                              |      |
| Unit 3: UVM Transaction                                                      |      |
| Agenda                                                                       | 3-1  |
| Unit Objectives                                                              |      |
| UVM Transaction Base Classes                                                 |      |
| UVM Transaction Flow                                                         |      |
| Modeling Transactions                                                        |      |
| Other Properties to be Considered (1/2)                                      |      |
| Other Properties to be Considered (2/2)                                      |      |
| Transactions: Must-Obey Constraints                                          |      |
| Transactions: Should-Obey Constraints                                        |      |
| Transactions: Constraint Considerations                                      |      |
| Transaction Class Methods                                                    |      |
| Customization of Field Processing Methods                                    |      |
| Field Automation Enabled Field Processing                                    |      |
| `uvm_field_* Field Automation Macros                                         |      |
| Print Radix Specified by FLAG                                                |      |
| Examples of Using Transaction Methods                                        |      |
| Modify Constraint in Transactions by Type                                    |      |
| Transaction Replacement Results                                              |      |
| Modify Constraint in Transaction by Instance                                 |      |
| Command-line Override                                                        |      |
| Parameterized Transaction Class (1/3)                                        |      |
| Parameterized Transaction Class (1/3)  Parameterized Transaction Class (2/3) |      |
| Parameterized Transaction Class (2/3)                                        |      |
| Simplifying Report Messages                                                  |      |
| Applying convert2string()                                                    |      |

| Unit Objectives Review                      | 3-26 |
|---------------------------------------------|------|
| Appendix                                    | 3-27 |
| uvm_object_utils Macro                      | 3-28 |
| Appendix                                    | 3-29 |
| uvm_object Class Common Members             | 3-30 |
| _ <b>,</b>                                  |      |
|                                             |      |
| Unit 4: UVM Sequence                        |      |
| Agenda                                      | 4-1  |
| Unit Objectives                             | 4-2  |
| UVM Transaction Flow - Continued            | 4-3  |
| Stimulus Generation Classes                 | 4-4  |
| Sequence Class                              | 4-5  |
| Generate Transactions in Sequence Class     | 4-6  |
| User Can Manually Create and Send Item      | 4-7  |
| `uvm_do Macro Interaction Detailed          | 4-8  |
| Sequence Execution: Starting a Sequence     | 4-9  |
| start() Method in Sequence Class            | 4-10 |
| Sequence Execution Methodologies            | 4-11 |
| Explicit Sequence Execution                 |      |
| Implicit Sequence Execution (1/2)           | 4-13 |
| Implicit Sequence Execution (2/2)           | 4-14 |
| Implicit Sequence Execution and Objection   | 4-15 |
| UVM-1.1 Sequence Phase Objection            | 4-16 |
| UVM-1.2 & IEEE UVM Sequence Phase Objection | 4-17 |
| Code That Can Work in UVM-1.1 and UVM-1.2   |      |
| Lab 2: Generate Stimulus                    | 4-19 |
| Sequence with randc Transaction Property    | 4-20 |
| Creating a Sequence of Related Items        | 4-21 |
| Nested Sequences                            | 4-22 |
| Implicit Sequence Execution Overrides       | 4-23 |
| Implicit Sequence Execution at Phases       | 4-24 |
| Unit Objectives Review                      | 4-25 |
| Appendix                                    |      |
| Sequence Priority/Weight                    | 4-27 |
| Appendix                                    |      |
| Sequencer-Driver Response Port              | 4-29 |
| Appendix                                    | 4-30 |
| Sequence with Out-Of-Order Response (1/2)   | 4-31 |
| Sequence with Out-Of-Order Response (2/2)   |      |
| Out-Of-Order Driver (1/2)                   | 4-33 |
| Out-Of-Order Driver (2/2)                   | 4-34 |
|                                             |      |

| Unit 5: UVM Configuration & Factory             |      |
|-------------------------------------------------|------|
| Agenda                                          | 5-1  |
| Unit Objectives                                 |      |
| UVM Component Base Class Structure              |      |
| Component Parent-Child Relationships            |      |
| Display & Querying                              |      |
| Query Hierarchy Relationship                    |      |
| Use Logical Hierarchy in Configuration          |      |
| Component Configuration Example                 |      |
| UVM Resource                                    |      |
| Manage DUT Interface Configuration              |      |
| Test Configures Agents with Interfaces          |      |
| Configuring Component's Interface (1/2)         |      |
| Configuring Component's Interface (2/2)         |      |
| Additional Needs: Manage Test Variations        |      |
| Test Requirements: Transaction                  |      |
| Test Requirements: Components                   |      |
| Factories in UVM                                |      |
| Transaction Factory                             | 5-18 |
| UVM Factory Transaction Creation                |      |
| Component Factory                               |      |
| UVM Factory Component Creation                  |      |
| Override in Test                                |      |
| Command-Line Override                           | 5-23 |
| Visually Inspect Factory Overrides (1/2)        | 5-24 |
| Visually Inspect Factory Overrides (2/2)        |      |
| Parameterized Component Class                   |      |
| Unit Objectives Review                          | 5-27 |
| Appendix                                        | 5-28 |
| Run-time Configuration Switch                   | 5-29 |
| Retrieve int Configuration Field via User Macro | 5-30 |
| Appendix                                        | 5-31 |
| Configuring Sequences (Instance-Based)          | 5-32 |
| Configuring Sequences (Class-Based)             | 5-33 |
| Configuring Sequences (Sequencer-Based)         | 5-34 |
| Configuring Sequences (Agent-Based)             | 5-35 |
| Appendix                                        | 5-36 |
| Configuring Array Members                       | 5-37 |
| Configuring Array                               | 5-38 |
| Appendix                                        |      |
| Configure enum Field via string                 |      |
| Appendix                                        | 5-41 |
| UVM DVE Configuration Debugging                 | 5-42 |
| UVM Verdi Configuration Debugging               |      |
| Appendix                                        | 5-44 |

| Disabling Auto Configuration Retrieval: IEEE UVM (1/2)         5-46           Disabling Auto Configuration Retrieval: IEEE UVM (1/2)         5-47           Disabling Auto Configuration Retrieval: IEEE UVM (2/2)         5-48           Unit 6: UVM Component Communication           Agenda         6-1           Unit Objectives         6-2           Component Communication: Wethod Based         6-4           Component Communication: TLM         6-5           Component Communication: TLM         6-6           Component Communication: TLM         6-6           Communication in UVM: TLM 1.0, 2.0         6-7           UVM TLM 1.0         6-8           Push Mode         6-9           Pull Mode         6-10           FIFO Mode         6-11           Analysis Port         6-12           Port Pass-Through         6-13           UVM TLM 2.0         6-14           Blocking Transport Initiator         6-15           Blocking Transport Initiator         6-15           Blocking Transport Target         6-16           Non-Blocking Transport Initiator         6-17           Non-Blocking Transport Target         6-18           Unit Objectives Review         6-19 <t< th=""><th>UVM Field Macro Auto Configuration Issues</th><th> 5-45</th></t<>            | UVM Field Macro Auto Configuration Issues             | 5-45 |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|------|
| Disabling Auto Configuration Retrieval: IEEE UVM (1/2)         5-47           Disabling Auto Configuration Retrieval: IEEE UVM (2/2)         5-48           Unit 6: UVM Component Communication:           Agenda         6-1           Unit Objectives         6-2           Component Communication: Overview         6-3           Component Communication: Hathod Based         6-4           Component Communication: TLM         6-5           Communication in UVM: TLM 1.0, 2.0         6-7           UVM TLM 1.0         6-8           Push Mode         6-9           Pull Mode         6-10           FIFO Mode         6-11           Analysis Port         6-12           Port Pass-Through         6-13           UVM TLM 2.0         6-14           Blocking Transport Initiator         6-15           Blocking Transport Target         6-16           Non-Blocking Transport Initiator         6-17           Non-Blocking Transport Target         6-18           Unit Objectives Review         6-19           Lab 3: Driving the DUT         6-20           Appendix         6-21           TLM 2.0 Generic Payload (1/4)         6-22           TLM 2.0 Generic Payload (2/4)         6-23 <th>Disabling Auto Configuration Retrieval: UVM-1.1 &amp; 1.2</th> <th> 5-46</th> | Disabling Auto Configuration Retrieval: UVM-1.1 & 1.2 | 5-46 |
| Disabling Auto Configuration Retrieval: IEEE UVM (2/2)   5-48                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                       |      |
| Agenda                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                       |      |
| Agenda                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                       |      |
| Agenda                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                       |      |
| Unit Objectives         6-2           Component Communication: Overview         6-3           Component Communication: Method Based         6-4           Component Communication: TLM.         6-5           Component Communication: TLM.         6-6           Communication in UVM: TLM 1.0, 2.0         6-7           UVM TLM 1.0         6-8           Push Mode         6-10           FIFO Mode.         6-11           Analysis Port.         6-12           Port Pass-Through.         6-13           UVM TLM 2.0         6-14           Blocking Transport Initiator         6-15           Blocking Transport Target         6-16           Non-Blocking Transport Target         6-16           Non-Blocking Transport Target         6-18           Unit Objectives Review         6-19           Lab 3: Driving the DUT         6-20           Appendix         6-21           TLM 2.0 Generic Payload (1/4)         6-22           TLM 2.0 Generic Payload (3/4)         6-24           TLM 2.0 Generic Payload (4/4)         6-25           Appendix         6-26           Verdi UVM Debug Switches         6-27           UVM-Aware Features in Verdi         6-28                                                                                                              | Unit 6: UVM Component Communication                   |      |
| Unit Objectives         6-2           Component Communication: Overview         6-3           Component Communication: Method Based         6-4           Component Communication: TLM.         6-5           Component Communication: TLM.         6-6           Communication in UVM: TLM 1.0, 2.0         6-7           UVM TLM 1.0         6-8           Push Mode         6-10           FIFO Mode.         6-11           Analysis Port.         6-12           Port Pass-Through.         6-13           UVM TLM 2.0         6-14           Blocking Transport Initiator         6-15           Blocking Transport Target         6-16           Non-Blocking Transport Target         6-16           Non-Blocking Transport Target         6-18           Unit Objectives Review         6-19           Lab 3: Driving the DUT         6-20           Appendix         6-21           TLM 2.0 Generic Payload (1/4)         6-22           TLM 2.0 Generic Payload (3/4)         6-24           TLM 2.0 Generic Payload (4/4)         6-25           Appendix         6-26           Verdi UVM Debug Switches         6-27           UVM-Aware Features in Verdi         6-28                                                                                                              | Agenda                                                | 6-1  |
| Component Communication: Method Based         6-4           Component Communication: TLM         6-5           Component Communication: TLM         6-6           Communication in UVM: TLM 1.0, 2.0         6-7           UVM TLM 1.0         6-8           Push Mode         6-9           Pull Mode         6-10           FIFO Mode         6-11           Analysis Port         6-12           Port Pass-Through         6-13           UVM TLM 2.0         6-14           Blocking Transport Initiator         6-15           Blocking Transport Target         6-16           Non-Blocking Transport Initiator         6-17           Non-Blocking Transport Target         6-18           Unit Objectives Review         6-19           Lab 3: Driving the DUT         6-20           Appendix         6-20           TLM 2.0 Generic Payload (1/4)         6-22           TLM 2.0 Generic Payload (2/4)         6-23           TLM 2.0 Generic Payload (3/4)         6-24           TLM 2.0 Generic Payload (4/4)         6-25           Appendix         6-26           UVM -Aware Features in Verdi         6-28           UVM Transaction and Log Debug         6-29           O                                                                                                       |                                                       |      |
| Component Communication: TLM.         6-5           Component Communication: TLM.         6-6           Communication in UVM: TLM 1.0, 2.0         6-7           UVM TLM 1.0         6-8           Push Mode         6-9           Pull Mode         6-10           FIFO Mode         6-11           Analysis Port         6-12           Port Pass-Through         6-13           UVM TLM 2.0         6-14           Blocking Transport         6-15           Blocking Transport Initiator         6-15           Non-Blocking Transport Initiator         6-17           Non-Blocking Transport Target         6-18           Unit Objectives Review         6-19           Lab 3: Driving the DUT         6-20           Appendix         6-21           TLM 2.0 Generic Payload (1/4)         6-22           TLM 2.0 Generic Payload (2/4)         6-23           TLM 2.0 Generic Payload (4/4)         6-23           TLM 2.0 Generic Payload (4/4)         6-24           TLM 2.0 Generic Payload (4/4)         6-25           UVM T-Aware Features in Verdi         6-24           UVM T-Aware Features in Verdi         6-28           UVM T-Aware Features in Verdi         6-28                                                                                                         | Component Communication: Overview                     | 6-3  |
| Component Communication: TLM.         6-5           Component Communication: TLM.         6-6           Communication in UVM: TLM 1.0, 2.0         6-7           UVM TLM 1.0         6-8           Push Mode         6-9           Pull Mode         6-10           FIFO Mode         6-11           Analysis Port         6-12           Port Pass-Through         6-13           UVM TLM 2.0         6-14           Blocking Transport         6-15           Blocking Transport Initiator         6-15           Non-Blocking Transport Initiator         6-17           Non-Blocking Transport Target         6-18           Unit Objectives Review         6-19           Lab 3: Driving the DUT         6-20           Appendix         6-21           TLM 2.0 Generic Payload (1/4)         6-22           TLM 2.0 Generic Payload (2/4)         6-23           TLM 2.0 Generic Payload (4/4)         6-23           TLM 2.0 Generic Payload (4/4)         6-24           TLM 2.0 Generic Payload (4/4)         6-25           UVM T-Aware Features in Verdi         6-24           UVM T-Aware Features in Verdi         6-28           UVM T-Aware Features in Verdi         6-28                                                                                                         | Component Communication: Method Based                 | 6-4  |
| Component Communication: TLM         6-6           Communication in UVM: TLM 1.0, 2.0         6-7           UVM TLM 1.0         6-8           Push Mode         6-9           Pull Mode         6-10           FIFO Mode         6-11           Analysis Port         6-12           Port Pass-Through         6-13           UVM TLM 2.0         6-14           Blocking Transport Initiator         6-15           Blocking Transport Initiator         6-15           Non-Blocking Transport Target         6-16           Non-Blocking Transport Target         6-18           Unit Objectives Review         6-19           Lab 3: Driving the DUT         6-20           Appendix         6-21           TLM 2.0 Generic Payload (1/4)         6-22           TLM 2.0 Generic Payload (2/4)         6-23           TLM 2.0 Generic Payload (3/4)         6-24           TLM 2.0 Generic Payload (4/4)         6-25           Appendix         6-25           Verdi UVM Debug Switches         6-27           UVM-Aware Features in Verdi         6-28           UVM Transaction and Log Debug         6-29           Object Hierarchy Browser         6-30           UVM Phase-Based B                                                                                                       | Component Communication: TLM                          | 6-5  |
| Communication in UVM: TLM 1.0, 2.0         6-7           UVM TLM 1.0         6-8           Push Mode         6-9           Pull Mode         6-10           FIFO Mode         6-11           Analysis Port         6-12           Port Pass-Through         6-13           UVM TLM 2.0         6-14           Blocking Transport Initiator         6-15           Blocking Transport Target         6-16           Non-Blocking Transport Initiator         6-17           Non-Blocking Transport Target         6-18           Unit Objectives Review         6-19           Lab 3: Driving the DUT         6-20           Appendix         6-21           TLM 2.0 Generic Payload (1/4)         6-22           TLM 2.0 Generic Payload (2/4)         6-23           TLM 2.0 Generic Payload (3/4)         6-24           TLM 2.0 Generic Payload (4/4)         6-25           Appendix         6-25           Verdi UVM Debug Switches         6-27           UVM-Aware Features in Verdi         6-28           UVM Transaction and Log Debug         6-29           Object Hierarchy Browser         6-30           UVM Phase-Based Breakpoint         6-33           UVM Phase Objectio                                                                                                       | Component Communication: TLM                          | 6-6  |
| Push Mode       6-9         Pull Mode       6-10         FIFO Mode       6-11         Analysis Port       6-12         Port Pass-Through       6-13         UVM TLM 2.0       6-14         Blocking Transport Initiator       6-15         Blocking Transport Target       6-16         Non-Blocking Transport Initiator       6-17         Non-Blocking Transport Target       6-18         Unit Objectives Review       6-19         Lab 3: Driving the DUT       6-20         Appendix       6-21         TLM 2.0 Generic Payload (1/4)       6-23         TLM 2.0 Generic Payload (2/4)       6-23         TLM 2.0 Generic Payload (3/4)       6-24         TLM 2.0 Generic Payload (4/4)       6-25         Appendix       6-26         Verdi UVM Debug Switches       6-27         UVM-Aware Features in Verdi       6-28         UVM Transaction and Log Debug       6-28         UVM Factory Debug       6-31         UVM Resource Debug       6-31         UVM Phase-Based Breakpoint       6-33         UVM Phase-Based Breakpoint       6-33         UVM Sequence Debug       6-35                                                                                                                                                                                                      |                                                       |      |
| Pull Mode       6-10         FIFO Mode       6-11         Analysis Port       6-12         Port Pass-Through       6-13         UVM TLM 2.0       6-14         Blocking Transport Initiator       6-15         Blocking Transport Target       6-16         Non-Blocking Transport Initiator       6-17         Non-Blocking Transport Target       6-18         Unit Objectives Review       6-19         Lab 3: Driving the DUT       6-20         Appendix       6-21         TLM 2.0 Generic Payload (1/4)       6-22         TLM 2.0 Generic Payload (2/4)       6-23         TLM 2.0 Generic Payload (3/4)       6-24         TLM 2.0 Generic Payload (4/4)       6-25         Appendix       6-26         Verdi UV Debug Switches       6-27         UVM-Aware Features in Verdi       6-28         UVM Transaction and Log Debug       6-30         UVM Factory Debug       6-31         UVM Resource Debug       6-31         UVM Phase-Based Breakpoint       6-33         UVM Phase Objection Debug       6-34         UVM Sequence Debug       6-35                                                                                                                                                                                                                                    | UVM TLM 1.0                                           | 6-8  |
| FIFO Mode       6-11         Analysis Port       6-12         Port Pass-Through       6-13         UVM TLM 2.0       6-14         Blocking Transport Initiator       6-15         Blocking Transport Target       6-16         Non-Blocking Transport Target       6-17         Non-Blocking Transport Target       6-18         Unit Objectives Review       6-19         Lab 3: Driving the DUT       6-20         Appendix       6-21         TLM 2.0 Generic Payload (1/4)       6-22         TLM 2.0 Generic Payload (2/4)       6-23         TLM 2.0 Generic Payload (3/4)       6-24         TLM 2.0 Generic Payload (4/4)       6-25         Appendix       6-24         TLM 2.0 Generic Payload (4/4)       6-25         Verdi U.VM Debug Switches       6-26         Verdi UVM Debug Switches       6-26         UVM-Aware Features in Verdi       6-28         UVM Transaction and Log Debug       6-30         UVM Resource Debug       6-31         UVM Resource Debug       6-31         UVM Phase Based Breakpoint       6-33         UVM Sequence Debug       6-34         UVM Sequence Debug       6-35                                                                                                                                                                           | Push Mode                                             | 6-9  |
| Analysis Port       6-12         Port Pass-Through       6-13         UVM TLM 2.0       6-14         Blocking Transport Initiator       6-15         Blocking Transport Target       6-16         Non-Blocking Transport Initiator       6-17         Non-Blocking Transport Target       6-18         Unit Objectives Review       6-19         Lab 3: Driving the DUT       6-20         Appendix       6-21         TLM 2.0 Generic Payload (1/4)       6-22         TLM 2.0 Generic Payload (2/4)       6-23         TLM 2.0 Generic Payload (3/4)       6-24         TLM 2.0 Generic Payload (4/4)       6-25         Appendix       6-25         Verdi UVM Debug Switches       6-25         Verdi UVM Debug Switches       6-26         Verdi UVM Debug Switches       6-27         UVM-Aware Features in Verdi       6-28         UVM Transaction and Log Debug       6-31         UVM Resource Debug       6-31         UVM Resource Debug       6-31         UVM Phase-Based Breakpoint       6-33         UVM Phase Objection Debug       6-34         UVM Sequence Debug       6-35                                                                                                                                                                                                    | Pull Mode                                             | 6-10 |
| Port Pass-Through       6-13         UVM TLM 2.0       6-14         Blocking Transport Initiator       6-15         Blocking Transport Target       6-16         Non-Blocking Transport Target       6-17         Non-Blocking Transport Target       6-18         Unit Objectives Review       6-19         Lab 3: Driving the DUT       6-20         Appendix       6-21         TLM 2.0 Generic Payload (1/4)       6-22         TLM 2.0 Generic Payload (3/4)       6-23         TLM 2.0 Generic Payload (4/4)       6-23         TLM 2.0 Generic Payload (4/4)       6-25         Appendix       6-26         Verdi UVM Debug Switches       6-25         Verdi UVM Debug Switches       6-25         UVM-Aware Features in Verdi       6-28         UVM Transaction and Log Debug       6-28         UVM Factory Debug       6-31         UVM Resource Debug       6-31         UVM Phase-Based Breakpoint       6-33         UVM Phase Objection Debug       6-34         UVM Sequence Debug       6-35                                                                                                                                                                                                                                                                                     | FIFO Mode                                             | 6-11 |
| UVM TLM 2.0       6-14         Blocking Transport Initiator       6-15         Blocking Transport Target       6-16         Non-Blocking Transport Initiator       6-17         Non-Blocking Transport Target       6-18         Unit Objectives Review       6-19         Lab 3: Driving the DUT       6-20         Appendix       6-21         TLM 2.0 Generic Payload (1/4)       6-22         TLM 2.0 Generic Payload (3/4)       6-23         TLM 2.0 Generic Payload (4/4)       6-25         Appendix       6-26         Verdi UVM Debug Switches       6-25         Verdi UVM Debug Switches       6-26         Verdi UVM Debug Switches       6-28         UVM Transaction and Log Debug       6-28         UVM Factory Debug       6-30         UVM Resource Debug       6-31         UVM Phase-Based Breakpoint       6-32         UVM Phase Objection Debug       6-34         UVM Sequence Debug       6-35                                                                                                                                                                                                                                                                                                                                                                           | Analysis Port                                         | 6-12 |
| Blocking Transport Initiator       6-15         Blocking Transport Target       6-16         Non-Blocking Transport Initiator       6-17         Non-Blocking Transport Target       6-18         Unit Objectives Review       6-19         Lab 3: Driving the DUT       6-20         Appendix       6-21         TLM 2.0 Generic Payload (1/4)       6-22         TLM 2.0 Generic Payload (2/4)       6-23         TLM 2.0 Generic Payload (3/4)       6-24         TLM 2.0 Generic Payload (4/4)       6-25         Appendix       6-26         Verdi UVM Debug Switches       6-26         Verdi UVM Debug Switches       6-27         UVM-Aware Features in Verdi       6-28         UVM Transaction and Log Debug       6-29         Object Hierarchy Browser       6-30         UVM Factory Debug       6-31         UVM Resource Debug       6-31         UVM Phase-Based Breakpoint       6-33         UVM Phase Objection Debug       6-34         UVM Sequence Debug       6-35                                                                                                                                                                                                                                                                                                          | Port Pass-Through                                     | 6-13 |
| Blocking Transport Target       6-16         Non-Blocking Transport Initiator       6-17         Non-Blocking Transport Target       6-18         Unit Objectives Review       6-19         Lab 3: Driving the DUT       6-20         Appendix       6-21         TLM 2.0 Generic Payload (1/4)       6-22         TLM 2.0 Generic Payload (2/4)       6-23         TLM 2.0 Generic Payload (3/4)       6-24         TLM 2.0 Generic Payload (4/4)       6-25         Appendix       6-26         Verdi UVM Debug Switches       6-26         Verdi UVM Debug Switches       6-27         UVM-Aware Features in Verdi       6-28         UVM Transaction and Log Debug       6-29         Object Hierarchy Browser       6-30         UVM Factory Debug       6-31         UVM Resource Debug       6-31         UVM Phase-Based Breakpoint       6-33         UVM Phase Objection Debug       6-34         UVM Sequence Debug       6-34         UVM Sequence Debug       6-35                                                                                                                                                                                                                                                                                                                    | UVM TLM 2.0                                           | 6-14 |
| Non-Blocking Transport Initiator       6-17         Non-Blocking Transport Target       6-18         Unit Objectives Review       6-19         Lab 3: Driving the DUT       6-20         Appendix       6-21         TLM 2.0 Generic Payload (1/4)       6-22         TLM 2.0 Generic Payload (3/4)       6-23         TLM 2.0 Generic Payload (4/4)       6-25         Appendix       6-26         Verdi UVM Debug Switches       6-25         Verdi UVM Debug Switches       6-27         UVM-Aware Features in Verdi       6-28         UVM Transaction and Log Debug       6-29         Object Hierarchy Browser       6-30         UVM Factory Debug       6-31         UVM Resource Debug       6-31         UVM Phase-Based Breakpoint       6-33         UVM Phase Objection Debug       6-34         UVM Sequence Debug       6-34         UVM Sequence Debug       6-35                                                                                                                                                                                                                                                                                                                                                                                                                  | Blocking Transport Initiator                          | 6-15 |
| Non-Blocking Transport Target       6-18         Unit Objectives Review       6-19         Lab 3: Driving the DUT       6-20         Appendix       6-21         TLM 2.0 Generic Payload (1/4)       6-22         TLM 2.0 Generic Payload (3/4)       6-23         TLM 2.0 Generic Payload (4/4)       6-25         Appendix       6-26         Verdi UVM Debug Switches       6-27         UVM-Aware Features in Verdi       6-28         UVM Transaction and Log Debug       6-29         Object Hierarchy Browser       6-30         UVM Resource Debug       6-31         UVM Phase-Based Breakpoint       6-32         UVM Phase Objection Debug       6-34         UVM Sequence Debug       6-34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Blocking Transport Target                             | 6-16 |
| Unit Objectives Review       6-19         Lab 3: Driving the DUT       6-20         Appendix       6-21         TLM 2.0 Generic Payload (1/4)       6-22         TLM 2.0 Generic Payload (2/4)       6-23         TLM 2.0 Generic Payload (3/4)       6-24         TLM 2.0 Generic Payload (4/4)       6-25         Appendix       6-26         Verdi UVM Debug Switches       6-27         UVM-Aware Features in Verdi       6-28         UVM Transaction and Log Debug       6-29         Object Hierarchy Browser       6-30         UVM Resource Debug       6-31         UVM Phase-Based Breakpoint       6-32         UVM Phase Objection Debug       6-34         UVM Sequence Debug       6-35                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Non-Blocking Transport Initiator                      | 6-17 |
| Lab 3: Driving the DUT       6-20         Appendix       6-21         TLM 2.0 Generic Payload (1/4)       6-22         TLM 2.0 Generic Payload (2/4)       6-23         TLM 2.0 Generic Payload (3/4)       6-24         TLM 2.0 Generic Payload (4/4)       6-25         Appendix       6-26         Verdi UVM Debug Switches       6-27         UVM-Aware Features in Verdi       6-28         UVM Transaction and Log Debug       6-29         Object Hierarchy Browser       6-30         UVM Resource Debug       6-31         UVM Resource Debug       6-32         UVM Phase-Based Breakpoint       6-33         UVM Phase Objection Debug       6-34         UVM Sequence Debug       6-35                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Non-Blocking Transport Target                         | 6-18 |
| Appendix       6-21         TLM 2.0 Generic Payload (1/4)       6-22         TLM 2.0 Generic Payload (2/4)       6-23         TLM 2.0 Generic Payload (3/4)       6-24         TLM 2.0 Generic Payload (4/4)       6-25         Appendix       6-26         Verdi UVM Debug Switches       6-27         UVM-Aware Features in Verdi       6-28         UVM Transaction and Log Debug       6-29         Object Hierarchy Browser       6-30         UVM Factory Debug       6-31         UVM Resource Debug       6-32         UVM Phase-Based Breakpoint       6-33         UVM Phase Objection Debug       6-34         UVM Sequence Debug       6-35                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                       |      |
| TLM 2.0 Generic Payload (1/4)       6-22         TLM 2.0 Generic Payload (2/4)       6-23         TLM 2.0 Generic Payload (3/4)       6-24         TLM 2.0 Generic Payload (4/4)       6-25         Appendix       6-26         Verdi UVM Debug Switches       6-27         UVM-Aware Features in Verdi       6-28         UVM Transaction and Log Debug       6-29         Object Hierarchy Browser       6-30         UVM Factory Debug       6-31         UVM Resource Debug       6-32         UVM Phase-Based Breakpoint       6-33         UVM Phase Objection Debug       6-34         UVM Sequence Debug       6-35                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Lab 3: Driving the DUT                                | 6-20 |
| TLM 2.0 Generic Payload (2/4)       6-23         TLM 2.0 Generic Payload (3/4)       6-24         TLM 2.0 Generic Payload (4/4)       6-25         Appendix       6-26         Verdi UVM Debug Switches       6-27         UVM-Aware Features in Verdi       6-28         UVM Transaction and Log Debug       6-29         Object Hierarchy Browser       6-30         UVM Factory Debug       6-31         UVM Resource Debug       6-32         UVM Phase-Based Breakpoint       6-33         UVM Phase Objection Debug       6-34         UVM Sequence Debug       6-35                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 11                                                    |      |
| TLM 2.0 Generic Payload (3/4)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | TLM 2.0 Generic Payload (1/4)                         | 6-22 |
| TLM 2.0 Generic Payload (4/4)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                       |      |
| Appendix 6-26 Verdi UVM Debug Switches 6-27 UVM-Aware Features in Verdi 6-28 UVM Transaction and Log Debug 6-29 Object Hierarchy Browser 6-30 UVM Factory Debug 6-31 UVM Resource Debug 6-32 UVM Phase-Based Breakpoint 6-33 UVM Phase Objection Debug 6-34 UVM Sequence Debug 6-35                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                       |      |
| Verdi UVM Debug Switches6-27UVM-Aware Features in Verdi6-28UVM Transaction and Log Debug6-29Object Hierarchy Browser6-30UVM Factory Debug6-31UVM Resource Debug6-32UVM Phase-Based Breakpoint6-33UVM Phase Objection Debug6-34UVM Sequence Debug6-35                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | TLM 2.0 Generic Payload (4/4)                         | 6-25 |
| UVM-Aware Features in Verdi6-28UVM Transaction and Log Debug6-29Object Hierarchy Browser6-30UVM Factory Debug6-31UVM Resource Debug6-32UVM Phase-Based Breakpoint6-33UVM Phase Objection Debug6-34UVM Sequence Debug6-35                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                       |      |
| UVM Transaction and Log Debug6-29Object Hierarchy Browser6-30UVM Factory Debug6-31UVM Resource Debug6-32UVM Phase-Based Breakpoint6-33UVM Phase Objection Debug6-34UVM Sequence Debug6-35                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                       |      |
| Object Hierarchy Browser 6-30 UVM Factory Debug 6-31 UVM Resource Debug 6-32 UVM Phase-Based Breakpoint 6-33 UVM Phase Objection Debug 6-34 UVM Sequence Debug 6-35                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | UVM-Aware Features in Verdi                           | 6-28 |
| UVM Factory Debug6-31UVM Resource Debug6-32UVM Phase-Based Breakpoint6-33UVM Phase Objection Debug6-34UVM Sequence Debug6-35                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | UVM Transaction and Log Debug                         | 6-29 |
| UVM Resource Debug6-32UVM Phase-Based Breakpoint6-33UVM Phase Objection Debug6-34UVM Sequence Debug6-35                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                       |      |
| UVM Phase-Based Breakpoint 6-33 UVM Phase Objection Debug 6-34 UVM Sequence Debug 6-35                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                       |      |
| UVM Phase Objection Debug 6-34 UVM Sequence Debug 6-35                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                       |      |
| UVM Sequence Debug6-35                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                       |      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                       |      |
| UVM Register Debug6-36                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                       |      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | UVM Register Debug                                    | 6-36 |

| Unit 7: UVM Scoreboard & Coverage                  |      |
|----------------------------------------------------|------|
| Agenda                                             | 7-1  |
| Unit Objectives                                    |      |
| Scoreboard - Introduction                          | 7-3  |
| Scoreboard – Data Streams                          | 7-4  |
| Scoreboard Implementation                          | 7-5  |
| Scoreboard Transaction Source: Monitor             | 7-6  |
| Embed Monitor in Agent                             | 7-7  |
| UVM Agent Example                                  | 7-8  |
| Using UVM Agent in Environment                     | 7-9  |
| Scoreboard Can Be Parameterized                    | 7-10 |
| Scoreboard: User Implementation (1/2)              | 7-11 |
| Scoreboard: User Implementation (2/2)              | 7-12 |
| Functional Coverage                                | 7-13 |
| Connecting Coverage to Testbench                   | 7-14 |
| Component Configuration Coverage (1/2)             | 7-15 |
| Component Configuration Coverage (2/2)             | 7-16 |
| Stimulus Coverage                                  | 7-17 |
| Correctness Coverage                               | 7-18 |
| Unit Objectives Review                             | 7-19 |
| Appendix                                           | 7-20 |
| Scoreboard: Multi-Stream                           | 7-21 |
| Scoreboard: Multi-Stream                           | 7-22 |
| Unit 8: UVM Callback                               |      |
| Agenda                                             | 8-1  |
| Unit Objectives                                    |      |
| Changing Behavior of Components                    |      |
| Implementing Simple Callback Operations            |      |
| Implementing UVM Callbacks                         |      |
| Step 1: Embed Callback Methods                     |      |
| Step 2: Declare the façade Class                   |      |
| Step 3: Implement Callback: Error                  |      |
| Step 4: Create and Register Callback Objects       |      |
| Driver Coverage Example                            |      |
| Implement Coverage via Callback                    |      |
| Create and Register Callback Objects               |      |
| Sequence Simple Callback Methods                   |      |
| Unit Objectives Review                             |      |
| Lab 4: Full Testbench with Monitors and Scoreboard |      |

| Unit 9: UVM Advanced Sequence/Sequence       | r    |
|----------------------------------------------|------|
| Agenda                                       | 9-1  |
| Unit Objectives                              | 9-2  |
| Managing Sequence Execution                  | 9-3  |
| Managing Sequence Execution                  | 9-4  |
| Top Sequence                                 | 9-5  |
| Top Sequencer                                | 9-6  |
| Executing Top Sequence                       | 9-7  |
| Set Top Sequencer Content                    | 9-8  |
| Sequence Execution Management                | 9-9  |
| Synchronization Mechanism: uvm_event         | 9-10 |
| Synchronization Mechanism: uvm_event         | 9-11 |
| Specialized Pools for Synchronization        |      |
| Trigger Global Reset Event (Level Sensitive) | 9-13 |
| uvm_event_pool Example (Level Sensitive)     |      |
| Exclusive Sequencer Access (lock/unlock)     |      |
| Exclusive Sequencer Access (grab/ungrab)     |      |
| Unit Objectives Review                       | 9-17 |
| Appendix                                     |      |
| Sequence Arbitration and Priority (1/2)      |      |
| Sequence Arbitration and Priority (2/2)      |      |
| Code Example                                 |      |
| Appendix                                     |      |
| Reactive Sequences                           |      |
| Reactive TLM Port Setup                      |      |
| Reactive Sequence Request                    |      |
| Reactive Sequence Response                   |      |
| Appendix                                     |      |
| Interrupt Sequences                          |      |
| Detect Interrupt                             |      |
| React to Interrupt                           |      |
| Appendix                                     |      |
| Component Synchronization: uvm_barrier       | 9-32 |
| Unit 10: UVM Phasing and Objections          |      |
| · ·                                          | 10.1 |
| Agenda                                       |      |
| Unit Objectives                              |      |
| Common Phases                                |      |
| Run-Time Task Phases                         |      |
| Task Phase Synchronization                   |      |
| Phase Objection – Device Drivers (1/6)       |      |
| Phase Objection – Sequence (2/6)             |      |
| 1 Hube Colection   Deduction (4/07           | IV-0 |

| Phase Objection – Drain Time (3/6)        | 10-9  |
|-------------------------------------------|-------|
| Phase Objection – Scoreboard (4/6)        | 10-10 |
| Phase Objection – Test (5/6)              | 10-11 |
| Phase Objection - Debug (6/6)             | 10-12 |
| UVM Timeout                               | 10-13 |
| Advanced Features                         | 10-14 |
| Phase Domains (1/2)                       | 10-15 |
| Phase Domains (2/2)                       | 10-16 |
| User Defined Phase                        | 10-17 |
| Phase Jump: Backward                      | 10-18 |
| Phase Jump: Forward                       | 10-19 |
| Phase Jumping Cleanup                     | 10-20 |
| Get Phase Execution Count                 |       |
| Unit Objectives Review                    | 10-22 |
| Lab 5: Top Sequencer and Sequence         | 10-23 |
| Appendix                                  | 10-24 |
| uvm_phase Class Key Methods               | 10-25 |
| uvm_phase Class States                    | 10-26 |
| Appendix                                  |       |
| Debugging Objections with Callbacks       | 10-28 |
| Appendix                                  | 10-29 |
| Driver Guideline                          | 10-30 |
| Monitor Guideline                         |       |
| Agent Guideline                           |       |
| Scoreboard Guideline                      |       |
| Environment Phase Guideline               | 10-34 |
| Test Phase Guideline                      |       |
| Appendix                                  | 10-36 |
| Driver Reset Guideline (1/3)              | 10-37 |
| Driver Reset Guideline (2/3)              |       |
| Driver Reset Guideline (3/3)              |       |
| Transaction Monitor Reset Guideline (1/2) |       |
| Transaction Monitor Reset Guideline (2/2) |       |
| Reset Monitor Guideline                   |       |
| Agent Reset Guideline                     |       |
| Scoreboard Reset Guideline                |       |
| Environment Reset Guideline               |       |
| Sequence Reset Guideline (1/2)            |       |
| Sequence Reset Guideline (2/2)            |       |
| Sequencer Reset Guideline                 | 10-48 |

| Unit 11: UVM Register Abstraction Layer (RAL) |       |
|-----------------------------------------------|-------|
| Agenda                                        | 11-1  |
| Unit Objectives                               | 11-2  |
| Register & Memories                           | 11-3  |
| Testbench without UVM Register Abstraction    | 11-4  |
| Testbench with UVM Register Abstraction       | 11-5  |
| UVM Register Abstraction                      | 11-6  |
| Implement UVM Register Abstraction            | 11-7  |
| Example Specification                         | 11-8  |
| Step 1: Create Host Data & Driver             | 11-9  |
| Step 1: Create Host Sequence                  | 11-10 |
| Verify Frontdoor Host is Working              |       |
| Step 2: Create .ralf File Based on Spec       | 11-12 |
| Step 2: Create .ralf File Based on Spec       |       |
| UVM Register Abstraction File (.ralf) Syntax  | 11-14 |
| UVM Register Abstraction: Field               | 11-15 |
| Field Access Types                            | 11-16 |
| UVM Register Abstraction File (.ralf) Syntax  | 11-17 |
| UVM Register Abstraction: Register            | 11-18 |
| UVM Register Abstraction File (.ralf) Syntax  | 11-19 |
| UVM Register Abstraction File (.ralf) Syntax  | 11-20 |
| UVM Register Abstraction File (.ralf) Syntax  | 11-21 |
| UVM Register Abstraction: Block               | 11-22 |
| UVM Register Abstraction File (.ralf) Syntax  | 11-23 |
| UVM Register Abstraction: System              |       |
| Step 3: Create UVM Register Abstraction Model | 11-25 |
| Step 4: Create UVM Register Adapter           | 11-26 |
| Sequencer Adapter Class (1/2)                 | 11-27 |
| Sequencer Adapter Class (2/2)                 | 11-28 |
| Optional Feature in Adapter Class             | 11-29 |
| Step 5: Instantiating UVM Register Model      |       |
| Tie Sequencer Adapter to Register Map         |       |
| UVM Register Abstraction Sequence             |       |
| Run RAL Sequence Implicitly or Explicitly     | 11-33 |
| UVM Register Test Sequences                   |       |
| Execute RAL Test Sequence                     |       |
| Enabling Auto Mirror Prediction               |       |
| Explicit (Manual) Mirror Prediction           |       |
| Connecting Explicit Mirror Predictor          |       |
| Unit Objectives Review                        |       |
| Appendix                                      |       |
| UVM Register Modes                            |       |
| Register Frontdoor Write                      |       |
| Register Frontdoor Read                       |       |
| Register Backdoor Write                       | 11-44 |

| Register Backdoor Read                              | 1 | 1- | 45 |
|-----------------------------------------------------|---|----|----|
| Register Backdoor Poke                              | 1 | 1- | 46 |
| Register Backdoor Peek                              | 1 | 1- | 47 |
| Mirrored & Desired Property Update                  | 1 | 1- | 48 |
| UVM Register Desired Property Write                 | 1 | 1- | 49 |
| Randomize UVM Register Desired Property             | 1 | 1- | 50 |
| UVM Register Desired Property Read                  |   |    |    |
| Mirrored & DUT Value Update                         | 1 | 1- | 52 |
| Writing to uvm_reg Mirrored Property                | 1 | 1- | 53 |
| Reading uvm_reg Mirrored Property                   | 1 | 1- | 54 |
| Appendix                                            | 1 | 1- | 55 |
| Memory Frontdoor Write                              | 1 | 1- | 56 |
| Memory Frontdoor Read                               | 1 | 1- | 57 |
| Memory Backdoor Write                               | 1 | 1- | 58 |
| Memory Backdoor Read                                | 1 | 1- | 59 |
| Memory Backdoor Poke                                | 1 | 1- | 60 |
| Memory Backdoor Peek                                | 1 | 1- | 61 |
| Appendix                                            | 1 | 1- | 62 |
| ralgen Options: Common                              | 1 | 1- | 63 |
| ralgen Options: Advanced.                           | 1 | 1- | 64 |
| ralgen Address Granularity                          |   |    |    |
| ralgen Functional Coverage                          |   |    |    |
| Appendix                                            |   |    |    |
| Optional: Backdoor Access                           |   |    |    |
| Modified ralgen XMR Backdoor Access (1/3)           |   |    |    |
| ralgen XMR Backdoor Access (2/3)                    |   |    |    |
| ralgen XMR Backdoor Access (3/3)                    |   |    |    |
| ralgen DPI Backdoor Access (1/2)                    |   |    |    |
| ralgen DPI Backdoor Access (2/2)                    |   |    |    |
| Appendix                                            |   |    |    |
| UVM Register Base Class Commonly Used Content       |   |    |    |
| UVM Register Classes: uvm_reg_bus_op & uvm_reg_item |   |    |    |
| UVM Register Classes: uvm_reg_field                 |   |    |    |
| UVM Register Classes: uvm_reg                       |   |    |    |
| UVM Register Classes: uvm_reg_map                   |   |    |    |
| UVM Register Classes: uvm_reg_block                 |   |    |    |
| Appendix                                            |   |    |    |
| RAL Class Key Callback Members                      |   |    |    |
| RAL Class Key Callback Members                      |   |    |    |
| Appendix                                            |   |    |    |
| Changing the Address offsets of a Domain            |   |    |    |
| Appendix                                            |   |    |    |
| Direct DUT Signal Access                            | 1 | 1- | 87 |

| Unit 12: Summary                        |       |
|-----------------------------------------|-------|
| Agenda                                  | 12-1  |
| Key Elements of UVM                     | 12-2  |
| UVM Methodology Guiding Principles      | 12-3  |
| Scalable Architecture                   | 12-4  |
| Standardized Component Communication    | 12-5  |
| Customizable Component Phase Execution  |       |
| Flexible Components Configuration (1/2) | 12-7  |
| Flexible Components Configuration (2/2) | 12-8  |
| Flexible Component Search & Replace     | 12-9  |
| Standardized Register Abstraction       | 12-10 |
| UVM Command Line Options                | 12-11 |
| Getting Help                            | 12-12 |
| Lab 6: Implement RAL                    | 12-13 |
| That's all Folks!                       | 12-14 |
|                                         |       |
| Unit CS: Customer Support               |       |
| Synopsys Support Resources              |       |
| SolvNet Online Support                  | CS-3  |
| SolvNet Registration                    | CS-4  |
| Support Center                          | CS-5  |
| Other Technical Sources                 |       |
| Summary: Getting Support                | CS-7  |



# SystemVerilog Verification with UVM

VCS 2018.09 Verdi 2018.09



### **Introductions**

- Name
- Company
- Job Responsibilities
- Relevant Experience
- Main Goal(s) and Expectations for this Course

# Facilities | Building Hours | Phones | Messages | Restrooms | Smoking | Recycling | Recycling | Please turn off cell phones and pagers

### **Course Materials**

- Student Workbook
- Lab Book
- Reference Materials
- **Course Evaluations**

### **Workshop Overview**

### ■ This workshop covers UVM-1.1, UVM-1.2 and IEEE UVM

- A lot of UVM testbenches are still running on UVM-1.1
  - There are compatibility issues (will be covered)
- For the labs:
  - ◆ "make" uses UVM-1.2 source code in vcs
  - ◆ "make uvm\_ver=uvm-1.1" uses UVM-1.1d source code in vcs

### **■ IEEE UVM**

- · Officially approved
- Accellera IEEE UVM Rev 1.0
  - Can be found in lab directory: ces\_uvm-1.2\_2018.09/1800.2-2017-1.0
  - ◆ Please read ces\_uvm-1.2\_2018.09/labs/README file for instruction in executing IEEE UVM
- Major differences between UVM-1.1, 1.2 and IEEE are described in the lecture and labs

### **Workshop Goals**



- □ Develop a scalable and reusable UVM test environment
- Manage test environment with uvm\_config\_db class
- ☐ Create test stimulus with UVM sequence class
- ☐ Execute UVM sequences in UVM tests
- Modify tests with UVM factory class
- Manage debugging messages with UVM reporter class

### **Workshop Target Audience**

Design or Verification engineers writing SystemVerilog testbenches to verify Verilog or VHDL designs



### **Workshop Prerequisite Knowledge**

### You should have experience in the following areas:

- Familiarity with a UNIX text editor
- Programming skills in SystemVerilog
- Debugging experience with SystemVerilog



The entire Synopsys Customer Education Services course offering can be found at: https://www.synopsys.com/support/training.html

# i Introduction 1 OOP Inheritance Review 2 UVM Structural Overview 3 UVM Transaction 4 UVM Sequence

Introduction

# 5 UVM Configuration & Factory 6 UVM Component Communication 7 UVM Scoreboard & Coverage 8 UVM Callback

# 9 UVM Advanced Sequence/Sequencer 10 UVM Phasing and Objections 11 UVM Register Abstraction Layer (RAL) 12 Summary CS Customer Support

### What Is the Device Under Test?

### A router:

16 x 16 crosspoint switch



### **A Functional Perspective** inputs outputs port port frame\_n[0] frameo\_n[0] valid\_n[0] 0 0 valido\_n[0] din[0] dout[0] 1 1 2 2 3 3 4

partial view

# **Input Packet Structure**

### ■ frame\_n:

- Falling edge indicates first bit of packet
- Rising edge indicates last bit of packet

### ■ din:

• Header (destination address & padding bits) and payload

### ■ valid\_n:

• Is low if payload bit is valid, high otherwise



# **Input Packet Structure**

- Output activity is indicated by: frameo\_n, valido\_n, and dout
- Data is valid only when:
  - frameo\_n output is low (except for last bit)
  - valido\_n output is low
- Header field is stripped



### **Reset Signal**

- While asserting reset\_n, frame\_n and valid\_n must be de-asserted
- reset\_n is asserted for at least one clock cycle
- After de-asserting reset\_n, wait for 15 clocks before sending a packet through the router



### **Icons Used in this Workshop**



Lab Exercise



Caution



Recommendation



Question



For Further Reference



Exercise

i-18

**Lab Exercise:** A lab is associated with this unit, module, or concept. **Recommendation:** Recommendations, tips, performance boost, etc.

For Further Reference: Identifies pointer or URL to other references or resources.

Caution: Warnings of common mistakes, unexpected behavior, etc.

Question: Marks questions asked on the slide.

**Exercise:** Test for Understanding (TFU), which may require you to work in groups.

# Agenda 1 OOP Inheritance Review 2 UVM Structural Overview 3 UVM Transaction 4 UVM Sequence

### **Unit Objectives**



After completing this unit, you should be able to:

- Use OOP inheritance to create new OOP classes
- Use Inheritance to add new properties and functionalities
- Override methods in existing classes with inherited methods using virtual methods and polymorphism

1-2

### **Object Oriented Programming (OOP): Class**

### ■ Similar to a module, an OOP class encapsulates:

- Variables (properties) used to model a system
- Subroutines (methods) to manipulate the data
- Properties & methods are called members of class

1-3



Suppose you have defined a packet class and want to now make a packet that can be corrupted.

You could create a new class, but then any changes to packet would have to be manually added to the new class.

Instead, extend the packet class, and add new methods and properties.

A packet object has the properties da, sa, data, and crc, plus display and compute crc methods.

A bad packet object has all these and an additional bad property.

So every bad packet object is also a packet object.

Terms: packet is the **base** class, and bad packet is the **derived** class.

packet is the base class of bad packet, and bad packet is derived from packet.

A class can refer to its base class with the **super** prefix, as shown in bad packet's compute crc().

A class can't go up more than one level – super.super.name is not legal.

Lastly, you can create a method in the derived class with the same name as one in the base class. You will see shortly how this can be used to inject new behavior. But don't create a property in the derived class with the same name as an existing property. While this is legal, it is a bad programming practice in SystemVerilog and leave you confused as to which definition is being used.

#### **OOP: Inheritance**

#### Derived classes compatible with base class

• Can reuse code



On the left is a diagram showing how a task can pass a *packet* object handle to the *transmit* method. This method can access the object members such as *sa*, and *compute\_crc()* with *pkt.sa*, and *pkt.compute\_crc()*. One can also pass a *bad\_packet* object handle to *transmit()* as every *bad\_packet* object is also a *packet*, with *sa*, and *compute\_crc()*.

On the lower right, this idea is shown by the handle assignment  $pkt = bad\_pkt$ ; After this assignment, the handle pkt can access object members such as pkt.sa and  $pkt.compute\_crc()$ .

But, the SystemVerilog compiler does not allow a base handle to be assigned to an extended handle. If it allowed *bad\_pkt* = *pkt*; then potentially the handle *bad\_pkt* could point to a *packet* object. If this happened, *bad\_pkt.bad* would refer to a variable that does not exist in the object. So, this statement causes a compile-time error.

However, if *pkt* did pointed to a *bad\_packet* object, then it should be legal to make the handle *bad\_pkt* point to the same object. The only way to know is to check the type of the object pointed to by *pkt*. At **run-time**, the statement **\$cast(bad\_pkt, pkt)** checks the type of the object that *pkt* points to. If the object is of type *bad\_packet* or is extended from *bad\_packet*, the handle *bad\_pkt* is assigned the value of the *pkt* handle. If *pkt* does not point to a compatible object, VCS will terminate simulation.

When you call \$cast as a task, it will cause termination of simulation if the source object is not type compatible with the destination handle. However, if you call \$cast as a function, it silently returns a 1 for success, and 0 for failure.

if (!\$cast(bad\_pkt, pkt))

\$display("pkt type is not compatible with bad\_pkt handle");

# **OOP: Polymorphism**

# ■ Which method gets called?



#### ■ Depends on

- Type of handle p (e.g. "packet" or "bad\_packet" ?)
- Whether compute\_crc() is virtual or not

1-6

There are two *compute\_crc* methods. Which one is called when you call *p.compute\_crc*()? It depends on the type of the *p* handle, *packet* or *bad\_packet*, and if *compute\_crc* is virtual or not.

# **OOP: Polymorphism**

■ If compute\_crc() is not virtual



In the example above,

p.compute\_crc() executes the compute\_crc() method in packet

bp.compute\_crc() executes the compute\_crc() method in bad\_packet

And,

transmit(p) executes the compute\_crc() method in packet

But,

transmit(bp) also executes the compute\_crc() method in packet method despite the fact that bp is a handle to a bad\_packet object.

The reason is that the handle used to execute **compute\_crc()**, **pkt**, is a **packet** handle. Therefore, its scope is **packet**. If a method within a scope is not declared as **virtual**, then the local scope version of that method will be executed.

If compute\_crc() is not virtual, then there is no polymorphic method execution.

1-7



When a method within the scope of the object is declared to be **virtual**, then the last definition of the method in the object's memory will be executed.

Bottom line: polymorphism requires methods to be declared as **virtual**.

Caution: once a method is declared to be **virtual**, the signature of that method must remain identical throughout all derived classes.

Example, the following will not compile:

```
class A;
  virtual task t(A a=null);
  $display("A");
  endtask
endclass

class B extends A;
  virtual task t(B a=null);
  $display("B");
  endtask
endclass
```



User class should declare methods as virtual methods unless one can justify why the method cannot be virtual (very few user can successfully make this justification).

For base class developers (very few fall into this category), however, whether or not the method should be declared as virtual is made with a different consideration. The base class methods intended for the users to override are declared as virtual methods. But, public access methods are typically declared as non-virtual methods to ensure that the user who extends from the base class does not corrupt the intent usage model of these public access methods.

# **Unit Objectives Review**

#### You should now be able to:

- Use OOP inheritance to create new OOP classes
- Use Inheritance to add new properties an functionalities
- Override methods in existing classes with inherited methods using virtual methods and polymorphism

大

# **Appendix**

**Parameterized Class** 

**Typedef Class** 

**External Definition** 

**Static Property and Method** 

**Singleton Classes** 

**Singleton Objects** 

**Proxy Classes** 

**Factory Class** 

**Singleton Core Service Class** 

#### **Parameterized Classes**

#### Written for a generic type

- Parameter type specified at instantiation, just like parameterized modules
- Allows reuse of common code

```
class stack #(type T = int);
  local T items[$];
  function void push( T a );
   ...
  function T pop();
  function int size(); ...
endclass
```

1-12

Parameterized classes allow you to write many types of generic components. e.g. Generator

```
class Generic_Generator #(type T = Packet);
  T randomized_obj = new();
  ...
  while(pkt_cnt < run_for_n_pkts) begin
    T pkt;
    if(!randomized_obj.randomize()) $finish;
    $cast(pkt, randomized_obj.clone());
    port.put(pkt);
  end
  ...
endclass</pre>
```

Parameterized classes can be extended just like other classes.

# typedef

- Can be used to make a forward declaration of a class
  - e.g. circular reference

```
typedef class S2;

class S1;

S2 inside_s1;

endclass: S1

class S2;

S1 i_am_inside;

...

endclass: S2
```

Can simplify parameterized class usage

```
typedef stack #(bit[31:0]) stack32;
typedef stack #(packet) stack_pkt;
program automatic test;
stack32 addr_stack;
stack_pkt data_stack;
```

1-13

The top example shows two classes that refer to each other. Without the typedef, class SI can't declare a handle of type S2. If you reverse the class compilation order, then class S2 can't declare a handle of SI. Use typedef to tell the compiler that a class will defined later on.

Another use for typedef is to create new data types. Rather than typing the fully parameterized class name, you can use typedef to define a new data type based on the parameter.

## **Methods Outside of the Class**

- The body of the class should fit on one "screen"
  - Show the properties, and method headers
- Method bodies can go later in the file
  - Scope resolution operator :: separates class and method name

```
class packet;
  bit[3:0] da, sa; bit[7:0] payload[$]; int crc;
  extern virtual function int get_crc();
  extern virtual function int compute_crc();
endclass
function int packet::get_crc();
  ...
endfunction
function int packet::compute_crc();
  ...
endfunction
```

1-14

The method header inside the class must match the external definition. The virtual label is not required and not allowed for the external source code declaration.

If you declared default values, they must be specified in both the class method declaration and the actual method implementation.

# **Static Property**

- How do I create a variable shared by all objects of a class, but not make a global?
- A static property is associated with the class, not the object
  - Can store meta-data, such as number of instances constructed
  - Single memory allocated all objects of that class
    - All objects share access to same memory

```
class packet;
  static int count = 0;
  int id;
  function new();
   id = count++;
  endfunction
endclass
```

Using a id field can help keep track of transactions as they flow through test

1-15

Non-static variables declared within a function disappear at the end of the function execution. So when we call the function again, storage for these variables will be re-created and content reinitialized.

Static variables inside a function or class are local in scope in which they are defined, but its lifetime is throughout the program execution. So if we want the value of a variable in function or class to persist throughout the life of a program, we can define these function/class variable as "static."

Initialization for these static variables in function/class is done only once at the beginning of simulation.

# **Static Method**

- A static method allows access via class name
  - Can only access static properties in the class
  - Method memory is allocated per call
    - Each static method call creates its own memory
- Cannot be declared as virtual

1-16

A static method can be called with the class name::method(), no object/handle needed.

# **Singleton Objects**

- A singleton object is a globally accessible static object providing customizable service methods
  - One and only one object in existence
    - · Created at compile-time
  - Globally accessible at run-time
  - Can have static and non-static members
  - See slides 24 & 25 for customization

```
class service_class;
  protected static service_class me = get();
  static function service_class get();
  if (me == null) me = new(); return me;
  endfunction
  extern virtual function void error (string msg);
endclass

service_class service_object = service_class::get();
service_object.error("A different error");
```

Object created at

compile-time

A singleton object is a static object that is automatically constructed without the user creating any instance of the class outside of the scope of the class. This singleton object's handle can be retrieved with the static get() method.

The execution of the non-static methods will require the user to first retrieve the single object's handle then execute the method through the retrieved handle as shown above.

# **Simple Singleton Proxy Object Example**

#### ■ Provides universal service methods like create()

```
class proxy_class #(type T=base);
                                           // For coding convenience (not required)
  typedef proxy class#(T) this type;
                                           // Constructs a static object of this proxy
  static this_type me = get();
                                           // type at compile-time
  protected function new(); endfunction
  static function this_type get();
    if (me == null) me = new(); return me;
                                 class driver extends base;
  static function T create();
                                   typedef proxy_class#(driver) proxy;
    create = new();
                                 endclass
  endfunction
                                           class monitor extends base;
endclass
                                             typedef proxy_class#(monitor) proxy;
          class environment;
                                           endclass
            driver drv; monitor mon;
            function new();
              drv = driver::proxy::create();
              mon = monitor::proxy::create();
            endfunction
          endclass
                                                                                  1-18
```

A "proxy" is something/someone who does a service for you. In ancient times, a king would send his proxy to negotiate in a dangerous area. The proxy has the power to speak on behalf of the king.

An OOP proxy class is a service mechanism to create objects.

The simple proxy class shown in the slide is interesting, but by itself is of limited use. You need to have a factory mechanism to make the proxy classes meaningful. To enable this, you will need a virtual proxy base class, a proxy class deriving from the proxy class and a factory class. The next few pages will go through the concept of factory.

# **Applying Proxy Class in Factory (1/5)**

#### ■ To implement factory, two proxy class layers are needed:

- Polymorphic virtual proxy base class (this slide)
- A derived proxy class which implements full functionality
  - Act as molds in factory

#### Polymorphic virtual proxy base class

- Only to enable OOP polymorphism for all proxy classes
- No object of this class exists
- Specifies required methods for proxy services

```
virtual class proxy_base;
  virtual function base create_object(string type_name);
    return null;
  endfunction
  pure virtual function string get_typename();
endclass
```

# **Applying Proxy Class in Factory (2/5)**

#### **Factory class**

- Provide creation of object on demand
- Maintain a registry of proxy objects

```
class factory;
  static proxy_base registry[string];
  static factory me = get();
  static function factory get();
  if (me == null) me = new(); return me;
  endfunction
  function void register(proxy_base proxy);
    registry[proxy.get_typename()] = proxy;
  endfunction
  function base create_object_by_type(proxy_base proxy, string name);
    proxy = find_override(proxy);
    return proxy.create_object(name);
  endfunction
  // continued on next slide
```

# **Applying Proxy Class in Factory (3/5)**

#### **Factory class continued**

- Maintains a registry of proxies to be replaced with overridden proxies
  - If overridden, creates overridden objects

```
static string override[string];
static function void override_type(string type_name, override_typename);
override[type_name] = override_typename;
endfunction
function proxy_base find_override(proxy_base proxy);
if (override.exists(proxy.get_typename()))
    return registry[override[proxy.get_typename()]];
return proxy;
endfunction
endclass
Original proxy type

To be replaced by overridden proxy
```

# **Applying Proxy Class in Factory (4/5)**

#### ■ Proxy class

**Implements** 

user access

**Implements** 

abstracted

methods

methods

Extends from polymorphic base class

```
class proxy_class#(type T=base, string Tname="T") extends proxy_base;
 typedef proxy_class#(T, Tname) this_type;
 static string type_name = Tname;
 static this_type me = get();
 static function this_type get();
    if (me == null) begin me = new(); factory::get().register(me); end
   return me;
                                            Registers the proxy into factory
 endfunction
 static function T create(string name);
    $cast(create, factory::get().create_object_by_type(me, name));
 virtual function base create_object(string name);
    T object_represented = new(name);
                                                   Use factory to create object
   return object_represented;
 endfunction
virtual function string get_typename(); return type_name; endfunction
endclass
```

# **Applying Proxy Class in Factory (5/5)**

## Why go through all these trouble?

■ Test can use factory to override any object created in environment without touching environment class

```
class delayed_driver extends driver;
  typedef proxy_class #(delayed_driver, "delayed_driver") proxy;
  // other code not shown
endclass
          program automatic test;
          environment env;
          initial begin
            factory::override_type("driver", "delayed_driver");
            env = new();
                                             The override will cause a delayed_driver
                class environment;
                                             to be created instead of driver
                  driver drv; monitor mon;
                  function new();
                    drv = driver::proxy::create();
                    mon = monitor::proxy::create();
                  endfunction
                endclass
                                                                                  1-23
```

# **Singleton Object Core Service (1/2)**

#### Enabling core service singleton Core service class is a service which returns the class core\_service; desired service singleton protected static core\_service me = get(); static function core\_service get(); For each service, an instance and if (me == null) me = new(); return me; the associated set() and get() endfunction methods must be implemented protected error\_service\_class err; virtual function error service class get error service(); if (err == null) err = new(); return err; endfunction virtual function void set\_error\_service(error\_service\_class err); this.err = err; class error\_service\_class; endfunction protected static error\_service\_class me = get(); endclass static function error\_service\_class get(); return core\_service::get().get\_error\_service(); Use core service to endfunction retrieve service singleton extern virtual function void error (string msg); endclass 1-24

# Singleton Object Core Service (2/2)

#### ■ Modify service method by registering new service

```
class new_error_service_class extends error_service_class;
  protected static new_error_service_class me = get();
  static function new_error_service_class get();
    if (me == null) me = new(); return me;
                                                    Modify service method
  extern virtual function void error (string msg);
                                  Will execute
                                 original method
program automatic test;
 initial begin
    error_service_class::get().error("TEST message");
    core_service::get().set_error_service(new_error_service_class::get());
    error_service_class::get().error("TEST message");
endprogram
              Will execute modified method. No need to change reference class name.
                                                                              1-25
```

This page was intentionally left blank

# Agenda 1 OOP Inheritance Review 2 UVM Structural Overview 3 UVM Transaction 4 UVM Sequence

# **Unit Objectives**



After completing this unit, you should be able to:

- Describe the process of reaching verification goals
- Describe the UVM testbench architecture
- Describe the different components of a UVM testbench
- Bring different components together to create a UVM environment

# **UVM - Universal Verification Methodology**

# ■ An effort (by an Accelerate committee) to define a standard verification methodology & base class library

- Uses classes and concepts from VMM, OVM
- UVM-1.2 has been adopted by IEEE as P1800.2 standard (with modifications)

#### Related Websites:

• UVM Public Website – <a href="http://www.accellera.org/community/uvm">http://www.accellera.org/community/uvm</a>



- Download Standard Universal Methodology Class Reference
  - Download UVM User Guide

#### Synopsys SNUG & verification video:

- http://www.synopsys.com/Community/SNUG/Pages/default.aspx
- <a href="https://www.synopsys.com/support/training/ces-training-videos-2016.html">https://www.synopsys.com/support/training/ces-training-videos-2016.html</a>
- https://www.youtube.com/user/synopsys/videos

### **Origin of UVM** eRM uRM UVM-1.0 /1.1/1.2 Accellera /User sv OVM IEEE SystemC TLM 1.0 SystemC TLM 2.0 sc VMM 1.0 S۷ VMM 1.2 RVM οv 2011 2017 2001 2006 2-4



No one ever wants to ship bad (faulty) RTL. The goal of verification is to find all the bugs in the RTL code.

It is imperative that your verification environment expose as many bugs in the environment as possible.

# **Coverage-Driven Verification**

- **■** Focus on uncovered areas
- Trade-off authoring time for run-time
- Progress measured using functional coverage metrics



#### **Phases of Verification**

- Start with fully random environment
- Continue with more and more focused guided tests



What does it mean to be done with testing?

Typically, the answer lies in the functional coverage spec within a verification plan.

Once the goal has been defined, the first step in constructing the testbench is to build the verification environment.

In order to verify the environment is set up correctly, preliminary verification tests are executed to wring out basic RTL and testbench errors.

When the testbench environment is deemed to be stable, broad-spectrum verification based on random stimulus generation is utilized to quickly detect and correct the majority of the bugs in both RTL code and testbench code.

During this broad-spectrum testing phase, each simulation run is terminated when a pre-determined goal for that run is reached. Post-simulation, an analysis of the functional coverage result is done. Then, the random stimulus constraints are adjusted to focus on cases not reached during simulation.

Finally, for the very difficult to reach corner cases, customized directed tests are used to close the coverage gap between test runs and the verification plan requirements.

# **Run More Tests, Write Less Code**

## ■ Environment and component classes rarely change

- Sends good transactions as fast as possible
- Keeps existing tests from breaking
- Leave "hooks" so test can inject new behavior
  - Virtual methods, configuration properties, factories, callbacks

#### ■ Test extends testbench classes

- Add constraints to reach corner cases
- Override existing classes for new functionality
- Inject errors, delays with callbacks
- Run each test with hundreds of seeds



In UVM, structural (uvm\_component) classes have its own branch of OOP hierarchy.

Structural objects have very specific rules of when it is legal to be constructed, configured, connected and error checked. (to be discussed as part of phasing discussion)

All other classes are freed from these rules.

#### **Typical Testbench Architecture** ■ SystemVerilog testbench structure Collection of testcases Creates Coverage random Test transactions Sequencer Sequencer Self Check Reacts to Process transactions transactions Driver Driver Monitor Monitor Interface RTL DUT



The harness module is the top-level module that instantiates the DUT, the clocks and all the interfaces associated with the DUT. To make development of device drivers in the test environment easier to manage, one should implement clocking blocks in the interface to emulate the behavior of the launch flop at the input of the DUT and the capture flop at the output of the DUT.

In the test environment, the protocol-specific blocks (sequencer, driver, monitor) are grouped together to create an agent that can be instantiated as a unit. This reduces the work to connect to an interface with the specific protocol.

The default environment and its components should be written once and, except for correcting bugs or embedding missing features, rarely changed for the rest of the project. If the default environment is constantly changing, many existing tests will break, resulting in bad consequences! The default environment should send good transactions, as fast as possible. Leave "hooks" in the classes so that this behavior can be changed by the testcase, without modifying the original component code.

# **UVM Structure is Scalable**

#### ■ Agents are configurable for reuse across test/projects



Each agent should be externally configurable to either operate in the active or the passive mode. In the active mode, all three members (sequencer, driver and monitor) of the agents will exist. In the passive mode, only the monitor should be created.

With this configurability, the agent becomes highly reusable.

# **Structural Class Support in UVM**

#### ■ Structural & Behavioral

- uvm\_component
  - uvm\_test
  - uvm\_env
  - uvm\_agent
  - uvm\_sequencer
  - uvm\_driver
  - ♦ uvm monitor
  - uvm\_scoreboard

#### **■** Communication

- uvm\_\*\_port
- uvm\_\*\_socket

#### **■** Transaction

- uvm\_sequence\_item
- uvm\_sequence

Test#

Environment#

Slave Agent#
Sequencer#

Scoreboard#

Driver#

Driver#

DUT#

# 

The build phase is called top down so that the higher level components (environments, agents) can decide whether or not to build child components, based on the user specified configuration.

In the connect phase, the parent components connect their children's TLM ports

In the end of elaboration phase, optimize and check for correctness of configurations and connections

In the start of simulation phase, print the testbench configuration

In the Run Time task phases, the functional verification code executes

In the extract phase, data is extracted from the environment

In the check phase, check the extracted data

In the report phase, report the simulation results

In the final phase, simulation is about to end, print final messages

The run phase should be used to emulate the behavior of the external RTL always block in driver and monitor classes and initial block in test class.

The Run-Time phases (pre\_reset through post\_shutdown) should only exist in test classes to manage order of execution of sequences.

# **UVM Hello World Example**

- UVM tests are derived from uvm\_test class
- Execution of UVM test is done via global task run\_test()

```
Test base class
                 program automatic test;
                   import uvm pkg::*;
                                                                       Create and
   Import UVM
                   class hello_world extends uvm_test;
                                                                    register test name
     package
                      `uvm component utils(hello world)
                     function new(string name, uvm component parent);
                        super.new(name, parent);
                      endfunction
                     virtual task run_phase(uvm_phase phase);
  DUT functional
                       phase.raise_objection(this);
  verification code
                        `uvm_info("TEST", "Hello World!", UVM_MEDIUM);
  resides in one of
                       phase.drop_objection(this);
  the task phases
                                                           Message
                     endtask
                   endclass
                   initial
                                     Use phase objection mechanism to stay
                    run_test();
Execute UVM test
                                     in phase and execute content of method
                 endprogram
                                                                                      2-15
```

Your tests must be extended from the **uvm test** base class.

The macro 'uvm component utils() registers the class in the UVM factory registry.

The run phase() executes time consuming verification code.

If phase objection is not raised in a task phase, that phase will terminate in 0 simulation time. To prevent task phase method from being terminated too early, phase objection must be raised. Message can be printed with the `uvm\_info() macro with an ID, the message, and a verbosity level. The Verilog initial block is the test entry.

The run test() global method called in the initial block starts the UVM test execution.

Class *hello\_world* does not need to be instantiated and constructed!

## **Compile and Simulate**

- Compile with -ntb\_opts uvm-1.2 switch
- Specify test to run with +UVM\_TESTNAME switch

```
test.sv
program automatic test;
  import uvm_pkg::*;
  class hello_world extends uvm_test;
                                              Test name
    `uvm_component_utils(hello_world)
    function new(string name, uvm_component parent);
      super.new(name, parent);
    endfunction
    virtual task run phase(uvm phase phase);
      phase.raise_objection(this);
       `uvm_info("TEST", "Hello World!", UVM_MEDIUM);
      phase.drop objection(this);
                                          Compile with vcs: (using UVM in VCS installation)
    endtask
                                          vcs -sverilog -ntb_opts uvm-1.2 test.sv
  endclass
                                          Simulate with:
  initial run_test();
                                          simv +UVM TESTNAME=hello world
endprogram
               UVM_INFO @ 0: reporter [RNTST] Running test hello_world ...
              UVM_INFO ./test.sv(10) @ 0: uvm_test_top [TEST] Hello World!
                                                                                    2-16
```

From VCS 2015.09 onwards, VCS ships with both uvm-1.1 and uvm-1.2 source code.

There are multiple switches possible for –ntb\_opt: uvm, uvm-1.1 and uvm-1.2.

For each release of VCS, there is a default version of the official UVM source code supported. If you want to use the default version, then use -ntb\_opt uvm. However, you need to be careful with this switch. VCS 2018.09's default UVM version is uvm-1.1. Other VCS versions may default to other UVM version.

For user customized UVM source code, if one wants to enable the recording one would need to compile as follows (for uvm-1.2):

```
% setenv UVM_HOME <path to UVM>
% vcs -sverilog test.sv \
+incdir+${UVM_HOME}/src \
${UVM_HOME}/src/dpi/uvm_dpi.cc -CFLAGS -DVCS \
${UVM_HOME}/src/uvm_pkg.sv \
+${VCS_HOME}/etc/uvm-1.2/vcs ${VCS_HOME}/etc/uvm-1.2/vcs/uvm_custom_install_vcs_recorder.sv
```

# **Inner Workings of UVM Simulation**

■ Macro registers the class in factory (uvm\_factory::get())

```
class hello_world extends uvm_test;
  `uvm_component_utils(hello_world)
```

Registry table
"hello\_world"

■ UVM package contains a uvm\_root singleton (uvm\_root::get())

```
import uvm_pkg::*;
```



■ run\_test() causes uvm\_root singleton to retrieve the test name from +UVM\_TESTNAME and create a test component called uvm\_test\_top

```
initial
    run_test();
    simv +UVM_TESTNAME=hello_world
```

■ Then, the uvm\_root singleton executes the phase methods of components

build\_phase connect\_phase end\_of\_elaboration\_phase start\_of\_simulation\_phase run\_phase extract\_phase check\_phase report\_phase final\_phase

2-17

The uvm\_pkg package contains a global uvm\_root singleton object that can be accessed via uvm\_root::get(). It controls the phasing of all components including the test. It also provides the mechanism for locating components, printing component topology, and other global component structure-related functions.

When the global method run\_test() is called, it executes the run\_test() method of the uvm\_root singleton object. The uvm\_root singleton object then retrieves the test name from the command line switch (+uvm\_testname) and uses the factory to construct a component of that class. This component instance is called "uvm\_test\_top". Afterwards, the uvm\_root singleton object starts the phase method execution for all of the UVM components starting with the test object.

#### **User Report Messages** Print messages with UVM macros Failure messages are set to UVM NONE `uvm fatal("CFGERR", "Fatal message") `uvm error("RNDERR", "Error message") Info messages need to specify verbosity `uvm warning("WARN", "Warning message") More verbose `uvm\_info("REGRESS", "Regression message", UVM\_LOW) `uvm info("NORMAL", "Normal message", UVM MEDIUM) `uvm\_info("TRACE", "Tracing execution", UVM\_HIGH) `uvm\_info("FULL", "Debugging operation", UVM\_FULL) `uvm\_info("DEBUG", "Verbose message", UVM\_DEBUG) IEEE does not define **UVM DEBUG** verbosity ■ Verbosity filter defaults to UVM\_MEDIUM • User can modify run-time filter via +UVM\_VERBOSITY switch simv +UVM\_VERBOSITY=UVM\_FULL +UVM\_TESTNAME=hello\_world 2-18

In the current Accellera implementation of UVM verbosity, there is a **UVM\_DEBUG** verbosity that the user have access to. This level of verbosity was meant to support debugging the Accellera UVM source code. User should not be using this verbosity.

The IEEE committee has decided that all debugging mechanisms are up to the implementer to implement. So, all references to debugging mechanism built into the Accellera UVM source code have been removed from the IEEE UVM spec.

Will Accellera committee continue to embed this verbosity into the Accellera UVM source code? That's a hard question to answer. One can never say with 100% certainty whether that will be the case or not. Given these facts, we recommend that the user avoid using the **UVM\_DEBUG** verbosity in their own code.

# **UVM Simple Structure Example**

#### ■ Structural classes

- Test class
  - uvm\_test
- Environment class
  - uvm\_env
- Agent class
  - ◆ uvm\_agent
- Sequence execution class
  - uvm\_sequencer
- Driver class
  - uvm\_driver



# **Starting UVM Execution**

#### ■ Can be in SystemVerilog program or module

- Includes test class files
- Start UVM execution in initial block
  - uvm\_root singleton will construct and execute the test specified via +UVM\_TESTNAME



Although UVM testbenches can be executed in the initial block of a program or module. Synopsys recommends using a program block to execute the testbench code to reduce potential race conditions between the testbench and the design under test (RTL code) in modules.

#### **Structural Classes - Test**

#### UVM test class is the top component of test structure

- Extends from the uvm\_test base class
- Creates environment object

Then, develop targeted tests extending from test\_base

2-21

test\_base env

All components in UVM testbench must be constructed in **build\_phase**. If one attempts to construct components in any other phase, the simulation will terminate with a fatal error.

Within the **build\_phase** method, whenever a child component is to be constructed, use the component class's **type\_id::create(...)** method. Using the **create** method to construct child components will allow tests to replace these components with a customized component targeting a particular test goal.

## **Structural Classes - Environment**

#### ■ Encapsulates DUT specific Verification Components

- Encapsulate agents, scoreboard and coverage
  - Scoreboard and coverage will be addressed in later units

## **Structural Classes - Agent**

#### Encapsulate sequencer, driver and monitor in agent

 In the example code, monitor is left off for simplicity (more on monitor and agent in later unit)

```
Extend from uvm agent
class input agent extends uvm agent;
  typedef uvm_sequencer #(packet) packet_sequencer;
  packet sequencer sqr; driver drv;
  // utils macro and constructor not shown
  virtual function void build_phase(uvm_phase phase);
                                                                      input_agent
    sqr = packet_sequencer::type_id::create("sqr", this);
    drv = driver::type_id::create("drv", this);
                                                                         sqr
  endfunction
          In build phase, construct components
  virtual function void connect_phase(uvm_phase phase);
    drv.seq_item_port.connect(sqr.seq_item_export);
  endfunction
endclass
                  In connect phase, connect built-in TLM ports
                                                                                  2-23
```

The base class uvm\_sequencer has the full functionality of the sequencer already coded. Users can use the class as is. However, to make usage a little simpler, one should use the typedef mechanism to eliminate the need to keep typing #() with an argument.

If one does not make use of the typedef, one would need to do the following:

```
class input_agent extends uvm_agent;
  uvm_sequencer#(packet) sqr;
  driver drv;
  virtual function void build_phase(uvm_phase phase);
   sqr = uvm_sequencer#(packet)::type_id::create("sqr", this);
   drv = driver::type_id::create("drv", this);
  endfunction
  ...
endclass
```

The potential of forgetting to type #(packet) thus leading to a fatal problem is too great. Use typedef to eliminate this risk.

```
sqr = uvm sequencer::type id::create("sqr",this); // leads to fatal error
```



A UVM driver typically receives transactions from the sequencer via the built-in TLM port (seq\_item\_port) and processes them. This one just prints them out.

A driver is a testbench structural component class. The composition path to it (uvm\_test\_top.env.i\_agt.drv) must be established for the UVM configuration and override features to work. This is why it has an parent argument in the constructor.

The run\_phase in the driver emulates the external RTL always block. Within the run\_phase, the driver does not raise or drop objection. The objection mechanism will be controlled within the sequences or the test.

The **sprint()** function returns a formatted string with the contents of the object. The mechanism of implementing this method is discussed in Unit 3 (UVM Transaction).

## **Structural Classes - Debug**

#### Topology of the test can be printed with

• uvm\_root::get().print\_topology()

The default printer policy is uvm\_default\_table\_printer. The print out is nicely formatted in columns. Unfortunately, for topology printing, when the text characters exceeds the predefine width of the columns, truncation of the text happens.

See next slide for potential solution.

# **Print Format Can Be Specified**

#### Topology can also be printed in tree format

```
UVM_INFO @ 0.0ns: reporter [UVMTOP] UVM testbench topology:
uvm_test_top: (test_base@510) {
 env: (router_env@517) {
   i_agt: (input_agent@529) {
     drv: (driver@666) {
       rsp_port: (uvm_analysis_port@681) {
         recording_detail: UVM_FULL
       sqr_pull_port: (uvm_seq_item_pull_port@673) {
         recording_detail: UVM_FULL
       port_id: -1
       recording_detail: UVM_FULL
     sqr: (uvm_sequencer@557) {
       rsp_export: (uvm_analysis_export@564) {
         recording_detail: UVM_FULL
    function void test_base::start_of_simulation_phase(uvm_phase phase);
      uvm_root::get().print_topology(uvm_default_tree_printer);
    endfunction
                                                                                  2-26
```

The tree printer policy is more verbose than the table printer policy, but does not truncate text.

There are three default printer policies that the **uvm\_pkg** provides:

```
uvm_default_table_printer
uvm_default_tree_printer
uvm_default_line_printer
```

# **General Debugging with Report Messages**

Create messages with macros:

```
`uvm_fatal(string ID, string MSG)
`uvm_error(string ID, string MSG)
`uvm_warning(string ID, string MSG)
`uvm_info(string ID, string MSG, verbosity)
```

#### **■ Example:**

```
virtual function void build_phase(uvm_phase phase);
super.build_phase(phase);
`uvm_info("TRACE", $sformatf("%m"), UVM_HIGH);
if (!cfg.randomize()) begin
   `uvm_fatal("CFG_ERROR", "Failed Configuration randomization");
end
endfunction

UVM_FATAL test.sv(14) @0.0ns: uvm_test_top[CFG_ERROR] Failed ...

Severity

Time

ID

MSG
File & line no.
Object name
```

One can turn the file and line numbers off with the compile time option:

+define+UVM\_REPORT\_DISABLE\_FILE

(Caution: this is an Accellera implementation feature not specified in IEEE P1800.2)

# **Default Simulation Handling**

| Severity    | Default Action          |
|-------------|-------------------------|
| UVM_FATAL   | UVM_DISPLAY   UVM_EXIT  |
| UVM_ERROR   | UVM_DISPLAY   UVM_COUNT |
| UVM_WARNING | UVM_DISPLAY             |
| UVM_INFO    | UVM_DISPLAY             |

| Action        | Description                                                                                              |
|---------------|----------------------------------------------------------------------------------------------------------|
| UVM_EXIT      | Exit from simulation immediately                                                                         |
| UVM_COUNT     | Increment global error count. Set count for exiting simulation with +UVM_MAX_QUIT_COUNT= run-time switch |
| UVM_STOP      | Calls Verilog \$stop                                                                                     |
| UVM_DISPLAY   | Display message on console                                                                               |
| UVM_LOG       | Captures message in a named file                                                                         |
| UVM_RM_RECORD | Sends report to the recorder                                                                             |
| UVM_NO_ACTION | Do nothing                                                                                               |

## **Command Line Control of Report Messages**

- Control verbosity of components at specific phases or times
  - id argument can be \_ALL\_ for all IDs or a specific id
    - · Wildcard for id argument not supported

+uvm\_set\_verbosity=<comp>,<id>,<verbosity>,<phase> +uvm\_set\_verbosity=<comp>,<id>,<verbosity>,time,<time>

```
+uvm_set_verbosity=uvm_test_top.env.agt.*,_ALL_,UVM_FULL,build
+uvm_set_verbosity=uvm_test_top.env.agt.*,_ALL_,UVM_FULL,time,800
```

- Control report message action (like set\_report\_\*\_action)
- +uvm\_set\_action=<comp>,<id>,<severity>,<action>

```
+uvm_set_action=uvm_test_top.env.*,_ALL_,UVM_ERROR,UVM_NO_ACTION
```

- Control severity (like set\_report\_\*\_severity\_override)
- +uvm\_set\_severity=<comp>,<id>,<current severity>,<new severity>

+uvm\_set\_severity=uvm\_test\_top.\*, BAD\_CRC, UVM\_FATAL, UVM\_ERROR

# **User Filterable Code Block**

#### ■ Control filtering of block of code

• Based on uvm\_report mechanism

```
verbosity Severity ID

if (uvm_report_enabled(UVM_HIGH, UVM_INFO, "FACTORY")) begin
    uvm_factory::get().print();
end
```

ID will not be reported

Does not get tracked by system

```
** Report counts by id

[Comparator Match] 154

[Comparator Mismatch] 6

[DRV_RUN] 160
```

# **Test For Understanding**

### How long does the following run for in simulation?

```
program automatic test;
import uvm_pkg::*;

class hello_world extends uvm_test;
   `uvm_component_utils(hello_world)

function new(string name, uvm_component parent);
   super.new(name, parent);
   endfunction

virtual task run_phase(uvm_phase phase);
   #50ns;
   `uvm_info("TEST", "Hello World!", UVM_MEDIUM);
   endtask
endclass
initial
   run_test();
endprogram
```

2-31

The above code will terminate in 0 simulation time because no phase objection was raised.

The correct **run\_phase()** method implementation should be:

```
virtual task run_phase(uvm_phase phase);
  phase.raise_objection(this);
  #50ns;
  `uvm_info("TEST", "Hello World!", UVM_MEDIUM);
  phase.drop_objection(this);
endtask
```

# Lab 1: Managing UVM Report Messages

# 45 minutes

## Implement test, environment and report messages



# **Key Structural Concept: Parent-Child**

#### Parent-child relationships

- Set up at component creation
- Establishes component phasing execution order
- Establishes component hierarchical path for component configuration and factory override
- Composition hierarchy Not OOP hierarchy

#### ■ Phase execution order

 Each component follows the same order of phase execution
 (\* run phases are executed concurrently)



build
connect
end\_of\_elaboration
start\_of\_simulation
run\*
extract
check
report
final

2-33

#### Search path allow tests to:

- Configure specified components
- Override specified components in environment

UVM puts components in a logical hierarchical composition tree, based on component name, and the parent handle that is established at the component's construction.

The component parent-child relationship is a composition relationship. It is **not** a OOP inheritance relationship.

In this composition structural hierarchy, the test ("uvm\_test\_top") sits at the very top of the hierarchy. The environment sits below the test. Components such as agents, drivers and monitors below the environment.

This composition structural hierarchy is important as it enables you to configure components, or replace them with modified behaviors, using the hierarchical names.



This slide shows a simple hierarchy. At the bottom is the agent class. Its constructor has two arguments, the logical name, and its parent.

The parent component is the environment which contains an instance of the agent. With the execution of *agent*::type id::create(), the UVM factory creates an **agent** object, under the environment.

At the top is the test\_base class, which creates an instance of the environment object as its child component.

# **Key Component Concepts: Phase**

- Parent-child relationship dictates phase execution order
  - Functions are executed bottom-up
    - Except for build and final phases which are executed top-down
  - Tasks are forked into concurrent executing threads





2-35

The uvm\_root singleton object, manages all the phase executions of the test by executing all the component phase methods.

All phase methods are zero-time functions, except for **run\_phase()** and the concurrent Run-Time task phases.

All the function phase methods are executed bottom up except build phase and final phase.

The build\_phase methods have to be executed top down so that configuration settings set at the top (test) can propagate down to the components. The final\_phase methods are executed top down to allow the test to control what the lower layer final\_phase methods will do.

#### **Key Component Concepts: Override** class test\_new extends test\_base; Simulate with: `uvm\_component\_utils(test\_new) simv +UVM\_TESTNAME=test\_new virtual function void build\_phase(uvm\_phase phase); super.build\_phase(phase); set\_inst\_override\_by\_type("env.agt", agent::get\_type(), simv new\_agt::get\_type()); uvm\_root endfunction Use component hierarchical path endclass run\_test() to execute component overrides class environment extends uvm\_env; ... test\_new virtual function void build\_phase(uvm\_phase phase); "uvm\_test\_top" super.build\_phase(phase); agt = agent::type\_id::create("agt", this); < create() used to</pre> endfunction environment construct component endclass "env" class new\_agt extends agent; `uvm component utils(new agt) function new(string name, uvm component parent); new\_agt virtual task class\_task(...); "agt" // modified component functionality endtask endclass Modify operation 2-36

An important concept in UVM is that your testbench classes such as the environment, agent, drivers, etc, are written once at the start of the project, and modified very rarely if ever.

You can still change the behavior of components by using "hooks" such as the UVM factory to change the behavior of a testbench, without touching the existing code.

The UVM factory by default constructs the instantiated components, but enables you to replace it with a derived version.

In this example the *agent* object is being replaced by a *new\_agt* object.

At the top level, the test tells the UVM factory to override the *agent* class with *new\_agt*. Afterwards, when the environment constructs the *agt* object using the factory, it will get an object of *new\_agt* class.

# **Unit Objectives Review**

#### You should now be able to:

- Describe the process of reaching verification goals
- Describe the UVM testbench architecture
- Describe the different components of a UVM testbench
- Bring different components together to create a UVM environment



# **Appendix**

#### Major Changes from UVM-1.1 to UVM-1.2

Calling UVM Messaging From Modules
Catch and Throw UVM Messages
UVM Reporter Control
UVM Command Line Processor
VCS Support for UVM

# Migration from UVM1.1 to UVM1.2

- Non-Backward compatible changes outlined in migration document
- Migration script:
  - ./bin/uvm11-to-uvm12.pl
- Release note:
  - release-notes.txt lists mantis items and backward compatibility

#### **Global Handles**

Global handles uvm\_top and factory in uvm\_pkg have been removed

```
function void test_base::start_of_simulation_phase(uvm_phase phase);
  super.start_of_simulation_phase(phase);
  uvm_top.print_topology(); // Will not compile in UVM-1.2
  factory.print(); // Will not compile in UVM-1.2
endfunction
```

Call the get() method of the class to retrieve the singleton handle

```
function void test_base::start_of_simulation_phase(uvm_phase phase);
  super.start_of_simulation_phase(phase);
  uvm_root::get().print_topology(); // Works in UVM-1.1 & UVM-1.2
  uvm_factory::get().print(); // Works in UVM-1.1 & UVM-1.2
  endfunction
```

Call get methods of the core service object

get\_root() returns the uvm root instance

**set\_component\_visitor()** sets the component visitor

```
uvm_coreservice_t cs = uvm_coreservice_t::get();
cs.get_root().print_topology(); // Will not work in UVM-1.1
cs.get_factory().print(); // Will not work in UVM-1.1
```

2-40

uvm\_coreservice\_t is the uvm-1.2 mechanism for accessing all the central UVM services such as uvm\_root, uvm\_factory, uvm\_report\_server, etc.

The class provides a static **get()** method which returns the singleton handle of the class with **set\_**<facility> **get\_**<facility> pairs providing access to these services

```
get_factory() returns the currently enabled uvm factory
get_report_server() returns the current global report_server
get_default_tr_database() returns the current default record database
get_component_visitor() retrieves the current component visitor
(the visitor is being used for the traversal at end_of_elaboration_phase for instance, name checking)
set_factory() sets the current uvm factory
set_report_server() sets the central report server
set_default_tr_database() sets the current default record database
```

# **Sequences**

■ Command line implicit sequence execution

```
+uvm_set_default_sequence=*.i_agt.sqr,main_phase,my_seq
```

- starting\_phase has been removed
  - Either call set\_automatic\_phase\_objection() method
  - Or call get/set\_starting\_phase() method instead

# **Phasing**

- phase.get\_objection\_count() returns pending objection count for the phase
- Phase state transitions callback

```
my_cb_class my_cb_inst = new();
uvm_callbacks#(uvm_phase, uvm_phase_cb)::add(null, my_cb_inst);
```

2-42

UVM\_INFO test340.sv(29) @ 0: reporter [CALLBACK] State changed to UVM\_PHASE\_ENDED for phase end\_of\_elaboration

UVM\_INFO test340.sv(29) @ 0: reporter [CALLBACK] State changed to UVM\_PHASE\_CLEANUP for phase end\_of\_elaboration

UVM\_INFO test340.sv(29) @ 0: reporter [CALLBACK] State changed to UVM\_PHASE\_DONE for phase end of elaboration

UVM\_INFO test340.sv(29) @ 0: reporter [CALLBACK] State changed to UVM\_PHASE\_SCHEDULED for phase start of simulation

UVM\_INFO test340.sv(29) @ 0: reporter [CALLBACK] State changed to UVM\_PHASE\_SYNCING for phase start\_of\_simulation

UVM\_INFO test340.sv(29) @ 0: reporter [CALLBACK] State changed to UVM\_PHASE\_STARTED for phase start\_of\_simulation

UVM\_INFO test340.sv(29) @ 0: reporter [CALLBACK] State changed to UVM\_PHASE\_EXECUTING for phase start of simulation

UVM\_INFO test340.sv(29) @ 0: reporter [CALLBACK] State changed to UVM\_PHASE\_ENDED for phase start\_of\_simulation

UVM\_INFO test340.sv(29) @ 0: reporter [CALLBACK] State changed to UVM\_PHASE\_CLEANUP for phase start\_of\_simulation

# uvm\_config\_db

- set\_config\_\* and get\_config\_\* are deprecated
  - Migration script can make the conversion to uvm\_config\_\*
- Meta characters / regex in field names are deprecated
  - Due to problems encountered in usage

```
uvm_config_int::set(this, "","/z?mycomplexint/",4);
uvm_config_string::set(this, "","/mycomplexint/","xx");
uvm_config_int::set(this, "","/my*int/",2);
uvm_config_int::set(this, "","/my_complex.*/",3);
```

## Reporting

#### New message macros

- uvm\_\*\_begin, uvm\_\*\_end
- Add value/string/object print



```
uvm_report_message msg = new("msg");
`uvm_info_begin("MY_ID", "My message", UVM_MEDIUM, msg)
  `uvm_message_add_tag("tag_label", "MY_MESSAGE")
  `uvm_message_add_int(my_int, UVM_HEX, "int_label")
  `uvm_message_add_string("my_string", "string_label")
  `uvm_message_add_object(my_object, "object_label")
  `uvm_info_end
```

#### User can record for debugger display

· Consult your EDA vendor on support for this feature

2-44

IEEE committee has decided that no debugging mechanism shall be included in the IEEE LRM. For Accellera source code or EDA vendor source code, these may exist. Please check with your EDA vendor.

# **Objection Performance**

- Use set\_propagate\_mode() in uvm\_objection object of the phase to avoid rippling of objections through hierarchy
  - Useful for high-frequency raise/drop scenarios



# **Appendix**

Major Changes from UVM-1.1 to UVM-1.2

## **Calling UVM Messaging From Modules**

**Catch and Throw UVM Messages** 

**UVM Reporter Control** 

**UVM Command Line Processor** 

**VCS Support for UVM** 

# Calling UVM Messaging From Modules (1/2)

- The UVM messaging works well in the testbench, but what about non-SystemVerilog RTL?
  - Create a global module to connect RTL and UVM

```
module GLOBAL;
  import uvm_pkg::*;
  //enumeration literals have to be separately imported
 import uvm_pkg::UVM_HIGH; // And all the rest...
  // Verilog-2001 compatible function
 function reg uvm_info(input logic[100*8:1] ID,
                       input logic[1000*8:1] message,
                       input int
                                             verbosity);
    `uvm_info(ID, message, verbosity);
   uvm info = 1;
  endfunction
endmodule
//optional macros
`define G_UVM_HIGH GLOBAL.UVM_HIGH
`define G_UVM_INFO(i,m,v) GLOBAL.uvm_info(i,m,v)
```

2-47

This is a SystemVerilog module that contains functions that can be called from non-SystemVerilog code such as legacy RTL

- Use GLOBAL as the module name as "global" is a reserved keyword in SystemVerilog.
- Import the specific enum values such as **UVM\_LOW**, **UVM\_MEDIUM**, etc. from the UVM package
- Create a wrapper function for every UVM messaging macro such as **uvm\_fatal**, **uvm\_error**, **uvm\_warning**
- Call the macro from inside the function, and return a default value
- (Optional) Create a set of macros to simplify calling the functions and the enumerated values

# Calling UVM Messaging From Modules (2/2)

#### ■ Call UVM messaging from RTL

• Code does not require SystemVerilog constructs

```
module dut (...);
  parameter DISPLAY_WIDTH = 1000;
  reg [DISPLAY_WIDTH*8:1] message;

always @(negedge reset_n) begin
  message = "reset asserted";
  `G_UVM_INFO("RESET", message, `G_UVM_HIGH);
  end
endmodule
```

2-48

The example shows non-SystemVerilog code that uses the UVM reporting functions. If your modules are SystemVerilog, you can use the UVM macros directly.

The message variable is for formatted strings. You can pass strings directly, as shown in the ID argument.

# **Appendix**

Major Changes from UVM-1.1 to UVM-1.2 Calling UVM Messaging From Modules

## **Catch and Throw UVM Messages**

UVM Reporter Control
UVM Command Line Processor
VCS Support for UVM

# **Catch and Throw UVM Report Messages**

```
class my_error_demoter extends uvm_report_catcher;
 // uvm_object_utils and constructor not shown
  // This example demotes "CFGERR" Error
 function action_e catch();
   if(get_severity() == UVM_ERROR && get_id() == "CFGERR")
      set_severity(UVM_WARNING);
   return THROW;
  endfunction
endclass
class test_report extends test_base;
  // uvm_component_utils and constructor not shown
  function void build_phase(uvm_phase phase);
    my_error_demoter demoter = new();
    super.build_phase(phase);
    // To affect all reporters, use null for the object
    uvm_report_cb::add(null, demoter);
    // To affect some set of components use the component name
    uvm_report_cb::add_by_name("*.drv*", demoter, this);
  endfunction
endclass
```

# **Appendix**

Major Changes from UVM-1.1 to UVM-1.2 Calling UVM Messaging From Modules Catch and Throw UVM Messages

#### **UVM Reporter Control**

UVM Command Line Processor VCS Support for UVM

## **Embed UVM Reporter Control in Test**

```
class report_control extends test_base;
  UVM_FILE log_file = $fopen("log_file", "w") // log file
  // uvm_component_utils and constructor not shown
  function void build_phase(uvm_phase phase);
    super.build_phase(phase);
    uvm_root::get().set_* (see method below)
  endfunction
  function void final_phase(uvm_phase phase);
    super.final_phase(phase);
    $fclose(log_file);
  endfunction
endclass
```

```
function void set_report_verbosity_level(int verbosity_level);
function void set_report_id_verbosity(string id, int verbosity);
function void set_report_severity_id_verbosity(uvm_severity severity, string id, int verbosity);
function void set_report_severity_action(uvm_severity severity, uvm_action action);
function void set_report_id_action(string id, uvm_action action);
function void set_report_severity_id_action(uvm_severity severity,string id, uvm_action action);
function void set_report_default_file(UVM_FILE file);
function void set_report_id_file(string id, UVM_FILE file);
function void set_report_severity_file(uvm_severity severity, UVM_FILE file);
function void set_report_severity_id_file(uvm_severity severity, uvm_severity new_severity);
function void set_report_severity_override(uvm_severity cur_severity, string id, uvm_severity new_severity);
function void set_report_severity_id_override(uvm_severity cur_severity, string id, uvm_severity new_severity);
```

# **Appendix**

Major Changes from UVM-1.1 to UVM-1.2
Calling UVM Messaging From Modules
Catch and Throw UVM Messages
UVM Reporter Control

**UVM Command Line Processor** 

**VCS Support for UVM** 

#### **UVM Command Line Processor**

#### User can query run-time arguments

```
class test_base extends uvm_test; // simplified code
 uvm cmdline processor clp = uvm cmdline processor::get inst();
 string t, v, args[\$], m;
 virtual function void build_phase(uvm_phase phase);
   super.build_phase(phase);  // simplified code
   t = clp.get_tool_name();
   v = clp.get_tool_version();
    `uvm_info("TOOL", $sformatf("Tool: %s, Version: %s", t, v), UVM_LOW);
   clp.get_arg_value("+packet_item_count=", value);
   uvm_config_db#(int)::set(this, "*", "item_count", value.atoi());
   clp.get_args(args); // retrieve all plusargs
   clp.get_arg_matches("+ces_uvm_plusargs=", args); // retrieve args
   clp.get_arg_values("+ces_uvm_plusargs=", args); // retrieve values
   foreach (args[i]) begin
     $sformat(m, {m, args[i], " "});
    `uvm_info("ARGS", $sformatf("Simv cmd values are:%s", m), UVM_LOW);
 endfunction
endclass
```

2-54

simv +UVM TESTNAME=test base +packet item count=20

The complete list of get arguments are as follows:

```
function void get_args (output string args[$]);
function void get_plusargs (output string args[$]);
function void get_uvm_args (output string args[$]);
function int get_arg_matches (string match, ref string args[$]);
function int get_arg_value (string match, ref string value);
function int get_arg_values (string match, ref string values[$]);
```

Please see UVM class reference document for details

# **Appendix**

Major Changes from UVM-1.1 to UVM-1.2
Calling UVM Messaging From Modules
Catch and Throw UVM Messages
UVM Reporter Control
UVM Command Line Processor

**VCS Support for UVM** 

## **Compiling UVM with VCS**

Single compile flow

```
% vcs -sverilog file.sv ... -ntb_opts uvm-1.2 ...
```

UUM compile flow

Compile UVM library first with no source files

```
% vlogan -sverilog -work work1 -ntb_opts uvm-1.2
% vlogan -sverilog -work work1 -ntb_opts uvm-1.2 file1.v
% vlogan -sverilog -work work2 -ntb_opts uvm-1.2 file2.v
% vhdlan -work work3 file3.vhd
% vcs top ... -ntb_opts uvm-1.2
```

When using the VPI-based backdoor access mechanism included in the UVM library, the "+acc" and "+vpi" command-line options must also be used.

2-56

From VCS 2015.09 onwards, VCS ships with both uvm-1.1 and uvm-1.2 source code.

There are multiple switches possible for –ntb opt: uvm, uvm-1.1 and uvm-1.2.

For each release of VCS, there is a default version of the official UVM source code supported. If you want to use the default version, then use -ntb\_opt uvm. However, you need to be careful with this switch. VCS 2018.09's default UVM version is uvm-1.1. Other VCS versions may default to other UVM version.

For user customized UVM source code, if one wants to enable the recording one would need to compile as follows (for uvm-1.2):

```
% setenv VCS_UVM_HOME <path to UVM/src>
% vcs -sverilog test.sv +incdir+${VCS_HOME}/etc/uvm-1.2/vcs\
${VCS_HOME}/etc/uvm-1.2/vcs/uvm_custom_install_vcs_recorder.sv
```

For IEEE UVM source code, transaction recording is not yet implemented.

# Agenda 1 OOP Inheritance Review 2 UVM Structural Overview 3 UVM Transaction 4 UVM Sequence

## **Unit Objectives**



After completing this unit, you should be able to:

- Build data models by inheriting from uvm\_sequence\_item
- Use macros or implement method to enable processing of uvm\_sequence\_item fields
- Modify constraint with inheritance and override
- Implement parameterized classes
- Simplify report messages



The uvm\_object and uvm\_transaction classes are virtual classes.

# **UVM Transaction Flow**

■ Transactions typically do not have a fixed component parent



## **Modeling Transactions**

- Derive from uvm\_sequence\_item base class
  - Built-in support for stimulus creation, printing, comparing, etc.
- Properties should be public by default \*\*
  - Must be visible to constraints in other classes
- Properties should be rand by default
  - · Can be turned off with rand mode

For your transaction class, don't extend from uvm\_transaction. Extend from uvm\_sequence\_item, which has additional properties and methods, so that these transactions can be used in a sequence.

- If you don't make a variable public, then it can not be controlled in external random constraints.
- If you don't make a variable random, it can not be made random later on. But a random variable can be made non-random by calling *handle.var.*rand\_mode(0)

While OOP usually recommends to hide data and not allow access from outside, this does not apply to randomization in verification. Tests need to bend, distort, rip, and break protocols to make sure every corner case is covered.

## Other Properties to be Considered (1/2)

#### Embed transaction descriptor

• Component interprets transaction to execute

```
class cpu_data extends uvm_sequence_item;
  typedef enum { READ, WRITE } kind_e;
 rand int delay = 0;
 rand kind_e kind;
 rand bit [31:0] addr, data;
 function new(string name="cpu data");
   this.delay.rand_mode(0); class cpu_driver extends uvm_driver #(cpu_data);
   super.new(name);
                                virtual task execute(cpu_data tr);
 endfunction
                                  repeat(tr.delay) @(vif.drvClk);
endclass
                                  case (tr.kind) begin
                                    cpu data:: READ:
                                      tr.data = this.read(tr.addr);
                                    cpu_data::WRITE:
                                      this.write(tr.addr, tr.data);
                                  endcase
                                endtask
                              endclass
                                                                                  3-6
```

The *cpu\_data* class contains a single transaction. The *kind* property is an random enumerated variable that tells the flavor of the transaction.

The *cpu\_driver* class is a UVM component. The **run\_phase()** method, not shown, calls the *execute()* method to interpret the CPU transaction.

## Other Properties to be Considered (2/2)

#### ■ Embed transaction status flags

• Set by component for execution status

```
class cpu_data extends uvm_sequence_item;
 typedef enum {IS_OK, ERROR, HAS_X} status_e;
 rand status_e status = IS_OK; ...
 function new(string name="cpu_data");
   super.new(name); ...
   this.status.rand_mode(0);
 endfunction
                   class cpu_driver extend uvm_driver #(cpu_data);
endclass
                     virtual task execute(cpu_data tr);
                       repeat(tr.delay) @(vif.drvClk);
                       case (tr.kind) begin ... endcase
                       if (error_condition_encountered) begin
                          tr.status = cpu_data::ERROR;
                          `uvm_info("DRV_ERR", tr.sprint(), UVM_HIGH);
                      endtask
                    endclass
```

## **Transactions: Must-Obey Constraints**

- Define constraint block for the must-obey constraints
  - Never turned off
  - Never overridden
  - Name "class\_name\_valid"
- **Example:** 
  - Non-negative values for int properties

```
class packet extends uvm_sequence_item;
  rand int len;
  ...
  constraint packet_valid {
    len > 0;
  }
endclass
```

3-8

These constraints must always be satisfied otherwise the transaction is not valid.

## **Transactions: Should-Obey Constraints**

#### Define constraint block for should-obey constraints

- Can be turned off to inject errors
- One block per relationship set
  - Can be individually turned off or overloaded
- Name "class name rule"

```
class packet extends uvm_sequence_item;
...
  constraint packet_sa_local {
    sa[41:40] == 2'b0;
}
  constraint packet_ieee {
    len inside {[46:1500]};
    data.size() == len;
}
...
constraint packet_fcs {
    crc == 32'h0000_0000;
}
endclass
```

3-9

By default, testbenches produce good transactions as fast as possible.

Should-obey constraints make sure errors are not injected unless you want to.

These constraints should be made as small as possible so that you have fine grain control of error injection.

### **Transactions: Constraint Considerations**

#### ■ Can't accidentally violate valid constraints

• Constraint solver will fail if the user constraints conflict with valid constraints



#### **Transaction Class Methods**

Transaction processing methods are not virtual!

```
virtual function void print(uvm_printer printer = null)
    For debugging
                    virtual function string sprint(uvm printer printer = null)
                    virtual function uvm_object clone(); // exception!
  For making copies
                    virtual function void copy(uvm object rhs);
                  √ virtual function bit compare(uvm_object rhs,
   Used by checker
                                                   uvm comparer comparer = null);
                    virtual function int pack(ref bit bitstream[],
Used by transactors
                                                input uvm_packer packer = null);
                    virtual function int unpack(ref bit bitstream[],
                                                  input uvm_packer packer = null);
    Use to record
                   [virtual function void record(uvm_recorder recorder = null);
    transactions for
      debugger
```

User must NOT override these methods



The non-virtual method calls two virtual methods

3-11

With the exception of the clone() method, these transaction support methods are not virtual.

As was mentioned in OOP Inheritance Review (Unit 1), base class developers typically do not want the user to change the usage model of a user accessible public method. The way to accomplish this is to make the public accessible methods non-virtual. These are such examples.

To allow user to supplement these non-virtual methods, these methods do call override-able virtual methods.

For the UVM classes, the two override-able methods called by the non-virtual methods are: **do\_\*()** and **m\_field\_automation()** (see next slides).

The do\_\*() methods can be manually populated by the user. Whereas the m\_field\_automation() method is populated by the `uvm\_field\_\* macros (as shown in later slides).

## **Customization of Field Processing Methods**

■ The first way for processing fields of the transaction class is through user implementation of the following do\_ methods

3-12

#### Example for do\_print:

```
class mytype extends uvm_object;
  data_obj data;
  int f1;
  string my_name;
  `uvm_object_utils(mytype)
  virtual function void do_print (uvm_printer printer);
    super.do_print(printer);
    printer.print_field("f1", f1, $bits(f1), UVM_DEC);
    printer.print_string("my_name", my_name);
    printer.print_object("data", data);
  endfunction
endclass
```

## Field Automation Enabled Field Processing

- The alternative way of processing the transaction fields is through the `uvm field macros
  - The following actions are supported via the macro: Print, copy, compare, record, pack (enabled by UVM\_ALL\_ON flag)

```
class packet extends uvm_sequence_item;
                       rand bit [47:0] sa, da;
                       rand bit [ 7:0] payload[$];
                                                      Class registry macro must have begin
                        `uvm_object_utils_begin(packet)
                          `uvm_field_int(sa, UVM_ALL_ON | UVM_NOCOMPARE)
Individual field processing
                          `uvm_field_int(da, UVM_ALL_ON)
                          `uvm_field_queue_int(payload, UVM_ALL_ON)
 `uvm field macros
                          `uvm_field_object(next,_UVM_ALL_ON)
                         `uvm_object_utils_end <
                                                  Class registry macro must end with end
                    endclass
```

The UVM transaction methods are print, copy, compare, etc. that are used by the testbench to manipulate transaction objects. These will be described in a few slides.

The uvm object utils begin(T) macro expands into:

are enabled with

- -Register the class T in the registry so it can be created and overridden from the factory
- -Define a proxy class to create (construct) the object, as needed by the factory
- -Define a virtual method that returns the name of the object
- -Define the first part of the function **m** field automation() that provides functionality for the print, copy, compare, etc. methods

The uvm field macros expand into case statements to perform the print, copy, compare actions.

The uvm object utils end finishes the **m field automation()** method.

See appendix for more details on uvm object utils macro.

Note: In UVM documentation, you will also see a UVM DEFAULT setting. It is set to UVM ALL ON by default in IEEE UVM. Recommendation: use UVM ALL ON to avoid confusion.

In Accellera uvm-1.2, user is required to enter the 2<sup>nd</sup> argument of the `uvm field \* macro. Leaving the 2<sup>nd</sup> argument out results in compilation error.

IEEE P1800.2 changes this by adding a default to the 2<sup>nd</sup> argument as follows:

```
`uvm_field_int(ARG, FLAG=UVM_DEFAULT)
```

## `uvm\_field\_\* Field Automation Macros

Scalar and array properties are supported

- For object recursion, default is UVM\_DEEP
  - Copy nested object
- Can be changed to UVM\_SHALLOW\*
  - Copy object handle // changing to UVM\_SHALLOW `uvm\_field\_object(object, UVM\_ALL\_ON | UVM\_SHALLOW)

3-14

#### Examples of array macros:

```
'uvm_field_sarray_int(my_ints, UVM_ALL_ON) // Fixed array of integrals values
```

#### Important note!!!

In UVM-1.1 and 1.2, there is a major bug with UVM\_SHALLOW, it does NOT work! To get shallow copy, you need to set the FLAG to UVM\_REFERENCE! This makes no sense.

IEEE UVM now corrected this bug. In Accellera IEEE UVM UVM\_SHALLOW will work as intended. UVM\_REFERENCE is deprecated and will no longer compile under IEEE UVM.

<sup>&#</sup>x27;uvm field array real(my reals, UVM ALL ON) // dynamic array of reals

<sup>&#</sup>x27;uvm\_field\_queue\_object(my\_objs, UVM\_ALL\_ON) // queue of uvm\_object

<sup>`</sup>uvm\_field\_aa\_int\_string(lookup, UVM\_ALL\_ON) // associative array of integrals values indexed with string

## **Print Radix Specified by FLAG**

#### Additional FLAG can be used to set radix for print method

```
Radix for printing and recording can be specified by OR'ing one of the following constants in FLAG argument
```

```
UVM_BIN - Print/record field in binary (base-2)

UVM_DEC - Print/record field in decimal (base-10)

UVM_UNSIGNED - Print/record field in unsigned decimal (base-10)

UVM_OCT - Print/record the field in octal (base-8)

UVM_HEX - Print/record the field in hexadecimal (base-16)

UVM_STRING - Print/record the field in string format

UVM_TIME - Print/record the field in time format

UVM_REAL - Print/record the field in floating number format
```

```
// printing in decimal
`uvm_field_int(field, UVM_ALL_ON | UVM_DEC)
```

## **Examples of Using Transaction Methods**

```
packet pkt0, pkt1, pkt2;
                                    Name string
bit bit_stream[];
pkt0 = packet::type_id::create("pkt0");
pkt1 = packet::type_id::create("pkt1");
pkt0.sa = 10;
                                             // display content of object on stdio
pkt0.print();
                                             // copy content of pkt1 into memory of pkt0
pkt0.copy(pkt1);
                                             // name string is not copied
$cast(pkt2, pkt1.clone());
                                             // make pkt2 an exact duplication of pkt1
                                             // name string is copied
if(!pkt0.compare(pkt2)) begin
                                             // compare the contents of pkt0 against pkt2
  `uvm error("MISMATCH", "Error found");
end
pkt0.pack(bit_stream);
                                             // pack content of pkt0 into bit_stream array
                                             // unpack bit_stream array into pkt2 object
pkt2.unpack(bit_stream);
```

3-16

The **clone()** method returns an handle of type uvm\_object, so you need \$cast to assign this to your transaction handle.

```
pkt2 = pkt1.clone(); won't compile, as clone() returns a base type
```

The pack/unpack methods has the following variation:

pack - bit array

pack\_bytes - byte unsigned array
pack\_ints - int unsigned array
pack\_longint - longint unsigned array

## **Modify Constraint in Transactions by Type**

```
class packet extends uvm_sequence_item; // utils macro and contructor not shown
 rand bit[3:0] sa, da;
 rand bit[7:0] payload[];
 constraint valid {payload.size() inside {[2:10]};}
         class packet_da_3 extends packet;
                                                             The most common
endclass
           constraint da 3 {da == 3;} -
                                                          transaction modification
           `uvm_object_utils(packet_da_3)
                                                          is change/add constraint
           function new(string name = "packet_da_3");
             super.new(name);
           endfunction
         endclass
class test_da_3_type extends test_base; // utils macro and constructor not shown
  virtual function void build phase(uvm phase phase);
    super.build_phase(phase);
  //set_type_override_by_name("packet", "packet_da_3");
    set_type_override_by_type(packet::get_type(), packet_da_3::get_type());
  endfunction
endclass
               Preferred override
                                      All packet instances are now packet da 3
              (compile-time check)
                                                                                   3-17
```

```
// Constructor for class packet
function new(string name = "packet");
   super.new(name);
endfunction
```

The \*\_override\_by\_type() is the preferred override method because the type check is done at compile-time whereas the \*\_override\_by\_name() method uses string as arguments resulting in type check done at run-time.

Compile-time error check is preferred over run-time check.

```
Alternatively, one can also do the type-wide override with:

packet::get_type().set_type_override(packet_da_3::get_type());
```

## **Transaction Replacement Results**

## **Modify Constraint in Transaction by Instance**

```
class test_da_3_inst extends test_base; // utils and constructor not shown
 virtual function void build_phase(uvm_phase phase);
   super.build_phase(phase);
// set_inst_override_by_name("env.i_agt.sqr*", "packet", "packet_da_3");
   set_inst_override_by_type("env.i_agt.sqr*", packet::get_type(),
                                      / packet_da_3::get_type());
 endfunction
endclass
              Only packet instances in matching sequencers are now packet_da_3
                  Simulate with:
                  simv +UVM_TESTNAME=test_da_3_inst
     UVM_INFO @ 0: uvm_test_top.env.i_agt.drv [Normal] Item in Driver
     req: (packet_da_3@95) {
       sa: 'h7
       da: 'h3
     Instance Overrides:
       Requested Type Override Path
                                                     Override Type
       _____
                     uvm_test_top.env.i_agt.sqr.*
       packet
                                                    packet_da_3
                                                                       3-19
```

Alternatively, one can also do the instance override with:

```
packet::get_type().set_inst_override(packet_da_3::get_type(), "*.req");
```

#### **Command-line Override**

#### User can override factory objects at command line

• Objects must be constructed with the factory class\_name::type\_id::create(...) method

```
+uvm_set_inst_override=<req_type>,<override_type>,<inst_path>
+uvm_set_type_override=<req_type>,<override_type>
```

#### Works like:

- set inst override()
- set\_type\_override()

#### **Example:**

```
+uvm_set_inst_override=packet,my_packet,*.agt.*
```

+uvm\_set\_type\_override=packet,my\_packet

No space character!

# Parameterized Transaction Class (1/3)

■ Parameterized transaction requires a different macro

```
`uvm_object_param_utils(cname#(param))
Or
`uvm_object_param_utils_begin(cname#(param))
   `uvm_field_*(ARG, FLAG)
`uvm_object_utils_end
```

■ Use typedef to make it more manageable

```
class my_data #(width=48) extends uvm_sequence_item;
  typedef my_data#(width) this_type;

  `uvm_object_param_utils(this_type)
  ...
endclass
```

## Parameterized Transaction Class (2/3)

#### ■ Must supplement macro with definition of type\_name

- For non-parameterized classes, the macro creates these
- For parameterized classes, user must define these

```
class my_data #(width=48) extends uvm_sequence_item;
  typedef my_data#(width) this_type;
  `uvm_object_param_utils(this_type)
  const static string type_name = $sformatf("my_data#(%0d)", width);
  virtual function string get_type_name();
    return type_name;
  endfunction
  ...
endclass
```

#### ■ If not done, print will show uvm\_sequence\_item as type

| Name                   | Туре                                           | Size             | Value            |
|------------------------|------------------------------------------------|------------------|------------------|
| req<br>address<br>data | <pre>uvm_sequence_item integral integral</pre> | <br>-<br>4<br>16 | @1548 'hc 'hc472 |

## Parameterized Transaction Class (3/3)

Creation of parameterized transaction object requires parameter (even if none is needed)

```
class my_component extends uvm_component;
  my_data d;
  virtual function void build_phase(uvm_phase phase);
    super.build_phase(phase);
    d = my_data#()::type_id::create("d", this);
    endfunction
endclass
Will not compile without #()
```

Use typedef to eliminate potential problem

```
class my_component extends uvm_component;
  typedef my_data#() my_data_t;
  my_data_t d;
  virtual function void build_phase(uvm_phase phase);
    super.build_phase(phase);
    d = my_data_t::type_id::create("d", this);
  endfunction
endclass
```

## **Simplifying Report Messages**

#### ■ The print/sprint() methods may be too verbose

• Good for debug, bad for quick analysis

## Applying convert2string()

#### Implement and use convert2string() method

#### Output now simplifies to

```
UVM_INFO driver.sv(34) @ 12.0ns: uvm_test_top.env.agt.drv [RUN] sa = 3, da = 4
UVM_INFO driver.sv(34) @ 24.0ns: uvm_test_top.env.agt.drv [RUN] sa = 14, da = 15
UVM_INFO driver.sv(34) @ 36.0ns: uvm_test_top.env.agt.drv [RUN] sa = 5, da = 1
UVM_INFO driver.sv(34) @ 48.0ns: uvm_test_top.env.agt.drv [RUN] sa = 12, da = 6
UVM_INFO driver.sv(34) @ 60.0ns: uvm_test_top.env.agt.drv [RUN] sa = 5, da = 1
```

# **Unit Objectives Review**

#### You should now be able to:

- Build data models by inheriting from uvm\_sequence\_item
- Use macros or implement method to enable processing of uvm\_sequence\_item fields
- Modify constraint with inheritance and override
- Implement parameterized classes
- Simplify report messages



# **Appendix**

uvm\_object\_utils Macro

uvm\_object Class Common Members

## uvm\_object\_utils Macro

#### `uvm\_object\_utils[\_begin](cname)

■ Implements:

```
typedef uvm_object_registry #(cname, "cname") type_id;
static const string type_name = "cname";
static function type_id get_type();
virtual function uvm_object_wrapper get_object_type();
virtual function string get type name();
Macro creates a proxy
class called type_id
```

```
virtual function string get_type_name();
class uvm_object_registry #(type T=uvm_object, string Tname="<unknown>") extends uvm_object_wrapper;
 typedef uvm_object_registry #(T,Tname) this_type;
 const static string type_name = Tname;
                                                        Proxy class (type_id) is a service agent
local static this_type me = get();
                                                       that creates objects of the class it represents
 static function this_type get();
  if (me == null) begin
  uvm_factory f = uvm_factory::get();
                                                                                     Creation of objects is
  me = new;
                         A proxy singleton object is registered in
  f.register(me); <</pre>
                                                                                     done via proxy class'
                        uvm_factory at beginning of simulation
                                                                                     (type_id) methods
  return me;
 endfunction
 static function T create(string name="", uvm_component parent=null, string contxt="");
 static function void set_type_override(uvm_object_wrapper override_type,bit replace=1);
 static function void set_inst_override(uvm_object_wrapper override_type,string inst_path,uvm_component parent=null);
 virtual function string get_type_name();
virtual function uvm_object create_object(string name="");
endclass
```

# **Appendix**

uvm\_object\_utils Macro

uvm\_object Class Common Members

## uvm\_object Class Common Members

```
virtual class uvm_object extends uvm_void;
 extern function new (string name="");
  static bit use_uvm_seeding = 1;
 function void reseed ();
 virtual function void set_name (string name);
 virtual function string get_name ();
 virtual function string get_full_name ();
 virtual function int get_inst_id ();
 static function int get_inst_count();
 static function uvm_object_wrapper get_type ();
 virtual function uvm_object_wrapper get_object_type ();
 virtual function string get_type_name ();
 virtual function uvm_object clone ();
 virtual function string convert2string();
 function void print (uvm_printer printer=null);
  function string sprint (uvm_printer printer=null);
 function void record (uvm_recorder recorder=null);
 function void copy (uvm_object rhs);
 function bit compare (uvm_object rhs, uvm_comparer comparer=null);
 function int pack (ref bit bitstream[], input uvm_packer packer=null);
 function int pack_bytes (ref byte unsigned bytestream[], input uvm_packer packer=null);
 function int pack_ints (ref int unsigned intstream[], input uvm_packer packer=null);
 function int unpack (ref bit
                                       bitstream[], input uvm_packer packer=null);
 function int unpack_bytes (ref byte unsigned bytestream[], input uvm_packer packer=null);
 function int unpack_ints (ref int unsigned intstream[], input uvm_packer packer=null);
  virtual function * do_* (*); // * for print, record, copy, compare, pack and unpack
endclass
```

# Agenda 1 OOP Inheritance Review 2 UVM Structural Overview 3 UVM Transaction 4 UVM Sequence

# **Unit Objectives**



After completing this unit, you should be able to:

- Build stimulus generator class by inheriting from uvm\_sequence
- Execute sequence explicitly and implicitly

# **UVM Transaction Flow - Continued**

#### ■ Focused on sequence



#### **Stimulus Generation Classes** uvm\_object uvm\_sequence\_item uvm\_sequence\_base uvm\_sequence#(REQ, RSP) UVM 1.2 & get\_name() set\_item\_context() set\_starting\_phase() / REQ req IEEE UVM get\_full\_name() set transaction id() get starting phase() RSP rsp set\_automatic\_phase\_objection() get\_transaction\_id() get\_response() get\_type() clone() set\_sequence\_id() starting\_phase < UVM 1.1 copy() get\_sequence\_id() start() print() set\_id\_info() pre start() The differences between pre body() sprint() set sequencer() compare() get\_sequencer() body() these versions set\_parent\_sequence() pack\*() start\_item() are covered in this unit unpack\*() get\_parent\_sequence() pre\_do() mid\_do() record() convert2string() finish\_item() post do() post\_body() post\_start() lock() unlock() grab() ungrab() 4-4

# **Sequence Class**

- The stimulus generator in UVM is called a sequence
- User sequence must extended from uvm\_sequence class and parameterized to the transaction type to be generated
  - Two handles are available:
    - req for request to driver and
    - rsp for response back from driver

The second parameter defaults to first parameter if not specified

```
uvm_squence #(REQ, RSP)

REQ req

RSP rsp

get_response()
```

```
class packet_sequence extends uvm_sequence #(packet);
  `uvm_object_utils(packet_sequence)
function new(string name = "packet_sequence");
   super.new(name);
endfunction
// see next slide
The string argument in constructor must have
   a default value, typically the class name
```

## **Generate Transactions in Sequence Class**

#### Sequence functional code resides in body() task

- `uvm\_do creates, randomizes and passes transaction to driver through sequencer
- `uvm\_do\_with is the same as `uvm\_do but with additional constraints
- Optional get\_response() retrieves response from driver through sequencer
  - See appendix for response implementation

```
body()
  // Continued from previous slide
                                                                               uvm_do(req)
                                                                            /get_response(r
  virtual task body();
    repeat (10) begin
                                                                               Sequenc
       `uvm do(req);
       // or with constraint: `uvm_do_with(req, {da == 3;});
                                                                              run_phase()
       // optional: get_response(rsp);
                                                                           get_next_item(re
    end
                                                                           send(req)
                                                                           item_done()
  endtask
                                                                            //put_response(rsp)
                        Caution: IEEE is changing the `uvm_do macro
endclass
                                                                                 Driver
                                         (see note)
```

A sequence generates one or more sequence items for the driver. Each sequence item is created, randomized and passed to the driver in the **body()** task, typically using a pre-defined UVM macros such as `uvm\_do(). To simplify user code, in the uvm\_sequence base class, there is a sequence item handle typed to the parameter class argument called req that can be used by the macro.

```
Change in IEEE UVM: `uvm_do is expanded to support sequencer, priority and constraint (`uvm_do_with is not needed with IEEE UVM):

`uvm_do(SEQ_OR_ITEM,SEQR=get_sequencer(),PRIORITY=-1,CONSTRAINTS={})
```

If a sequence with inline constraint needs to support uvm-1.1, uvm-1.2 and uvm-ieee, then the code need to be written as follows:

packet\_sequence

## **User Can Manually Create and Send Item**

■ uvm\_do macro effectively implements the following:

```
// * - Equivalent code, not actual code
`define uvm_do(UVM_SEQ_ITEM) \
  `uvm_create(UVM_SEQ_ITEM) \
   start_item(UVM_SEQ_ITEM); \
   UVM_SEQ_ITEM.randomize(); \
   finish_item(UVM_SEQ_ITEM);
See note for IEEE definition
```

User can manually execute the methods:

```
virtual task body();
// Instead of `uvm_do_with(req, {da == 3;})
// User can call these mechanisms individually
   `uvm_create(req); // constructs sequence item and sets association with sequence
   start_item(req); // wait for parent sequencer to get request from driver
   req.randomize() with {da == 3};
   finish_item(req); // use parent sequencer to pass item to driver and wait for done
   endtask
```

4-7

From IEEE P1800.2 definition

#### B.3.1.3 'uvm rand send

'uvm rand send(SEQ OR ITEM, PRIORITY=-1, CONSTRAINTS={})

This action processes a child item or sequence, with randomization.

- a) For items, the implementation shall perform the following steps in order.
- 1) The **start\_item** method (see 14.2.7.2) is called on this sequence, with *SEQ\_OR\_ITEM* as *item* and *PRIORITY* as *set\_priority*.
- 2) SEQ\_OR\_ITEM is randomized with CONSTRAINTS.
- 3) The **finish\_item** method (see 14.2.7.3) is called on this sequence, with *SEQ\_OR\_ITEM* as *item* and *PRIORITY* as *set\_priority*.

#### B.3.1.4 'uvm do

'uvm\_do(SEQ\_OR\_ITEM, SEQR=get\_sequencer(), PRIORITY=-1, CONSTRAINTS={})

This action creates and processes a child item or sequence, with randomization.

The implementation shall perform the following steps in order.

- a) **'uvm create** (see B.3.1.1) is passed SEQ\_OR\_ITEM and SEQR.
- b) 'uvm\_rand\_send (see B.3.1.3) is passed SEQ\_OR\_ITEM, PRIORITY, and CONSTRAINTS.



This diagram shows the detailed control flow between the driver and sequencer.

- 1 -The sequence's  $`uvm\_do()$  macro expands out to four major operations
- 2 The sequence creates the transaction, then waits for its parent sequencer to grant permission to start the transaction.
- 3 The granting process is initiated by the driver when it calls **get\_next\_item(req)** on the TLM port connected to the sequencer (**seq\_item\_port**).
- 4 The sequencer arbitrates and grants sequence permission to continue.
- 5 The sequence, then, marks the transaction as started (time stamped).
- 6 Afterwards, the sequence randomizes the transaction and calls **finish\_item(req)** to have the sequencer pass the transaction to the driver through the TLM port.
- 7 The driver picks up the transaction, processes the transaction then issues a done acknowledgement through the TLM port.
- 8 The sequence completes the macro execution by marking the transaction as ended (ending time stamp) and continues on to the next iteration within **body()**.

#### Side note:

The auto recording of transactions can be turned off with the following compile-time switch:

+define+UVM\_DISABLE\_AUTO\_ITEM\_RECORDING (caution – globally switches off all auto recording)

In UVM-1.2 and IEEE UVM, you can individually turn the auto recording off by calling the disable\_auto\_item\_recording() method of the sequence item port (seq\_item\_port) of the driver.

# Sequence Execution: Starting a Sequence

Sequences are executed in task phases





■ Sequence executes when its start() method is called

# start() Method in Sequence Class

■ The start() method calls the body() method in turn in the order shown below

```
start() {
  pre_start() (task) // UVM-1.1
  pre_body() (task) // UVM-1.0
  body() (task) // Your stimulus generation code
  post_body() (task) // UVM-1.0
  post_start() (task) // UVM-1.1
}
```

■ The purpose of the pre/post hook/callback methods is explained in the upcoming slides

4-10

#### Caution:

By default, pre\_body() and post\_body() are only called for the sequence directly being executed by the sequence. If a sequence is embedded in another sequence (you will see this in the nested sequence slide), the nested sequence is a child sequence. The nested sequence's pre\_body() and post\_body() will not be executed. This can lead to unexpected problems.

#### Recommendation:

Treat pre\_body() and post\_body() as deprecated.

# **Sequence Execution Methodologies**

#### ■ There are two ways to execute a sequence

- Explicitly
  - ◆ Test writer must create the sequence object then call the start() method

```
packet_sequence seq;
seq = packet_sequence::type_id::create("seq", this);
seq.start(env.agt.sqr);
```

- Implicitly
  - ◆ Test writer populates the uvm\_config\_db with the intended sequence execution
    - Can be done in test code or via run-time switch
  - ◆ The sequencer will pick it up from the uvm\_config\_db, create the sequence object and call the start() method automatically

## **Explicit Sequence Execution**

```
class test_base extends uvm_test;
                                                               Construct
              // Other code not shown
              virtual task main phase(uvm phase phase);
                                                               sequence
                packet sequence seq;
                                                                object
                phase.raise objection(this);
                seq = packet_sequence::type_id::create("seq", this);
Raise and drop
                seq.randomize(); // optional
phase objection
                seq.start(env.agt.sqr);
                                                      Execute
                phase.drop_objection(this);
                                                      sequence
              endtask
            endclass
```

- Only do this in test!
  - Simple to implement but hard to control and reuse
- Must implement the phase method
- Must raise and drop phase objection in phase method
- Must call sequence's start() method and specify a sequencer

4-12

The raise\_objection() / drop\_objection() calls are to prevent the Run Time task phase that the sequence is being executed in from terminating before the sequence completes. Without these calls, when the sequence is executed in a Run Time task phase, that phase will execute but can terminate in 0 time. When the phase terminates, all child thread of that phase will be killed including all pending sequence executions.

Objection must be raised for that phase upon entry and dropped upon exit.

Objections are like students who raise their hand during lecture. Instructor cannot move on to next slide (phase) until all questions are answered (objections dropped).

```
There is an optional second argument to the objection method: phase.raise_objection(this, $sformatf("Starting %s", seq.get_type_name()));
```

```
When simulated with +UVM_OBJECTION_TRACE run-time switch will display: UVM_INFO @ 0.0s: main [OBJTN_TRC] Object uvm_test_top raised 1 objection(s) (Starting packet_sequence): count=1 total=1
```

Note on **+UVM\_OBJECTION\_TRACE**: this switch is implemented in Accellera UVM source code, but not documented in the IEEE UVM LRM.

# **Implicit Sequence Execution (1/2)**

- Populate uvm\_config\_db with sequence to be executed by the chosen sequencer in phase specified
  - Set in build\_phase
  - Can be done in environment class or test class
  - Can be overridden in higher layer structure, derived class or run-time switch
- Recommended Methodology
  - Requires more code in sequence class (coming up)



**starting\_phase** is the phase in which the sequencer executes the configured sequence. It is a handle to a **uvm\_phase** object.

```
Example of the set in test:
```

# Implicit Sequence Execution and Objection

In implicit sequence execution, no phase objections are raised or dropped in test

Cannot raise or drop phase objection for sequence execution in **build\_phase** 

- The sequence must manage objection!
  - Implementations in UVM-1.1 and UVM-1.2 are different!



Shown in the next few slides

4-15

This is sometimes called phase-aware sequence.

## **UVM-1.1 Sequence Phase Objection**

#### Where to raise and drop phase objection in sequence?

- A uvm\_phase (starting\_phase) is built-in to the uvm\_sequence base class
- Use this handle to raise phase objection in pre\_start()
- Then, drop phase objection in post\_start()

```
class packet_sequence extends uvm_sequence #(packet);
  virtual task pre_start();
  if ((get_parent_sequence() == null) && (starting_phase != null))
    starting_phase.raise_objection(this, "Starting");
  endtask
  virtual task post_start();
  if ((get_parent_sequence() == null) && (starting_phase != null))
    starting_phase.drop_objection(this, "Ending"));
  endtask
  virtual task body(); // Same as before
  endclass
    UVM-1.1 ONLY!
    Will not compile in
    UVM-1.2
```

4-16

The reason that one needs to guard for **starting\_phase** from being **null** is because sequences can be executed by the test writer either explicitly or implicitly.

In the implicit execution case, the sequencer will assign the **starting\_phase** handle to the correct phase object for you.

In the explicit execution case, this assignment does not happen. If you do not guard against the starting\_phase from being null, then your simulation will terminate at the starting\_phase.raise\_objection() line with an error message saying that starting\_phase is a null object.

You should write your sequences so that they can be executed either explicitly or implicitly.

In addition, you should also make sure that excessive raising and dropping of objection does not happen for nested sequences. The way to take care of this is to check whether or not the sequence has a parent. Only raise and drop objections if there are no parent.

# UVM-1.2 & IEEE UVM Sequence Phase Objection

#### Where to raise and drop phase objection in sequence?

• starting\_phase handle access has been deprecated

```
task packet_sequence::pre_start();
  if ((get_parent_sequence() == null) && (starting_phase != null))
    starting_phase.raise_objection(this, "Starting");
endtask
```

Compile error in UVM-1.2

- Replaced by get\_starting\_phase() method
  - But, you still need to implement pre\_start() and post\_start() methods
- A better way is to automate this with a new UVM-1.2 method called set\_automatic\_phase\_objection()
  - ◆ Argument of "1" turns it on, "0" turns it off

```
function packet_sequence::new(string name = "packet_sequence");
  super.new(name);
  set_automatic_phase_objection(1); // UVM-1.2 & IEEE UVM Only!
endfunction
```

#### Code That Can Work in UVM-1.1 and UVM-1.2

#### ■ Use UVM VERSION to be compile-able under either version

```
function packet_sequence::new(string name = "packet_sequence");
  super.new(name);
  `ifndef UVM_VERSION_1_1
                                                uvm pkg provides compile-
  set_automatic_phase_objection(1);
                                                time switches to let you figure
  `endif
                                                 out which version of UVM
endfunction
                                                   you are compiling for
`ifdef UVM_VERSION_1_1
task packet_sequence::pre_start();
  if ((get_parent_sequence() == null) && (starting_phase != null))
    starting phase.raise objection(this);
endtask
task packet_sequence::post_start();
  if ((get_parent_sequence() == null) && (starting_phase != null))
    starting_phase.drop_objection(this);
endtask
`endif
```

4-18

Or, you can use the migration scripts provided by the UVM committee to do the conversion. You can find this script in the /bin/uvm11-to-uvm12.pl of the Accellera UVM-1.2 source code directories.

There are no conversion scripts for migration to IEEE UVM.

### Lab 2: Generate Stimulus



# Implement transaction and sequence classes



## **Sequence with randc Transaction Property**

#### ■ `uvm\_do macro does not support randc behavior

# Implement discrete code :

```
virtual task body(); transaction rand_obj;
    `uvm_create(rand_obj);
    repeat(10) begin
    `uvm_create(req);
    start_item(req);
    rand_obj.randomize();
    req.copy(rand_obj);
    finish_item(req);
    end
endtask
Pass a copy of the
    object to driver
```

If you like macro, you can create your own macro:

```
(Only for sequence item classes. Additional code needed for sequence classes)
```

```
`define do_randc(rand_obj, req) \
    begin \
    `uvm_create(req); \
    start_item(req); \
    if(!rand_obj.randomize()) \
       `uvm_fatal("RAND_ERR", {"\n", rand_obj.sprint()}); \
    req.copy(rand_obj); \
    finish_item(req); \
    end
```

Then, the sequence code becomes:

```
virtual task body();
  transaction rand_obj;
  `uvm_create(rand_obj);
  repeat(10) begin
   `do_randc(rand_obj, req);
  end
endtask
```

# **Creating a Sequence of Related Items**

```
class packet_scenario extends sequence_base;
                                                                     handles[0]
  // macro and constructor not shown
                                                                                        sa:5
                                                                     handles[1]
  rand packet handles[]; int item_count = 10;
                                                                                         sa:6
                                                                     handles[2]
  constraint array_constraint {
                                                                     handles[3]
    foreach(handles[i]) {
                                                                                         sa:7
       (i > 0) \rightarrow handles[i].sa == handles[i-1].sa + 1;
                                                                     handles[4]
  } }
                                             Use array of rand sequence
  function void pre randomize();
                                                                                         sa·9
    super.pre_randomize();
                                             items to simplify defining
    handles = new[item count];
                                             relationship via constraint
    foreach(handles[i]) begin
       `uvm create(handles[i]); // create transaction objects
    end
  endfunction
  virtual task body();
    foreach (handles[i]) begin
       `uvm_send(handles[i]); // only executes start item() and finish item()
    end
  endtask
endclass
                                                                                        4-21
```

This example creates a set of packets with monotonically increasing sa values.

Not shown is the fact that the parent sequencer randomizes the sequence before it starts executing it. When that happens, the *packet* array *arr* is randomized using the constraint that the *sa* value must be larger than the one before it.

The **body()** method contains steps similar to **'uvm\_do**, but skips the randomize step. Instead, **body()** takes the already populated array of random packets and pass them to the driver.

### **Nested Sequences**

#### Sequences can be nested

```
class noise_sequence extends sequence_base; // other code
 virtual task body();
  class burst sequence extends sequence base; // other code
    virtual task body();
     class congested_sequence extends sequence_base; // other code
       virtual task body();
en
        class nested_sequence extends sequence_base;
          // utils macro and constructor not shown
  en
         noise_sequence
                             noise;
                             burst;
         burst_sequence
         congested_sequence congestion;
         virtual task body();
            `uvm do(noise);
                                      uvm do macro also
            `uvm_do(burst);
                                     applies to sequences
            `uvm_do(congestion);
         endtask
        endclass
```

A sequence can have subsequences. In this case, the *nested\_sequence* contains three other sequences that are executed sequentially. If you want them to run concurrently, put them inside a fork-join.

In UVM, the implementation of `uvm\_do macro for sequence calls the start() method with an additional flag. The following is the simplified code of `uvm\_do for sequence:

```
// *Equivalent code not actual code
`define uvm_do(UVM_SEQ) \
   `uvm_create(UVM_SEQ,) \
   UVM_SEQ.randomize(); \
   UVM_SEQ.start(get_sequencer(), this, .call_pre_post(0));
when set to 0, pre_ and
   post_body will not execute
```

The **pre\_/post\_body** of the subsequences do not execute. If you want the **pre\_/post\_body** of the subsequence to execute, then you need to make the following explicit calls:

Because of this problem, the recommendation is to avoid using **pre\_** and **post\_body** methods.

## **Implicit Sequence Execution Overrides**

#### Default test (test\_base) executes default sequence

#### Derived test can be override or turn it off

## **Implicit Sequence Execution at Phases**

#### Sequences be targeted for a chosen phase

class simple\_seq\_RST extends sequence\_base;

Typically done at the testcase level

endclass

4-24

4-24

For reusability, implicit sequence execution is the preferred implementation. The reason is that at higher level testbench code, one can chose to override what's configured at the lower layer.

However, if there are synchronization needing to be done among different sequences in different sequencers in the same phase, the synchronization code could get very complicated. For synchronization purposes, one may want to consider executing sequences explicitly at the test level where the order of execution is up to the implementer of the test.

# **Unit Objectives Review**

#### You should now be able to:

- Build stimulus generator class by inheriting from uvm\_sequence
- Execute sequence explicitly and implicitly



# **Appendix**

# **Sequence Priority/Weight**

Sequencer-Driver Response Port
Out-Of-Order Sequencer-Driver Port

# **Sequence Priority/Weight**

#### Sequences can be assigned priority/weight

```
class nested_sequence extends sequence_base;
  // utils macro and other code not shown
                                                            Must set arbitration
                                                    (Defaults to UVM SEQ ARB FIFO)
 virtual task bodv();
    uvm_sequencer_base sqr = get_sequencer();
    sgr.set arbitration(UVM SEQ ARB STRICT FIFO
      `uvm_do_pri(noise, 1000);
                                          See note for IEEE definition
      `uvm_do_pri(burst, 50);
      `uvm_do(congestion);
    join
  endtask
            Defaults to priority/weight of 100
endclass
             Higher value has higher priority
```

```
UVM_SEQ_ARB_FIFO Requests are granted in FIFO order (default)

UVM_SEQ_ARB_WEIGHTED Requests are granted randomly by weight

UVM_SEQ_ARB_RANDOM Requests are granted randomly

UVM_SEQ_ARB_STRICT_FIFO Requests at highest priority granted in fifo order

UVM_SEQ_ARB_STRICT_RANDOM Requests at highest priority granted randomly

UVM_SEQ_ARB_USER Arbitration is delegated to the user-defined function, user_priority_arbitration()
```

4-27

In IEEE UVM, the priority value is embedded in `uvm\_do macro: `uvm\_do(SEQ\_OR\_ITEM, SEQR=get\_sequencer(), **PRIORITY=-1**, CONSTRAINTS={})

Caution for implementing user arbitration:



Existing Accellera implementation:

virtual function **integer** uvm sequencer base::user priority arbitration(integer avail sequences[\$]);

#### IEEE UVM spec:

virtual function int uvm sequencer base::user priority arbitration(integer avail sequences[\$]);

Once Accellera implements the IEEE definition, you may need to go back and update your code.

When the sequencer arbitration mode is set to UVM\_SEQ\_ARB\_USER (via the set\_arbitration method), the sequencer will call this function each time that it needs to arbitrate among sequences.

Derived sequencers may override this method to perform a custom arbitration policy. The override must return one of the entries from the avail\_sequences queue, which are indexes into an internal queue, arb\_sequence\_q.

The default implementation behaves like UVM\_SEQ\_ARB\_FIFO, which returns the entry at avail\_sequences[0].

# **Appendix**

**Sequence Priority/Weight** 

# **Sequencer-Driver Response Port**

**Out-Of-Order Sequencer-Driver Port** 



Note that the driver picks up req but sends back rsp.

# **Appendix**

**Sequence Priority/Weight** 

**Sequencer-Driver Response Port** 

**Out-Of-Order Sequencer-Driver Port** 

# **Sequence with Out-Of-Order Response (1/2)**

```
class packet_sequence extends packet_sequence_base;
 packet pkt_req[int];
 packet rand_obj = packet::type_id::create("rand_obj");
  task body();
    repeat(item_count) begin
      wait(pkt_req.size() < 5); < Throttle traffic
      `uvm_create(req);
      start_item(req);
                                           Stores what the driver is
      if (!rand_obj.randomize()) ...;
                                                operating on
      req.copy(rand_obj);
      finish_item(req);
      pkt_req[req.get_transaction_id()] = req;
      fork
                                             Wait for sepecific
        packet in_driver = req;
                                            transaction response
        process_rsp(in_driver); =
      join_none // see next slide
    wait(pkt_req.size() == 0);
                                        Block until array is empty
  endtask
endclass
```

# **Sequence with Out-Of-Order Response (2/2)**

```
virtual task process_rsp(packet in_driver);
    packet from_driver;
    get_response(from_driver, in_driver.get_transaction_id());
    // process response
    pkt_req.delete(from_driver.get_transaction_id());
    endtask
endclass
    Remove response from
    in-operation array
```

# **Out-Of-Order Driver (1/2)**

- Need a queue to store transactions
- Implement threads to get and execute transactions
- User need to disable auto recording and manually record the transactions

```
class driver extends uvm_driver#(packet); // other code not shown
 packet pkt_q[$];
  virtual task run_phase(uvm_phase phase);
    `ifndef UVM_VERSION_1_1
      seq_item_port.disable_auto_item_recording(); // UVM-1.2 & IEEE <</pre>
                                                                                  Disable auto
                                                                                   recording
    // All versions can use +UVM_DISABLE_AUTO_ITEM_RECORDING option
    fork
      get_item();
                                               Call thread to get
      execute item();
                                                 transaction
    join
  endtask
                                               Call thread to execute
 // see next slide for method implementation
                                                   transaction
                                                                                        4-33
```

# **Out-Of-Order Driver (2/2)**

```
virtual task get_item()
  forever begin
                                               Get transaction
    seq_item_port.get_next_item(req);
                                               // transaction accepted
    accept_tr(req);
    pkt_q.push_back(req); -
                                        Store transaction in queue
    seq_item_port.item_done();
  end
endtask
virtual task execute_item();
  forever begin
    int index;
                                           Wait for transaction to process
    wait (pkt_q.size() != 0); -
    index = $urandom_range(pkt_q.size()-1);
    begin_tr(pkt_q[index]);
                                               // transaction recording starts
    // process transaction code left off
    seq\_item\_port.put\_response(pkt\_q[index]); // indicate tranaction completed
    end_tr(pkt_q[index]);
                                               // transaction recording ends
    pkt_q.delete(index);
                               Indicate which transaction has
  end
                                  completed processing
endtask
                                                                                      4-34
```

# Agenda 5 UVM Configuration & Factory 6 UVM Component Communication 7 UVM Scoreboard & Coverage 8 UVM Callback

# **Unit Objectives**



After completing this unit, you should be able to:

- Describe component logical hierarchy
- Use logical hierarchy to get/set component configuration fields
- Use factory to create test replaceable transaction and components

# **UVM Component Base Class Structure**

## ■ Behavioral base class is uvm\_component

- · Has logical parent-child relationship
  - Used for phasing control, configuration and factory override



build
connect
end\_of\_elaboration
start\_of\_simulation
run\*
extract
check
report
final

# **Component Parent-Child Relationships**

### Logical relationship is established at creation of component object

```
class driver extends uvm driver #(packet); // utils macro
               function new(string name, uvm_component parent);
                 super.new(name, parent);
               endfunction
                                             Pass parent in via constructor
               . . . ;
                                                 (components only)
             endclass
             class agent extends uvm_agent; // utils macro
               typedef uvm sequencer #(packet) sequencer;
               sequencer sqr; driver drv;
               function new(string name, uvm_component parent); ...;
               function void build phase(...); super.build phase(...);
                 sqr = sequencer::type_id::create("sqr", this);
                 drv = driver::type id::create("drv", this);
agt
               endfunction
             endclass
                                            Establish logical hierarchy
    drv
             agent agt = agent::type_id::create("agt", this);
```

The most common reason to create a logical hierarchy tree is so the test can find and change the functionality of a component. For example, a test can call uvm\_config\_db#() and use a relative hierarchical path to specify the component path. The hierarchy tree can also be used to change factory patterns.

Component parent-child relationship also establishes the function phase execution order.

If the parent argument is not set (blank), the parent argument will default to null and cause the component to be at the top of the UVM component structure. This happens when uvm\_root creates the test objection from the +UVM\_TESTNAME runtime switch. User code should not set null as the parent handle. User code should always populate the parent argument with "this".

5-4

sqr

#### **Display & Querying** Rich set of methods for query & display agt.**print**(); Display properties string str = drv.get name(); Get logical name string str = drv.get full name(); Get hierarchical name Logical name uvm\_component comp; Find one comp = uvm\_root::get().find("\*.sqr"); component via Can use wildcard logical name \* - match anything (including ".") + – one or more character (including ".") ? – match one character uvm component comps[\$]; Find all matching uvm\_root::get().find\_all("\*.drv?", comps); components foreach (comps[i]) begin

Here are a few simple examples of regular expression:

```
top\..* all of the scopes whose top-level component is top top\.env\..*\.monitor all of the scopes in env that end in monitor; i.e. all the monitors two levels down from env all of the scopes that end in monitor i.e. all the monitors (assuming all monitors are named "monitor") top\.u[1-5]\.* all of the scopes named u1, u2, u3, u4 or u5 and their subscopes.
```

comps[i].print();

A simpler version for regular expressions is globs. A glob only has three metacharacters: \*, +, and ?. Range is not supported. The following table shows glob metacharacters.

```
char meaning regular expression equivalent

* 0 or more characters .*

+ 1 or more characters .+

? exactly one character .
```

end

Three of above examples can be written as globs. Last one cannot (range is not supported in glob).

```
regular expression glob equivalent
top\..* top.*
top\env\..*\.monitor top.env.*.monitor
.*\.monitor *.monitor
```

The resource database supports both regular expression and glob syntax. Regular expressions are identified as such when they surrounded by '\' characters. All others are treated as glob expressions.

## **Query Hierarchy Relationship**

## ■ Easy to get handle to object parent/children

```
Get handle to
                uvm_component comp;
   parent
                comp = this.get_parent();
   Finding
                                        Logical name
   object via
                uvm_component comp;
 logical name
                comp = vip.get_child("sqr");
                int num_ch = vip.get_num_children();
   Determine
   number of
   children
                  string name;
                  uvm component child;
Iterate through
                  if (vip.get_first_child(name)) do begin
   children
                    child = vip.get_child(name);
                    child.print();
                  end while (vip.get_next_child(name));
```

UVM maintains a tree showing the hierarchy between parents and children. Remember, this tree is the hierarchy of the testbench, and not an OOP inheritance relationship. The methods on this slide allow your testbench to become self-aware and explore the components' connections.

## **Use Logical Hierarchy in Configuration** ■ Mechanism for configuring object properties Object context in which the setter resides Tag to set value uvm\_config\_db#(type)::set(context, inst\_name, field, value) Value to set Data type Hierarchical instance name in context Object context in which Data type the target resides (Must match set) Tag to get value uvm\_config\_db#(type)::get(context, inst\_name, field, var) Variable to store value Hierarchical instance name unchanged if not set in context 5-7

uvm\_config\_db#()::get() method returns a 1 if there is a matching set. If matched, the var field will be updated with the set value. If no match, the return value is 0 and the var field is unmodified.

uvm config db#()::set() method returns a void.

#### **Component Configuration Example** Agent component field configuration Environment should target agent Configure agents in • Agent then configures its child components build phase class router\_env extends uvm\_env; // utils macro and constructor not shown Set configuration virtual function void build\_phase(uvm\_phase phase); targeting agent super.build phase(phase); uvm\_config\_db #(int)::set(this, "i\_agt[10]", "port\_id", 10); class agent extends uvm agent; endc // constructor not shown int port id = -1; // default value `uvm\_component\_utils\_begin(agent) Please see note `uvm field int(port id, UVM ALL ON) `uvm\_component\_utils\_end Retrieve configuration in agent virtual function void build phase(...); ... uvm config db #(int)::get(this, "", "port id", port id); uvm\_config\_db #(int)::set(this, "\*", "port\_id", port\_id); endfunction Then, set children component configuration endclass 5-8

When `uvm\_field\_\* is used for processing members of the component class, an automatic retrieval of the field is executed in the uvm\_component base class when super.build\_phase(phase) is executed.

So, in the code above, the retrieval of the port\_id from configuration database will be redundantly executed twice. This can lead to a hit in simulation performance.

For uvm-1.1 and uvm-1.2, the solution is not to retrieve the field from the configuration database explicitly (meaning do not call uvm\_config\_db#(...)::get(...)). Instead, let super.build\_phase(phase) do the work for you.

When you do this, you may still get a performance hit. The reason is that super.build\_phase(phase) will attempt to retrieve all fields listed with the 'uvm field macro whether you need (want) it or not.

In IEEE UVM, this is solve with a new flag call UVM\_NOSET in the macro. (Not yet implemented) example:

```
`uvm_component_utils_begin(agent)
  `uvm_field_int(port_id, UVM_ALL_ON | UVM_NOSET)
`uvm_component_utils_end
```

# **UVM Resource**

- uvm\_config\_db targets instances of objects
- For global configuration, use uvm\_resource\_db

```
Target scope | Content of resource |

uvm_resource_db#(d_type)::set("scope", "name", value, [accessor]);

Data type | Referencing name | Object making call (for debugging)
```

- Retrieval of the resources can be done in two ways
  - Read by name
  - Read by type

Variable of data type

Variable of data type

# **Manage DUT Interface Configuration**

■ In program/module, use uvm\_resource\_db::set()

uvm\_resource\_db is used instead of uvm\_config\_db to insulate
program/module code from test hierarchy changes.

# **Test Configures Agents with Interfaces**

- In test, use uvm\_resource\_db::read\_by\_type() to retrieve interface
- Use uvm\_config\_db::set() to configure targeted agents

# **Configuring Component's Interface (1/2)**

#### ■ In driver/monitor

- Call uvm\_config\_db#()::get() in build\_phase
- Check for correctness in end\_of\_elaboration\_phase

```
class driver extends uvm_driver#(packet); // other code not shown
  virtual router_io vif;

virtual function void build_phase(uvm_phase phase);
  super.build_phase(phase);
  uvm_config_db#(virtual router_io)::get(this,"","vif",vif))
  endfunction

virtual function void end_of_elaboration_phase(uvm_phase phase);
  super.end_of_elaboration_phase(phase);
  if (vif == null) begin
    `uvm_fatal("CFGERR", "Driver DUT interface not set");
  end
  endfunction
endclass
```

# **Configuring Component's Interface (2/2)**

#### ■ In agent

- In build\_phase
  - Call uvm\_config\_db#()::get() to retrieve interface
  - ◆ Call uvm\_config\_db#()::set() to set interface for children of agent

```
class input_agent extends uvm_agent; // other code not shown
  virtual router_io vif;
  virtual function void build_phase(uvm_phase phase);
    super.build_phase(phase);
    uvm_config_db#(virtual router_io)::get(this, "", "vif", vif);
    uvm_config_db#(virtual router_io)::set(this, "*", "vif", vif);
    endfunction
endclass
```

5-13

It is not absolutely necessary to check for correctness of the configuration at the agent level if the agent is not using the configuration.

An alternative that you may see some people do in the agent class is to bypass the uvm\_config\_db when setting up the configuration of the children components. Instead, they would assign the configuration directly as shown below. They do this for two reason: easier to debug and by-passing uvm\_config\_db improves performance. If you do this, make sure you check for the correctness of the configuration in the agent class!

```
class input_agent extends uvm_agent; // other code not shown
    driver drv; packet_sequencer sqr; monitor mon;
    virtual router_io vif;
    virtual function void build_phase(uvm_phase phase);
        super.build_phase(phase);
        // construction of children components not shown
        uvm_config_db#(virtual router_io)::get(this, "", "vif", vif);
        // uvm_config_db#(virtual router_io)::set(this, "*", "vif", vif);
        drv.vif = vif;
        mon.vif = vif;
        endfunction
endclass
```

# **Additional Needs: Manage Test Variations**

- Tests need to introduce class variations, e.g.
  - Adding constraints
  - Modify the way data is sent by the driver
- Variation can be instance based or global
- Control object construction for all or specific instances of a class
- Create generic functionality
  - Deferring exact object creation to runtime

Solution : Built-in UVM Factory

## **Test Requirements: Transaction**

■ How to manufacture transaction instances with additional information without modifying the original source file?

```
class monitor extends uvm_monitor;
                         virtual task run_phase(uvm_phase phase);
                           forever begin
        Type of object
                            > packet pkt;
                                                          Poor coding style
      determines memory
                             pkt = new("pkt");
                                                        No way of overriding
       allocated for the
                             get_packet(pkt);
                                                        the transaction object
           instance
                           end
                                                         with a derived type
                         endtask
                       endclass
Impossible to add new
                       class bad packet extends packet; ...;
 members or modify
                         bit bad;
   constraint later
                         virtual function int compute_crc();
                       endclass
```

For example, to add a serial number (as shown) or modify the constraints, or inject errors, or create a stream of objects that have additional fields used to help in the scoreboarding. If these objects are created by a complex monitor or Verification IP, you do not want (or simply cannot) to modify the source code, especially to add functionality required by a single test.

# **Test Requirements: Components**

■ How to manufacture component instances with additional information without modifying the original source file?

```
class input_agent extends uvm_agent;
  packet_sequencer sqr;
  driver drv;
  virtual function void build_phase(uvm_phase phase);
    super.build_phase(phase);
                                    No way of modifying
    sqr = new("sqr", this);
    drv = new("drv", this); <</pre>
                                   the component behavior
  endfunction
endclass
             class NewDriver extends driver;
               virtual task run_phase(uvm_phase phase);
                  if (dut.vif.done == 1) <
                                              Impossible to change
                                                behavior for test
               endtask
             endclass
```

## **Factories in UVM**

## Implementation flow

- **■** Factory instrumentation/registration
  - `uvm\_object\_utils(Type)
  - `uvm\_component\_utils(Type)

Macro creates a proxy class (called type\_id) to represent the object/component <a href="mailto:and">and</a> registers an instance of the proxy class in uvm\_factory

- Construct object using static proxy class method
  - ClassName obj = ClassName::type\_id::create(...);
- **Class overrides**

Use proxy class to create object

• set\_type\_override\_by\_type(...);

• set\_inst\_override\_by\_type(...);

Created objects can now be overridden with a new implementation

# **Transaction Factory**

■ Construct transaction object via create() method

```
An instance of proxy class is registered in uvm_factory
class packet extends uvm_sequency
  rand bit[3:0] sa, da;
  `uvm_object_utils_begin(packet)
    `uvm_field_int(sa, UVM_ALL_ON)
              class monitor extends uvm monitor;
endclass
                task run_phase(uvm_phase phase);
                  forever begin
                    packet pkt;
                    pkt = packet::type_id::create("pkt");
                  end
                              Use proxy's create() method
                endtask
                               to construct transaction object
              endclass
```

**Required!** Macro defines a proxy class called type\_id

The macro **uvm\_object\_utils** creates a parameterized uvm\_object\_registry class typed to *packet*. This class has the function create() that returns the parameter type, or *packet* in the example above.

## **UVM Factory Transaction Creation** class packet extends uvm\_sequence\_item; packet.sv rand bit[3:0] sa, da; uvm\_object\_utils\_begin(packet) macro expansion endclass class packe extends uvm sequence item; typedef uvm\_object\_registry #(packet, "packet") type\_id; endclass proxy representing packet class in factory Use proxy to construct desired object packet pkt; pkt = packet::type\_id::create("pkt"); Any overrides of class packet? bad packet pkt = new("pkt"); $|\mathbf{N}|$ Object construct is the new class type packet pkt = new("pkt"); Object is original class type if no override 5-19

How does the UVM factory creation system work?

```
When you declare a transaction, the macro uvm_object_utils[_begin](T) expands into: typedef uvm_object_registry #(T, "T") type_id;
```

Defined within the uvm\_object\_registry class is a static create method: static function T create (string name="", uvm\_component parent=null, string contxt="");

The name string is the matching tag used in search when set\_\*() method is called. The second argument should be the parent component handle where the transaction resides. The parent handle then establishes the context in which the matching of the tag field takes place. Alternatively, the third argument can be use to establish the context for the search to match.

At execution, the **create()** method looks to see if there are any overrides of the class. If there is a matching override, construct an object of that override type, and return the handle. If there are no overrides, construct an object of the default type, ie. *packet*.

Overrides are created with **set\_type\_override\_by\_type()** or **set\_inst\_override\_by\_type()**, as shown in the next slide.

## **Component Factory**

## ■ Construct object via create() using factory class

Similar to transaction creation

```
class driver extends uvm_driver #(packet);
  `uvm_component_utils(driver)_
                                    Required! Macro defines a proxy class called type_id
                                   An instance of proxy class is registered in uvm_factory
endclass
     class router env extends uvm env;
       `uvm_component_utils(router_env)
       driver drv;
                                       Parent component handle required!
       function void build_phase(uvm_phase phase);
         super.build_phase(phase);
         drv = driver::type_id::create("drv", this);
       endfunction
                                 Use create() method of proxy
     endclass
                                class to construct component object
                                                                                  5-20
```

The macro uvm\_component\_utils instantiates the class uvm component registry, with the parameter driver. This class has the function create() that returns the parameter type, or driver in the example above.

In uvm component registry::create(), the second argument, parent, is required and is usually this.

# 

The component creation is almost identical to the transaction.

```
When you declare a component, the macro uvm_component_utils(T) expands into: typedef uvm_component_registry #(T, "T") type_id;
```

Defined within the uvm\_component\_registry class is a static create method: static function T create (string name="", uvm\_component parent=null, string context="");

The name string is the matching tag used in search when set\_\*() method is called. The second argument should be the parent component handle where the transaction resides. The parent handle then establishes the context in which the matching of the tag field takes place. Alternatively, the third argument can be use to establish the context for the search to match.

At execution, the **create()** method looks to see if there are any overrides of the class. If there is a matching override, construct an object of that override type, and return the handle. If there are no override, construct an object of the dedfault type, ie. **driver**.

## **Override in Test**

## ■ User can chose type of override

- set\_inst\_override\_by\_type()
- set\_type\_override\_by\_type()

## **Command-Line Override**

## ■ User can override factory objects at command line

• Objects must be constructed with the factory class\_name::type\_id::create(...) method

```
+uvm_set_type_override=<req_type>,<override_type>
+uvm_set_inst_override=<req_type>,<override_type>,<inst_path>
```

#### ■ Works like the test class overrides

- set\_type\_override()
- set\_inst\_override()

## **■ Example:**

```
+uvm_set_type_override=driver,newDriver
+uvm_set_inst_override=packet,bad_packet,uvm_test_top.env.agt.sqr.seq
```

No space character!

# **Visually Inspect Factory Overrides (1/2)**

- You should always check the overrides with
  - uvm\_factory::get().print()
- Instance overrides are under Instance Overrides
- Global type overrides are under Type Overrides

```
Instance Overrides:

Requested Type Override Path Override Type

packet uvm_test_top.env.agt.sqr.seq bad_packet

Type Overrides:

Requested Type Override Type

newDriver
```

```
function void start_of_simulation_phase(uvm_phase phase);
   uvm_factory::get().print();
endfunction
```

# **Visually Inspect Factory Overrides (2/2)**

#### You should also check the structural overrides with

• uvm\_root::get().print\_topology(...)

```
UVM_INFO @ 64250.0ns: reporter [UVMTOP] UVM testbench topology:
uvm_test_top: (test_base@510) {
 env: (router_env@517) {
   i_agt: (input_agent@529) {
                                                   Make sure new class
      drv: (newDriver@666) { -
                                                     type is applied
        rsp_port: (uvm_analysis_port@681) {
          recording_detail: UVM_FULL
        sqr_pull_port: (uvm_seq_item_pull_port@673) {
          recording_detail: UVM_FULL
                                                               Can select
                                                              printer policy
function void start of simulation phase(uvm phase phase);
 uvm_factory::get().print();
 uvm_root::get().print_topology(uvm_default_tree_printer);
endfunction
                                                                            5-25
```

# **Parameterized Component Class**

### ■ Parameterized component requires a different macro

◆ `uvm\_component\_param\_utils(cname)

```
class my_driver #(width=8) extends uvm_driver #(packet);
  typedef my_driver#(width) this_type;
  `uvm_component_param_utils(this_type)
  const static string type_name = $sformatf("my_driver#(%0d)", width);
  virtual function string get_type_name();
   return type_name;
  endfunction // other code not shown
```

#### Creation of object requires parameter

```
class my_agent extends uvm_agent;
  typedef my_driver#() my_driver_t;
  my_driver_t drv;
  function void build_phase(uvm_phase phase);
    super.build_phase(phase);
    drv = my_driver_t::type_id::create("drv", this);
  endfunction
endclass
```

# **Unit Objectives Review**

### You should now be able to:

- Describe component logical hierarchy
- Use logical hierarchy to get/set component configuration fields
- Use factory to create test replaceable transaction and components



# **Appendix**

## **Run-time Switch Configuration**

**Sequence Configuration** 

**Array Configuration** 

**Enum Configuration** 

**Configuration Debugging** 

**Disabling Auto Field Configuration** 

# **Run-time Configuration Switch**

- Issue with uvm\_config\_db
  - Run-time switch +uvm\_set\_config\_int only works if the get data type is specified as uvm\_bitstream\_t

```
uvm_config_db#(uvm_bitstream_t)::get(this, "", "port_id", port_id);
uvm_config_db#(int)::get(this,"","port_id",port_id); // Unsupported by +uvm_set_config_int switch!
```

• The way around this is to wrap your integral data type around the uvm\_bitstream\_t data type as follows:

5-29

#### Caution with this strategy:

Because there are now two ways to configure the field, one must be very careful about how to use either approach.

The recommendation is to reserve the use of uvm\_config\_db#(uvm\_bitstream\_t) only for runtime switch configuration. <u>Do not</u> use uvm\_config\_db#(uvm\_bitstream\_t)::set(...) within test classes!

In test classes, only use the actual data type (uvm\_config\_db#(int)::set(...)) for setting the configuration field.

# Retrieve int Configuration Field via User Macro

## ■ Instead of manually typing:

```
if (!uvm_config_db#(uvm_bitstream_t)::get(this, "", "port_id", port_id)) begin
  uvm_config_db#(int)::get(this, "", "port_id", port_id);
end
```

■ One can create a marco to do majority of the call:

```
`define config_db_int_get(field_hash, field_name=field_hash) \
if (!uvm_config_db#(uvm_bitstream_t)::get(this, "", field_hash, field_name)) begin \
   uvm_config_db#(int)::get(this, "", field_hash, field_name); \
end
```

#### ■ The call would then be:

`config\_db\_int\_get(port\_id)

# **Appendix**

**Run-time Switch Configuration** 

## **Sequence Configuration**

**Array Configuration** 

**Enum Configuration** 

**Configuration Debugging** 

**Disabling Auto Field Configuration** 

# **Configuring Sequences (Instance-Based)**

#### Set in test

## ■ Retrieve configuration field through get\_full\_name()

```
class packet_sequence extends sequence_base; // other code not shown
  int count = 10;
  virtual task pre_start();
  super.pre_start();
  if (!uvm_config_db#(uvm_bitstream_t)::get(null, this.get_full_name(), "count", count))
    uvm_config_db#(int)::get(null, this.get_full_name(), "count", count);
  endtask
endclass
Full path to sequence object
```

5-32

```
The following will not compile.

uvm_config_db#(int)::get(this, "", "item_count", item_count);
```

The reason is that the first argument of the get() method must be a uvm\_component (or its derived) handle.

# **Configuring Sequences (Class-Based)**

#### ■ Set in test

### ■ Reference configuration field through get\_type\_name()

```
class packet_sequence extends sequence_base; // other code not shown
  int count = 10;
  function new(string name = "packet_sequence");
  virtual task pre_start();
    super.pre_start();
    if (!uvm_config_db#(uvm_bitstream_t)::get(get_sequencer(), this.get_type_name(), "count", count))
        uvm_config_db#(int)::get(get_sequencer(), this.get_type_name(), "count", count);
    endtask
    endclass
    Sequencer path

Recommended
```

# **Configuring Sequences (Sequencer-Based)**

#### ■ Set in test

### ■ Reference configuration field through get\_sequencer()

```
class packet_sequence extends sequence_base; // macros not shown
  int count = 10;
  virtual task pre_start();
   super.pre_start();
   if (!uvm_config_db#(uvm_stream_t)::get(this.get_sequencer(), "", "count", count))
      uvm_config_db#(int)::get(this.get_sequencer(), "", "count", count);
   endtask
endclass
Sequencer path

Empty string
```

# **Configuring Sequences (Agent-Based)**

#### ■ Set in test

## ■ Retrieve agent configuration field through sequencer

```
class packet_sequence extends sequence_base; // other code not shown
  int port_id;
  virtual task pre_start();
   uvm_sequencer_base my_sqr = get_sequencer();
   super.pre_start();
  if (!uvm_config_db#(uvm_bitstream_t)::get(my_sqr.get_parent(), "", "port_id",port_id))
        uvm_config_db#(int)::get(my_sqr.get_parent(), "", "port_id",port_id);
  endtask
endclass
Full path to agent

Agent configuration field
```

# **Appendix**

Run-time Switch Configuration
Sequence Configuration

## **Array Configuration**

**Enum Configuration** 

**Configuration Debugging** 

**Disabling Auto Field Configuration** 

# **Configuring Array Members**

### ■ The following does not compile

### ■ The following works but not suitable if width changes

# **Configuring Array**

Create a user array data type

```
typedef bit bit_array_t []; Can be any array type, can be any size
```

Use user created data type to configure arrays

# **Appendix**

Run-time Switch Configuration
Sequence Configuration
Array Configuration

#### **Enum Configuration**

Configuration Debugging
Disabling Auto Field Configuration

# Configure enum Field via string

■ New class: uvm\_enum\_wrapper



• Converts string to enum

```
class uvm_enum_wrapper#(type T=uvm_active_passive_enum);
  static function bit from_name(string name, ref T value);
endclass
```

■ Component field can be an enum variable and configured as a string

```
class my_component extends uvm_component; // other coder left off
  typedef enum {BASIC, INTERMEDIATE, ADVANCED} mode_e;
  typedef uvm_enum_wrapper#(mode_e) enum_wrapper_t;
  string mode_string; mode_e mode;
  virtual function void build_phase(uvm_phase phase);
    super.build_phase(phase);
    uvm_config_db#(string)::get(this, "", "mode", mode_string);
    enum_wrapper_t::from_name(mode_string, mode);
  endfunction
endclass
    simv +uvm_set_config_string=*,mode,ADVANCED
```

# **Appendix**

Run-time Switch Configuration
Sequence Configuration
Array Configuration

**Enum Configuration** 

**Configuration Debugging** 

**Disabling Auto Field Configuration** 

# **UVM DVE Configuration Debugging**

■ Run interactive simulation to the point where configuration failed



Select Resource and choose what you want to see



# **UVM Verdi Configuration Debugging**

■ Run interactive simulation to the point where configuration failed Then click and select UVM -> Resource/Config View



■ In the Resource View window, click on Attributes and set the Value that you want to use as filter to choose what you want to see



# **Appendix**

**Run-time Switch Configuration** 

**Sequence Configuration** 

**Array Configuration** 

**Enum Configuration** 

**Configuration Debugging** 

**Disabling Auto Field Configuration** 

# **UVM Field Macro Auto Configuration Issues**

```
class packet extends uvm_sequence_item;
  rand bit [47:0] data;
  `uvm_object_utils_begin(packet)
    `uvm_field_int(data, UVM_ALL_ON)
  `uvm_object_utils_end
endclass

class driver extends uvm_driver#(packet);
  int port_id;
  virtual router_io vif;
  `uvm_component_utils_begin(driver)
    `uvm_field_int(port_id, UVM_ALL_ON)
  `uvm_component_utils_end
endclass
```

- uvm\_field\_\* issue:
   Inconsistent behavior
  - ◆ Automatically retrieves field from uvm\_config\_db in component classes
    - ◆ Does NOT retrieve field from uvm\_config\_db in non-component classes
  - Performance hit in component classes
    - uvm\_config\_db#(...)::get(...) is executed for all fields even if retrieval is not wanted (can lead to performance hit)

# Disabling Auto Configuration Retrieval: UVM-1.1 & 1.2

- Automatic uvm\_config\_db retrieval can be disabled by overriding the apply\_config\_settings() method
  - Leave out super.apply\_config\_settings() call



- · Generally not a good idea
  - Loose all other needed behavior of base class implementation of apply\_config\_settings() method

```
class driver extends uvm_driver#(packet);
  int port_id;
  virtual router_io vif;
  `uvm_component_utils_begin(driver)
    `uvm_field_int(port_id, UVM_ALL_ON)
  `uvm_component_utils_end
  virtual function void apply_config_settings(bit verbose=0);
  endfunction
endclass
    Do not call super.apply_config_settings()!
```

# **Disabling Auto Configuration Retrieval: IEEE UVM (1/2)**

- Automatic uvm\_config\_db retrieval can be disabled by overriding the use\_automatic\_config method
  - Does not affect other base class apply\_config\_settings() implementation





Called by apply\_config\_settings() return value of 0 disables auto retrieval of configuration database

# Disabling Auto Configuration Retrieval: IEEE UVM (2/2)

- One can selectively disabled auto retrieval in `uvm\_field macro
  - UVM\_NOSET
    - ◆ The field will not participate in the apply\_config\_settings operation

```
class driver extends uvm_driver#(packet);
  int port_id;
  virtual router_io vif;
  `uvm_component_utils_begin(driver)
    `uvm_field_int(port_id, UVM_ALL_ON | UVM_NOSET)
  `uvm_component_utils_end
endclass
```



# Agenda 5 UVM Configuration & Factory 6 UVM Component Communication 7 UVM Scoreboard & Coverage 8 UVM Callback

# **Unit Objectives**



After completing this unit, you should be able to:

Describe and implement TLM port/socket for communication between components

# **Component Communication: Overview**

- Transaction exchanges between verification environment components
  - Sequencer → Driver
  - Monitor → Collectors (Scoreboard, Coverage)



# **Component Communication: Method Based**

Component can embed method for communication

```
class Consumer extends uvm_component;
   ...
  virtual task put(transaction tr);
endclass
```

- But, the communication method should not be called through the component object's handle
  - Code becomes too inflexible for testbench structure
    - In example below, Producer is stuck with communicating with only a specific Consumer type





6-4

In the example at the bottom of the slide, because the Producer class uses a handle of type Consumer, it is restricted to communicating with just that type of object.

Another issue is that in a random configuration, there might not be a consumer object there to receive the transaction. So the producer will get a null object error.



The TLM object provides a level of indirection between the producer and consumer so that they can be decoupled.

The Producer only knows about the generic TLM port, not the consumer object. The Consumer just needs to provide a put() method.

The connections between the components are established at the parent level.



Now your components are independent of each other and thus can be reused more easily.

# Communication in UVM: TLM 1.0, 2.0 TLM Classes uvm\_\*\_export uvm\_\*\_imp uvm\_\*\_port uvm\_\*\_fifo uvm\_\*\_socket simple\_env simple\_sequence simple\_item simple\_driver



Four types of One-to-One classes:

#### \*\_port

Used in component which calls the interface method (e.g. put producer, get consumer etc.)

#### \* imp

Used in component where the interface method is implemented (e.g. put\_consumer, get\_producer etc.)

#### \* export

Used as a pass-through port in components to connect port to implementation ports (on later slide)

#### \* fifo (on later slide)

Used to connect port to port (e.g. fifo)

Has built-in buffer

The put/get/fifo TLM ports requires that a producer is connected to a consumer.

With analysis port, a producer can be connected to any number of subscribers including 0 (no subscriber).

#### **Push Mode** class producer extends uvm\_component; ... put producer put consumer uvm\_blocking\_put\_port #(packet) put\_port; implements put() calls port.put() function void build phase(uvm phase phase); ... put\_port = new("put\_port", this); endfunction virtual task initiate\_tr(); ... put\_port.put(tr); endtask class consumer extends uvm\_component; ... endclass uvm\_blocking\_put\_imp #(packet, consumer) put\_export; function void build\_phase(uvm\_phase phase); ... put\_export = new("put\_export", this); endfunction virtual task put(packet tr); process\_tr(tr); endtask class environment extends uvm\_env; producer p; consumer c; ... endclass virtual function void connect\_phase(uvm\_phase phase); ... p.put\_port.connect(c.put\_export); // connection required! endfunction

In the PUSH mode, the producer send transaction without request from consumer.

Two common names for TLM port handles

#### \* port:

TLM handle with this suffix designates the parent component as the component which calls the interface method

(typically in Run-Time phases)

endclass

This suffix is applied to TLM ports of \* port type

#### \* export

TLM handle with this suffix designates the parent component with the responsibility of exporting the interface method (i.e. must implement interface method) for external use

This suffix is applied to TLM ports of \*\_imp or \*\_export type

#### **Pull Mode** class producer extends uvm\_component; ... uvm\_blocking\_get\_imp #(packet, producer) get\_export; function void build\_phase(uvm\_phase phase); ... get\_export = new("get\_export", this); get producer get consumer port endfunction implements get() calls port.get() virtual task get(output packet tr); tr = packet::type\_id::create("tr", this); ... endtask class consumer extends uvm\_component; ... endclass uvm\_blocking\_get\_port #(packet) get\_port; function void build\_phase(uvm\_phase phase); ... get\_port = new("get\_port", this); endfunction virtual task retrieve\_tr(); ... get\_port.get(tr); endtask class environment extends uvm\_env; ... endclass producer p; consumer c; virtual function void connect\_phase(uvm\_phase phase); c.get\_port.connect(p.get\_export); endfunction endclass 6-10

In the PULL mode, the producer waits for the consumer to make the request call to send the transaction.



Please note that the fifo implementation follows the port name guideline: use \*\_export as the port name where the implementation of the communication method is done.



Four analysis port class types:

#### \*\_analysis\_port

Used in initiator (which calls the interface method, write producer)

#### \*\_analysis\_imp

Used in subscriber (where the interface method is implemented, write subscriber)

#### \*\_analysis\_export

Use as a pass-through port in subscriber

#### \*\_analysis\_fifo

Port with embedded buffer to connect analysis port to get port

An analysis producer can connect to any number of subscribers, including 0.

# **Port Pass-Through**

#### ■ Connecting sub-component TLM ports

• Use same port type



```
class monitor extends uvm_monitor; // other code not shown ...
  uvm_analysis_port #(packet) analysis_port;
  virtual function void build_phase(uvm_phase phase); ...
    this.analysis_port = new("analysis_port", this);
  endfunction
endclass
          class agent extends uvm_agent; // other code not shown ...
            monitor mon;
             .uvm_analysis_port #(packet) analysis_port;
            virtual function void build_phase(uvm_phase phase); ...
   port
               this.analysis_port = new("analysis_port", this);
  must be
             endfunction
   same
             virtual function void connect_phase(uvm_phase phase); ...
             mon.analysis_port.connect(this.analysis_port);
   type
             endfunction
           endclass
```

# ■ Blocking b\_transport(tx,delay) initiator Non-Blocking nb\_transport\_\*(tx,p,delay) initiator target

# **Blocking Transport Initiator**



The **uvm\_tlm\_time** class is defined as follows:

```
class uvm_tlm_time;
  static local real m_resolution = 1.0e-12; // ps by default
  static function void set_time_resolution(real res);
  function new(string name = "uvm_tlm_time", real res = 0);
  function void reset();
  function real get_realtime(time scaled, real secs = 1.0e-9);
  function void incr(real t, time scaled, real secs = 1.0e-9);
  function void decr(real t, time scaled, real secs);
  function real get_abstime(real secs);
  function void set_abstime(real t, real secs);
endclass
```

# **Blocking Transport Target**

```
b_transport(tx,delay)
          initiator
                                                             target
class target extends uvm_component; ...
 uvm_tlm_b_target_socket #(target, packet) t_socket;
 virtual function void build_phase(uvm_phase phase);
   super.build_phase(phase);
    t_socket=new("t_socket", this);
 endfunction
 virtual task b_transport(packet tx, uvm_tlm_time delay);
    $display("realtime = %t", delay.get_realtime(1ns));
             class environment extends uvm_env;
 endtask
               initiator intr;
endclass
               target
                         trgt;
               // component_utils, constructor and build_phase not shown
               virtual function void connect_phase(uvm_phase phase);
                 intr.i_socket.connect(trgt.t_socket);
               endfunction
             endclass
                                                                            6-16
```

# **Non-Blocking Transport Initiator**

```
initiator nb_transport_fw(tx,p,delay) target
```

6-17

The uvm\_tlm\_phase\_e and uvm\_tlm\_sync\_e enums are defined as follows:

```
typedef enum
  {
     UVM_TLM_ACCEPTED,
     UVM_TLM_UPDATED,
     UVM_TLM_COMPLETED
     } uvm_tlm_sync_e;
typedef enum
     {
      UNINITIALIZED_PHASE,
      BEGIN_REQ,
      END_REQ,
      BEGIN_RESP,
      END_RESP
    } uvm_tlm_phase_e;
```

# **Non-Blocking Transport Target**



# **Unit Objectives Review**

#### You should now be able to:

■ Describe and implement TLM port/socket for communication between components



# Lab 3: Driving the DUT



# Implement & configure physical device drivers



# **Appendix**

# **TLM 2.0 Generic Payload**

**Verdi UVM-Aware Debugging Features** 

# TLM 2.0 Generic Payload (1/4)

#### ■ TLM 2.0 Generic Payload is a generic bus read/write access transaction

• Used for cross-platform interoperability (e.g. SystemC)

```
typedef enum {
  UVM TLM READ COMMAND,
                                          // Bus read operation
  UVM TLM WRITE COMMAND,
                                         // Bus write operation
  UVM TLM IGNORE COMMAND
                                          // No bus operation
} uvm_tlm_command_e;
typedef enum {
  UVM TLM OK RESPONSE = 1,
                                                 // Bus operation completed succesfully
  UVM TLM INCOMPLETE RESPONSE = 0,
                                                 // Transaction was not delivered to target
  UVM TLM GENERIC ERROR RESPONSE = -1,
                                                 // Bus operation had an error
  UVM_TLM_ADDRESS_ERROR_RESPONSE = -2,
                                                 // Invalid address specified
  UVM TLM COMMAND ERROR RESPONSE = -3,
                                                 // Invalid command specified
  UVM_TLM_BURST_ERROR_RESPONSE = -4,
                                                 // Invalid burst specified
  UVM TLM BYTE ENABLE ERROR RESPONSE = -5 // Invalid byte enabling specified
} uvm tlm response status e;
```

### TLM 2.0 Generic Payload (2/4)

```
class uvm_tlm_generic_payload extends uvm_sequence_item;
 rand bit [63:0]
                                  m address;
 rand uvm tlm command e
                                  m command;
 rand byte unsigned
                                  m data[];
 rand int unsigned
                                  m length; // Number of bytes to be copied to or from the m data array
 rand uvm tlm response status e m response status;
 rand byte unsigned
                                  m byte enable[];
                                                         // Indicates valid m data array elements
                                  m_byte_enable_length; // Number of elements in m_byte_enable array
 rand int unsigned
 rand int unsigned
                                                         // Number of bytes transferred on each beat
                                  m_streaming_width;
'uvm object utils begin(uvm tlm generic payload)
   'uvm field int(m address, UVM ALL ON);
   'uvm field enum(uvm tlm command e, m command, UVM ALL ON);
   `uvm_field_array_int(m_data, UVM_ALL_ON);
   'uvm field int(m length, UVM ALL ON);
   'uvm_field_enum(uvm_tlm_response_status_e, m_response_status, UVM_ALL_ON);
   `uvm_field_array_int(m_byte_enable, UVM_ALL_ON);
   `uvm_field_int(m_streaming_width, UVM_ALL_ON);
 'uvm object utils end
 ... Continued on next slide
```

# TLM 2.0 Generic Payload (3/4)

```
function new(string name="");
virtual function uvm_tlm_command_e get_command();
virtual function void set command(uvm tlm command e command);
virtual function bit is read();
virtual function void set read();
virtual function bit is_write();
virtual function void set_write();
virtual function void set address(bit [63:0] addr);
virtual function bit [63:0] get_address();
virtual function void get_data (output byte unsigned p []);
virtual function void set_data(ref byte unsigned p []);
virtual function int unsigned get_data_length();
virtual function void set data length(int unsigned length);
virtual function int unsigned get_streaming_width();
virtual function void set_streaming_width(int unsigned width);
virtual function void get_byte_enable(output byte unsigned p[]);
virtual function void set_byte_enable(ref byte unsigned p[]);
virtual function int unsigned get byte enable length();
virtual function void set byte enable length(int unsigned length);
virtual function uvm_tlm_response_status_e get_response_status();
virtual function void set_response_status(uvm_tlm_response_status_e status);
virtual function bit is response ok();
virtual function bit is response error();
virtual function string get_response_string(); // Continued on next page
```

### TLM 2.0 Generic Payload (4/4)

#### TLM 2.0 Generic Payload can be extended to add additional members

• Requires implementation of uvm\_tlm\_extension class

```
// Continued from previous page
local uvm_tlm_extension_base _m_extensions [uvm_tlm_extension_base];
function uvm_tlm_extension_base set_extension(uvm_tlm_extension_base ext);
function int get_num_extensions();
function uvm_tlm_extension_base get_extension(uvm_tlm_extension_base ext_handle);
function void clear_extension(uvm_tlm_extension_base ext_handle);
function void clear_extensions();
endclass
```

```
class uvm_tlm_extension #(type T=int) extends uvm_tlm_extension_base; typedef uvm_tlm_extension#(T) this_type; local static this_type m_my_tlm_ext_type = ID(); function new(string name=""); static function this_type ID(); virtual function uvm_tlm_extension_base get_type_handle(); virtual function string get_type_handle_name(); endclass
```

# **Appendix**

**TLM 2.0 Generic Payload** 

**Verdi UVM-Aware Debugging Features** 

### **Verdi UVM Debug Switches**

### For VCS 2017.12 and Verdi 2017.12 onwards

- Compile-time switches:
  - UVM Debug requires -debug\_access+all
  - Reverse debugging Requires -debug\_access+reverse
- Post Simulation run-time switches:

```
simv +UVM_VERDI_TRACE +UVM_TR_RECORD +UVM_LOG_RECORD \
     +UVM_TESTNAME=test_base
verdi -ssf novas.fsdb -nologo &
```

Interactive Simulation run-time switches

```
simv +UVM_VERDI_TRACE +UVM_TR_RECORD +UVM_LOG_RECORD \
+UVM_TESTNAME=test_base -gui=verdi
```

6-27

If custom UVM source is used instead of the version shipped with vcs, the VCS\_UVM\_HOME environment variable must be set to point to the UVM source code directory.

For uvm-1.2, you will need to add the uvm\_custom\_install\_VCS\_recorder.sv file as part of the compile list to enable UVM transaction recording.

```
% setenv VCS_UVM_HOME <path to UVM/src>
% vcs -sverilog test.sv +incdir+${VCS_HOME}/etc/uvm-1.2/vcs\
${VCS_HOME}/etc/uvm-1.2/vcs/uvm_custom_install_vcs_recorder.sv
```

For IEEE UVM source code, the transaction recording is not yet implemented:

### **UVM-Aware Features in Verdi**

■ Post simulation debug

■ Interactive debug







# **UVM Transaction and Log Debug**

### Available for both post and interactive simulation



# **Object Hierarchy Browser**

### ■ General mode and methodology-aware mode

- All Objects
- UVM (Objects/Components)
- OVM (Objects/Components)
- VMM (Objects/Components)

### Display and navigate all dynamic variables

- Testbench hierarchy view
- Object creation time
- Object thread ids
- · Object references
- Dynamic memory profiling
- Linked with Member Pane value annotation



# **UVM Factory Debug**



# **UVM Resource Debug**



# **UVM Phase-Based Breakpoint**



# **UVM Phase Objection Debug**



### **UVM Sequence Debug** <Verdi:nTraceMain:1> /global/apps5/vcs\_2014.12/etc/uvm-1.2/base/uvm\_component.svh - /remote/.../labs/lab6/intel Ele View Source Irace Simulation Debug Tools Window Help The Source Irace Simulation □ □ □ □ □ ↑ ↑ 78 75 (\$) (\$) □ □ □ ★ Time: 7,687,500 ▶ ₩ All Views # 문 □ Member # 2 - □ \*Src1: ₽ ▼ Filter ▼ ▼ Fitter ▼ --| # 문 - 미 × Filter Control Start Time 17500 18500 18500 43500 747500 1619500 2323500 Finish Time 18500 7035500 43500 747500 1619500 2323500 Sequence (i) ral port unbick s. - ral port unbick s. - rad - Sequence ID Finish Time Phase Thread 2987500 3739500 2987500 3739500 4443500 5459500 4443500 5459500 6211500 7035500 7499500 7511500 7607500 7635500 Active Sequence 'FALSE' 'FALSE' Sequence Items 7687500 7047500 7047500 7107500 7159500 7171500 7223500 7291500 7359500

Filter Reset

Message Interactive\_Console <Phase\_View:3» <Factory\_View:4» <Ple> <Ple>

# **UVM Register Debug**



# 5 UVM Configuration & Factory 6 UVM Component Communication 7 UVM Scoreboard & Coverage 8 UVM Callback

# **Unit Objectives**



After completing this unit, you should be able to:

- Build re-usable self checking scoreboards by using the in-built UVM comparator classes
- Implement functional coverage

### **Scoreboard - Introduction**

### ■ Today's challenges

- Self checking testbenches need scoreboards
- Develop a scoreboard once, re-use many times in different testbenches
- Need different scoreboarding mechanisms for different applications
- Must be aware of DUT's data transformation

Solution: UVM scoreboard class extension with tailored functions for matching expected & observed data:

- In-order expects
- Built in Analysis Exports in the Comparator classes

### Scoreboard - Data Streams

Any ordered data sequence. Not just packets.

| Application         | Streams                     |
|---------------------|-----------------------------|
| Networking          | Packets in, packets out     |
| DSP                 | Samples in, samples out     |
| Modems, codecs      | Frames in, code samples out |
| Busses, controllers | Requests in, responses out  |



### **Scoreboard Implementation**

■ UVM provides uvm\_in\_order\_class\_comparator for data checking

```
class scoreboard extends uvm_scoreboard; // utils macro and constructor left off
  typedef uvm_in_order_class_comparator #(packet) cmpr_t;
                                                                      Environment
 cmpr_t cmpr;
  uvm_analysis_export #(packet) before_export;
                                                                      Scoreboard
                                                         (See note)
  uvm_analysis_export #(packet) after_export;
                                                                      Comparator
  virtual function void build phase(uvm phase phase);
    super.build_phase(phase);
    cmpr = cmpr_t::type_id::create("cmpr", this);
    before_export = new("before_export", this);
    after_export = new("after_export", this);
  endfunction
  virtual function void connect_phase(uvm_phase phase);
    before_export.connect(cmpr.before_export);
    after_export.connect(cmpr.after_export);
                                                       Pass-through
  endfunction
endclass
                                                                                7-5
```

The uvm\_scoreboard base class does not implement any scoreboarding mechanism. It is user's responsibility to develop the entire content of the scoreboard.

The uvm\_in\_order\_class\_comparator is part of the existing Accellera UVM source code release. However, it is not part of the IEEE UVM standard. Use with care!

It is being used here to illustrate how a pass-through port for an analysis port works.



```
`uvm_component_utils(iMonitor)

function new(string name, uvm_component parent);
    super.new(name, parent);
endfunction
```

# **Embed Monitor in Agent**

### Agent extends from uvm\_agent class

- Contains a driver, a sequencer and a monitor
- Contains configuration and other parameters

### ■ Two operating modes:

- Active:
  - Emulates a device in the system interacting with DUT
  - Instantiates a driver, sequencer and monitor
- Passive:
  - Operates passively
  - Only monitor instantiated and configured



7-7

An agent is a group of UVM components implemented to support execution of a protocol, such as AHB, PCI, etc.

### An agent contains:

A Sequencer to pass a stream of transactions to the driver.

A Driver that gets transactions from the sequencer and drives them into the DUT

A Monitor that watches the DUT and creates an observed stream of transactions

A Configuration that holds agent-specific control fields

### **UVM Agent Example**

```
class master_agent extends uvm_agent;
                                                        Pass-through
  uvm_analysis_port #(packet) analysis_port;
                                                        analysis port
  sequencer sqr;
  driver
            drv;
                      Sequencer, Driver and Monitor
  iMonitor mon;
  function void build_phase(uvm_phase phase);
    super.build_phase(phase);
    analysis_port = new("analysis_port", this);
                                                      is_active flag is built-in
    if (is active == UVM ACTIVE) begin
      sqr = sequencer::type_id::create("sqr",this);
      drv = driver::type_id::create("drv",this);
                                                              Create sequencer
    end
                                                             and driver if active
           = iMonitor::type_id::create("mon",this);
  endfunction: build_phase
                                                           Connect Pass-through port
  function void connect_phase(uvm_phase phase);
    mon.analysis_port.connect(this.analysis_port);
    if(is_active == UVM_ACTIVE)
                                                           Connect sequencer to driver
      drv.seq_item_port.connect(sqr.seq_item_export); <</pre>
  endfunction: connect_phase
endclass
                                                                                 7-8
```

```
`uvm_component_utils(master_agent)
function new(input string name, uvm_component parent);
  super.new(name, parent);
endfunction
```

### **Using UVM Agent in Environment**



```
`uvm_component_utils(router_env)

function new(input string name, uvm_component parent);
  super.new(name, parent);
endfunction
```

### **Scoreboard Can Be Parameterized**

Create a base class without parameter

```
virtual class sb_base extends uvm_scoreboard;
  pure virtual task wait_for_expected_q_empty();
     virtual function void clear_expected_q(); endfunction
endclass
Embed
common
methods
```

■ Then create parameterized class with required members

```
class packet_sb#(type in_type = packet, expected_type = in_type) extends sb_base;
typedef packet_sb #(T) this_type;
  `uvm_component_param_utils(this_type)
const static string type_name = $sformatf("packet_sb#(%s)", T::type_name);
virtual function string get_type_name();
  return type_name;
  endfunction
  virtual task wait_for_expected_q_empty(); ... endtask
  virtual function void clear_expected_q(); ... endfunction
  endclass
Implement
  common
  methods
7-10
```

The classes above is missing the constructor declaration. Make your classes do include the following:

```
function new(string name, uvm_component parent);
  super.new(name, parent);
endfunction
```

### Scoreboard: User Implementation (1/2)

### Need multiple analysis implementation ports

```
class scoreboard #(type in_type = uvm_object, out_type = in_type) extends sb_base;
  // factory macro and constructor left off
  typedef scoreboard #(in_type, out_type) this_type;
                                                                  Use macro to create
  `uvm_analysis_imp_decl(_in)
                                                                  distinct write()
  `uvm_analysis_imp_decl(_out)
                                                                methods for analysis port
 uvm_analysis_imp_in #(in_type, this_type) in_export;
 uvm_analysis_imp_out #(out_type, this_type) out_export;
 int m_matches = 0, m_mismatches = 0;
 out_type expected_q[$];
 virtual function void build_phase(uvm_phase phase);
    super.build_phase();
    in_export = new("in_export", this);
   out_export = new("out_export", this);
 endfunction
 virtual task wait_for_expected_q_empty(); ... endtask
 virtual function void clear_expected_q(); ... endfunction
// continued on next slide
                                                                                7-11
```

The above code left off the uvm\_component\_param\_utils macro, type\_name, and get\_type\_name(), wait\_for\_expected\_q\_empty(), clear\_expected\_q() method implementations. These are required, but are left off the slide in the interest of slide real estate.

# Scoreboard: User Implementation (2/2)

### Narrow down potential matches with a tag search

```
Distinct analysis port write() methods
// continued from previous slide
 virtual function void write in(in type in tr);
    out_type expected;
    expected = transform(in_tr); // transform here-code not shown
    expected_q.push_back(expected);
                                         Distinct analysis port write() methods
 virtual function void write_out(out_type out_tr);
    int index[$];
    index = expected_q.find_index() with (item.quick_match(out_tr));
   foreach(index[i]) begin
      if (out_tr.compare(expected_q[index[i]])) begin
                                                           Do a quick search first
        expected_q.delete(index[i]);
        m matches++; return;
      end
                                                     Do full compare on
    end
                                                    results of quick search
    `uvm_warning("SB_ERR", "No match found");
    m_mismatches++;
 endfunction
endclass
                                                                               7-12
```

The heart of this scoreboard is the queue of expected packets, *expected*, and the SystemVerilog search function **find\_index()** that searches for all element that satisfies the search expression. This function returns a queue of indices for all matching entries or an empty queue if there was no match.

The search expression just compares the *da* variable, for a fast search.

If the index queue size is >=1, a match was found. Now do a full **compare()** which is slower, but checks all fields. Print the appropriate message, and delete the entry from *pkt\_list*.

If no matching packet was found, tell the user.

In this example, a mismatch only generates a warning. Your testbench may want to generate error messages instead.

# **Functional Coverage**

- Measure the random stimulus to track progress towards verification goal
- What to measure?
  - Configuration: Has testbench tried all legal environment possibilities?
    - N drivers, M Slaves, bus addresses, etc.
  - Stimulus: Has testbench generated all representative transactions, including errors?
    - Reads, writes, interrupts, long packets, short bursts, overlapping operations
  - Correctness: Has DUT responded correctly to the stimulus?
    - Reads, writes, interrupts, long packets, short bursts, overlapping operations

# **Connecting Coverage to Testbench**

■ SystemVerilog Testbench Structure



# **Component Configuration Coverage (1/2)**



Here is the cover group for this test. The sample function and argument num\_of\_active\_ports are arraigned so the value can be sampled during simulation.

```
covergroup cfg_cg() with function sample(router_cfg cfg);
  coverpoint cfg.num_of_active_ports;
endgroup
```

Define the covergroup outside the class. The LRM requires that an embedded covergroup must be constructed in the class's constructor. The problem is that configuration variables such as *coverage\_enable* and *cfg* are not assigned until the build phase, so you will need to call uvm\_config\_db#(...)::get(...) manually inside **new**(). Stick with non-embedded groups and the build phase.

```
`uvm_component_utils(config_coverage)

function new(string name, uvm_component parent);
   super.new(name, parent);
endfunction
```

### **Component Configuration Coverage (2/2)**

Build configuration coverage component in test

```
class test_ports extends test_base;
 env_cfg cfg;
 config_coverage cfg_cov;
 virtual function void build_phase(uvm_phase phase);
    super.build_phase(phase);
   cfg = env_cfg::type_id::create("cfg", this);
   if (!cfg.randomize()) begin
      `uvm_fatal(...);
   end
   cfg_cov = config_coverage::type_id::create("cfg_cov", this);
   uvm_config_db #(env_cfg)::set(this, "env", "cfg", cfg);
   uvm config db #(env cfg)::set(this, "cfg cov", "cfg", cfg);
   uvm_config_db #(int)::set(this, "cfg_cov", "coverage_enable", 1);
  endfunction
endclass
                                         Control coverage in test
```

7-16

```
`uvm_component_utils(test_ports)

function new(string name, uvm_component parent);
   super.new(name, parent);
endfunction
```

### **Stimulus Coverage**



```
`uvm_component_utils(packet_coverage)

function new(string name, uvm_component parent);
   super.new(name, parent);
endfunction

`uvm_component_utils(test_stimulus)

function new(string name, uvm_component parent);
   super.new(name, parent);
endfunction
```

### **Correctness Coverage**

### Cover verified transaction in scoreboard

```
→ Coverage
                                                            Configure -
covergroup sb_pkt_cg with function sample(packet pkt);
                                                                                   Sequencer
 coverpoint pkt.sa;
                            Packet cover group
  coverpoint pkt.da;
                                                             Driver
                                                                                    Driver
  cross pkt.sa, pkt.da;
endgroup
class scoreboard #(type T = packet) extends scoreboard_base;
  // component_utils and other code not shown
 bit coverage_enable = 0;
 virtual function void write_after(T pkt);
    if (pkt.compare(pkt_ref)) begin
      m_matches++;
      if (coverage_enable) sb_pkt_cg.sample(pkt_ref); \leq Sample transaction once
    end else begin
                                                              match is confirmed
      m_mismatches++;
    end
  endfunction
endclass
                                                                                     7-18
```

Testcase

# **Unit Objectives Review**

### You should now be able to:

- Build re-usable self checking scoreboards by using the in-built UVM comparator classes
- Implement functional coverage



# Appendix Multi-Stream Scoreboard

### Scoreboard: Multi-Stream

```
class ms_scoreboard extends uvm_scoreboard;
 uvm_analysis_imp_before #(packet, scoreboard) before_export;
 uvm_analysis_imp_after #(packet, scoreboard) after_export;
 typedef uvm_in_order_class_comparator #(packet) cmpr_t;
 cmpr_t cmpr[16];
  `uvm_component_utils(ms_scoreboard)
 function new(string name, uvm_component parent);
   super.new(name, parent);
    `uvm_info("TRACE", $sformatf("%m"), UVM_HIGH);
 endfunction
 virtual function void build_phase(uvm_phase phase);
   super.build_phase(phase);
   `uvm_info("TRACE", $sformatf("%m"), UVM_HIGH);
   before_export = new("before_export", this);
   after_export = new("after_export", this);
   for (int i=0; i < 16; i++) begin
     cmpr[i] = cmpr_t::type_id::create($sformatf("cmpr_%0d", i), this);
 endfunction
... // Continued on next page
```

### Scoreboard: Multi-Stream

```
virtual function void write_before(packet pkt);
    `uvm_info("TRACE", $sformatf("%m"), UVM_HIGH);
   cmpr[pkt.da].before_export.write(pkt);
 endfunction
 virtual function void write_after(packet pkt);
    `uvm_info("TRACE", $sformatf("%m"), UVM_HIGH);
   cmpr[pkt.da].after_export.write(pkt);
  endfunction
 virtual function void report();
    `uvm_info("TRACE", $sformatf("%m"), UVM_HIGH);
   foreach (cmpr[i]) begin
      `uvm_info("Scoreboard_Report",
                $sformatf("Comparator[%0d] Matches = %0d, Mismatches = %0d",
                i, cmpr[i].m_matches, cmpr[i].m_mismatches), UVM_MEDIUM);
    end
 endfunction
endclass
```

# 5 UVM Configuration & Factory 6 UVM Component Communication 7 UVM Scoreboard & Coverage 8 UVM Callback

# **Unit Objectives**



After completing this unit, you should be able to:

- Embed UVM callback methods
- Build façade UVM callback classes
- Implement UVM callback to inject errors
- Implement UVM callback to implement coverage

### **Changing Behavior of Components**

- How to enable adding/modifying operation of a component?
- One method: embed simple callbacks

```
class driver extends uvm driver #(packet);
  // utils macro and constructor not shown
 virtual task run_phase(uvm_phase phase);
    forever begin
      seq_item_port.get_next_item(req);
      pre_send(req); // simple callback .
                                             Embed simple no-op methods
      send(req);
      post_send(req); // simple callback <</pre>
                                             before and after major operation
      seq_item_port.item_done();
    end
  endtask
 virtual task send(packet tr); ...; endtask
 virtual task pre_send(packet tr); endtask // required for simple callback
 virtual task post_send(packet tr); endtask // required for simple callback
endclass
                            Simple callback method are no-op methods of the class
```

The example above omitted the following declarations: utility macros, and constructor:

```
`uvm_component_utils(driver)

function new(string name, uvm_component parent);
   super.new(name, parent);
endfunction
```

### **Implementing Simple Callback Operations**

Simple callback requires one to extend from existing component class

```
class driver_new extends driver;
  virtual task pre_send(...); ...
  virtual task post_send(...); ...
endclass
In the derived class, one can implement the callback methods
```

- This works well for making same change for all tests
- But, causes problems for testcase only changes
  - Multiple extensions can cause unstable OOP hierarchy
    - How many versions of drivers to maintain?
    - ♦ How to add multiple extensions?





8-4

You can add new behavior to an existing component by extending the class. For example, *driver* can be extended to inject errors by extending the class to create *driver\_error* that has a new *send()* task.

But, what if you want to make further modifications, such as adding a delay to the transmission? If your new class, *driver\_delay*, extends the base driver, you won't be able to write a test that injects both delays and errors. If instead your new *driver\_delay* class extends from the *driver\_error* class, then all delay tests will also have to accommodate the error injection.

As your test needs grows, this type of callback implementation will lead to an unmanageable explosion of driver classes. There is a better way. UVM provides an alternative technique of callbacks, where each class is independent and thus can be combined in any combination.

## Implementing UVM Callbacks

- Use UVM callbacks to add flexibility, without creating huge OOP hierarchy
- **■** Four steps:
  - Embed UVM callback methods in components
  - Create a façade UVM callback class
  - Develop UVM callback classes extending from façade callback class
  - Create and register UVM callback objects in environment



A *façade* class has empty virtual methods. Thus the class's default behavior is to do nothing. You can create a class that does real work by extending these methods with ones that have bodies.

This is similar the architectural façade on saloons in the US Old West that had a 2-story front on a 1-story building. The building could later be extended and the front would not have to be changed.

## **Step 1: Embed Callback Methods**

#### Typically before and/or after major operation class driver extends uvm driver #(packet); `uvm\_register\_cb(driver, driver\_callback)

// utils macro and constructor not shown virtual task run\_phase(uvm\_phase phase);

```
1a. Register UVM
callback with component
```

1b. Embed UVM callback methods with uvm do callbacks macro

```
forever begin
      seq_item_port.get_next_item(req);
      `uvm_do_callbacks(driver, driver_callback, pre_send(this, req));
      send(req);
                                               UVM callback class name
                Component class name
                                             User must create (see next slide)
      `uvm_do_callbacks(driver, driver_callback, post_send(this, req));
      seq_item_port.item_done();
    end
                                           UVM callback method
  endtask
                               User must embed in callback class (see next slide)
endclass
```

8-6

The example above omitted the following declarations: utility macros, and constructor:

```
`uvm_component_utils(iMonitor)
function new(string name, uvm_component parent);
   super.new(name, parent);
endfunction
```

## Step 2: Declare the façade Class

### ■ Create façade class called in uvm\_do\_callbacks macro

- Typically declared in same file as the component
- All methods must be declared as virtual
- · Leave the body of methods empty

#### 2. Create callback façade class

Argument types must match types in `uvm\_do\_callbacks macro

# Step 3: Implement Callback: Error

- Create error class by extending from façade class
  - Embed error in callback method

3. Implement error callback

```
class driver_err_callback extends driver_callback;
  function new(string name = "driver_err_callback");
    super.new(name);
  endfunction
  virtual task pre_send(driver drv, packet tr);
    tr.payload.delete();
  endtask
endclass
```

## **Step 4: Create and Register Callback Objects**

- Instantiate the callback object in test
- Construct and register callback object

8-9

The example above omitted the following declarations: utility macros, and constructor:

```
`uvm_component_utils(test_driver_err)

function new(string name, uvm_component parent);
   super.new(name, parent);
endfunction
```

## **Driver Coverage Example**

#### If there are no analysis ports in driver

• Callbacks can be the hooks for coverage also

```
class driver_callback extends uvm_callback;
  virtual task pre_send(driver drv, packet tr); endtask
  virtual task post_send(driver drv, packet tr); endtask
endclass
class driver extends uvm driver #(packet);
  `uvm_register_cb(driver, driver_callback)
 virtual task run phase(uvm phase phase);
   forever begin
      seq_item_port.get_next_item(req);
      `uvm_do_callbacks(driver, driver_callback, pre_send(this, req));
      send(req);
      `uvm_do_callbacks(driver, driver_callback, post_send(this, req));
      seq_item_port.item_done();
    end
  endtask
endclass
```

8-10

The example above omitted the following declarations for driver callback: constructor:

```
function new(string name = "driver_callback");
    super.new(name);
endfunction
```

The example above omitted the following declarations for driver: utility macros, and constructor:

```
`uvm_component_utils(driver)

function new(string name, uvm_component parent);
    super.new(name, parent);
endfunction
```

## Implement Coverage via Callback

#### Create coverage class by extending from façade class

- Define covergroup in coverage class
- Construct covergroup in class constructor
- Sample coverage in callback method

3a. Extend façade class

```
class driver_cov_callback extends driver_callback;
  covergroup drv_cov with function sample(packet pkt);
   coverpoint pkt.sa; coverpoint pkt.da;
   cross pkt.sa, pkt.da;
  endgroup
  function new(string name = "driver_cov_callback");
   super.new(name);
   drv_cov = new();
  endfunction
  virtual task post_send(driver drv, packet tr);
   drv_cov.sample(tr);
  endtask
  endclass
   3b. Implement coverage
```

## **Create and Register Callback Objects**

- Instantiate the callback in Environment
- Construct and register callback object in connect phase

8-12

The example above omitted the following declarations: utility macros, and constructor:

```
`uvm_component_utils(test_driver_cov)

function new(string name, uvm_component parent);
   super.new(name, parent);
endfunction
```

## **Sequence Simple Callback Methods**

- uvm\_sequence::pre\_start() (task)
  - called at the beginning of start() execution
- uvm\_sequence::pre\_body() (task)
  - Called before sequence body execution
- uvm\_sequence::pre\_do() (task)
  - called after sequencer::wait\_for\_grant() call and after sequencer has selected this sequence, but before the item is randomized
- uvm\_sequence::mid\_do() (function)
  - called after sequence item randomized, but before it is sent to driver
- uvm\_sequence::post\_do() (function)
  - called after the driver indicates item completion, using item\_done/put
- uvm\_sequence::post\_body() (task)
  - Called after sequence body execution
- uvm\_sequence::post\_start() (task)
  - called at the end of start() execution

8-13

User should not call

these methods directly. Instead,

override in sequence

definition

To avoid confusion in implementation, the use of pre\_body() and post\_body() methods should be avoided.

# **Unit Objectives Review**

#### You should now be able to:

- Embed UVM callback methods
- Build façade UVM callback classes
- Implement UVM callback to inject errors
- Implement UVM callback to implement coverage



## Lab 4: Full Testbench with Monitors and Scoreboard



■ Implement monitors and scoreboard



This page was intentionally left blank

# 9 UVM Advanced Sequence/Sequencer 10 UVM Phasing and Objections 11 UVM Register Abstraction Layer (RAL) 12 Summary 9-1

# **Unit Objectives**



After completing this unit, you should be able to:

- Control execution order of sequences within a phase with a Top Sequence
- Manage synchronization of concurrent sequence executions within a phase with uvm\_event

## **Managing Sequence Execution**

#### How can one coordinate sequences running across multiple agents?

• e.g. Reset of one part of the DUT must be done before another part of the DUT can go through a reset sequence

#### ■ Solution: Top Sequence (Sequence Execution Manager)

- Explicitly manage the execution of sequences across multiple agents within a phase
- Allows fine grained control of the sequence execution order
- Doesn't have its own sequence item, only used to manage the execution of other sequences
- Resources required by the sequence execution manager resides in a support sequencer

9-3

There is another common name used to described these classes: virtual sequence and virtual sequencer. However, the Accellera committee has found these names to be confusing to users. So, the recommendation from the committee is to no longer call them "virtual" sequences and sequencers. In this unit, we will calling them top sequences and top sequencers.

## **Managing Sequence Execution**

- Typically, a sequence only interacts with a single agent to manage the activities of a single DUT interface
- When multiple DUT interfaces need to be synchronized, a upper layer sequence and sequencer are required





The top sequence class needs to have access to sequencer handles it needs to control. There are two ways to accomplish this.

One – Create a top sequencer where the handles of the sequencers to be managed resides. This is shown above and the next slide. This is the most common approach. (Can be parameterized)

Two – Pass the handles of sequencer to be controlled via **uvm\_config\_db**. This approach is more flexible in that no sequencer class is needed to support the execution of the top sequence. The downside to this approach is that it is harder to debug and can be confusing for someone who is not entirely comfortable with UVM. (Can also be parameterized)

**Recommendation:** Choose one approach and stick with that approach for the project. Do not implement both approaches within the same project.

```
Change in IEEE UVM: `uvm_do is expanded to support sequencer, priority and constraint (`uvm_do_on is not needed nor supported with IEEE UVM):

`uvm_do(SEQ_OR_ITEM,SEQR=get_sequencer(),PRIORITY=-1,CONSTRAINTS={})
```

The following code is left off the slide:

```
`uvm_object_utils(top_sequence)
function new(string name = "top_sequence");
   super.new(name);
endfunction
```

## **Top Sequencer**

- Not associated with any agent
- Contains resources needed by the top Sequence
  - Example: sequencer handles



9-6

The top\_sequencer acts as a service mechanism for the execution of top sequence it's tied to. In this case, the top sequencer contains handles to the sequencers needed by the top sequence.

For other examples of how the sequencer can serve as a service mechanism to support sequence execution, please take a look at the appendix.

The following is the constructor for the top sequencer class:

```
function new(string name, uvm_component parent);
  super.new(name, parent);
endfunction
```

## **Executing Top Sequence**

- Create the top sequencer in build phase
- Set managed sequencer's "default\_sequence" to null
- Configure the top sequencer to execute the top sequence

```
class test_new extends test_base; // other code not shown
  top_sequencer top_sqr;
  virtual function void build phase(uvm phase phase);
    super.build_phase(phase);
                                                    Disable managed sequencers
    // creation of other objects not shown
    top_sqr = top_sequencer::type_id::create("top_sqr", this);
    uvm_config_db#(uvm_object_wrapper)::set(this,
               "env.pci_agt.sqr.main_phase", "default_sequence", null);
    uvm_config_db#(uvm_object_wrapper)::set(this,
               "env.i2c_agt.sqr.main_phase", "default_sequence", null);
    uvm_config_db#(uvm_object_wrapper)::set(this, "top_sqr.main_phase",
                    "default_sequence", top_sequence::get_type());
  endfunction
// continued on the next page
                                    Set top sequencer to execute top sequence
```

## **Set Top Sequencer Content**

■ In connect phase, set top sequencer's sequencer handles to the sequencers to be managed



9-8

In the connect phase, point the sequencer handles in the top sequencer to the actual location of the sequencers in the environment.

## **Sequence Execution Management**

■ What if sequence needs to start in middle of another sequence?

```
class top_sequence extends uvm_sequence;
  // other code not shown
  virtual task body();
  fork
     `uvm_do_on(pci_seq, p_sequencer.pci_sqr)
     begin
        wait(...); // wait for some event before processing
        `uvm_do_on(i2c_seq, p_sequencer.i2c_sqr)
        end
     join
     endtask
endclass
```

■ Instead of SystemVerilog wait, use the more powerful uvm\_event via uvm\_pool



There are two distinction operational modes with the uvm event class: edge sensitive and level sensitive.

#### Edge Sensitive:

For this mode, the methods involved are: trigger(), wait\_trigger(), wait\_ptrigger() and the \_data() methods. Do NOT use reset(), is\_on(), is\_off(), wait\_on() and wait\_off() methods.

The wait\_\* methods will block and released when the trigger() is called.

#### Level Sensitive:

```
For this mode, the methods involved are: trigger(), reset(), is_on(), is_off(), wait_on(), and wait_off(). Do NOT use any of the wait_*trigger methods!
```

The trigger() method sets the event state to ON and releases all existing wait\_trigger() and wait\_on() for the event.

The reset() method sets the event state to OFF and releases all wait\_off() for the event. If used for edge sensitive wait, the reset() call will disarm the trigger afterwards! You should NOT call reset() if the event is used as an edge sensitive synchronization mechanism!

## Synchronization Mechanism: uvm\_event

■ Essentially the same, except allows user to specify default transaction type [slagg year event bage extends year chieft.]

```
class uvm_event_base extends uvm_object;
  virtual function void reset(bit wakeup=0);
  virtual function bit is_on();
  virtual function bit is_off();
  virtual task wait_on(bit delta=0);
  virtual task wait_off(bit delta=0);
  virtual task wait_trigger(); // equivalent to @(event);
  virtual task wait_ptrigger(); // equivalent to wait(event.triggered)
  virtual function void cancel();
endclass
```

```
class uvm_event #(type T=uvm_object) extends uvm_event_base;
  virtual function void trigger(T data=null);
  virtual task wait_trigger_data(output T data);
  virtual task wait_ptrigger_data(output T data);
  virtual function T get_trigger_data();
  virtual function void cancel();
  endclass
```

## **Specialized Pools for Synchronization**

Simplify usage of uvm\_event and uvm\_barrier through two specialized resource pools:

```
typedef uvm_object_string_pool #(uvm_event) uvm_event_pool;
typedef uvm_object_string_pool #(uvm_event#(uvm_object)) uvm_event_pool;

UVM-1.2

See note for IEEE
```

- With pools, events are globally accessible
- Commonly used members of the uvm\_object\_string\_pool class:

```
class uvm_object_string_pool#(type T=uvm_object) extends uvm_pool#(string,T);
  typedef uvm_object_string_pool #(T) this_type;
  function new (string name="");
  static function T get_global (string key);
  virtual function T get (string key);
  virtual function void delete (string key);
  endclass
get methods create keyed resource
  if it does not already exist

9-12
```

In IEEE UVM, the  ${\tt uvm\_object\_string\_pool}$  class will be deprecated.



The event pool will become a class: (Note: these changes do not impact user code for the next few slides!)

```
class uvm_event_pool extends uvm_pool#(string,uvm_event#(uvm_object));
  function new (string name="");
  static function uvm_event_pool get_global_pool();
  static function uvm_event get_global (string key);
  virtual function uvm_event get (string key);
  virtual function void delete (string key);
endclass
```

## **Trigger Global Reset Event (Level Sensitive)**

#### Triggering a globally accessible reset event

```
class reset monitor extends uvm monitor; // other code left off
  uvm_event reset_event = uvm_event_pool::get_global("reset");
  virtual task run_phase(uvm_phase phase);
    forever begin
                                                                  Get "reset" uvm event
      reset_tr tr = reset_tr::type_id::create("tr", this);
                                                                 from uvm_event_pool
      observe(tr);
    end
  endtask: run phase
  virtual task observe(reset tr tr);
    @(vif.reset_n);
    if (vif.reset_n == 1'b0) begin
      tr.kind = reset_tr::ASSERT;
                                      Set "reset" uvm event to on state
      reset_event.trigger(); —
    end else begin
      tr.kind = reset_tr::DEASSERT;
      reset event.reset();
                                       Set "reset" uvm_event to off state
    end
  endtask
                        Caution see note
endclass
                                                                                  9-13
```

You must choose to use uvm\_event as either a level sensitive or edge sensitive event. You must NOT mix the two usage model.

For level sensitive synchronization, use trigger() to turn on the event. Use reset() to turn off the event.

For edge sensitive synchronization, only use trigger() to trigger the edge. Do NOT call the reset() method.

Calling reset() method while using the event as an edge sensitive synchronization will disarm the trigger mechanism. The consequence is that afterwards, the event can no longer be released by any trigger() call. Most likely causing a locked thread.

## uvm\_event\_pool Example (Level Sensitive)

```
class top_reset_sequence extends uvm_sequence; // other code left off
  `uvm_declare_p_sequencer(top_reset_sequencer)
  uvm_event reset_event = uvm_event_pool::get_global("reset");
  reset_sequence
                                     r_seq;
  router_input_port_reset_sequence i_seq;
                                                        Get "reset" uvm_event
  virtual task body(); (
                         Execute reset sequence
                                                       from uvm_event_pool
    fork
      `uvm_do_on(r_seq, p_sequencer.r_sqr);
      foreach (p_sequencer.pkt_sqr[i]) begin
        int j = i;
        fork
                                   Wait for "reset" uvm_event to be on
          begin
            reset_event.wait_on();
            `uvm_do_on(i_seq, p_sequencer.pkt_sqr[j]);
        join_none
                        Execute response to the reset event
      end
    join
  endtask
endclass
                                                                                9-14
```

## Exclusive Sequencer Access (lock/unlock)

#### ■ Sequence can request exclusive access to sequencer

- Place sequence request behind other requests already in the queue
- Once granted, stays at top of the request queue blocking other sequence access requests

## Exclusive Sequencer Access (grab/ungrab)

#### ■ Sequence can request for exclusive access to sequencer

- Placed at the top of the sequence request queue
  - Granted access when no other grabs or locks are currently blocking access
- Has exclusive access to sequencer until explicitly released
- Typically needed for high priority interrupt sequence execution

# **Unit Objectives Review**

#### You should now be able to:

- Control execution order of sequences within a phase with a Top Sequence
- Manage synchronization of concurrent sequence executions within a phase with uvm\_event



# **Appendix**

## **Sequence Arbitration & Priority**

Reactive Sequence
Interrupt Sequence
uvm\_barrier

## **Sequence Arbitration and Priority (1/2)**

- Once a sequence is started on a sequencer, it must be arbitrated for access to the sequencer resources
  - Such as the seq item port
- By default, all sequences have priority of 100
  - Child sequence defaults to that of the parent sequence
- The higher the value, the higher the priority
- The priority can be set via macro
  - `uvm\_do\_pri(seq, pri) // UVM-1.1 and UVM-1.2
  - `uvm\_do(seq,,pri) // IEEE UVM
- This priority can change dynamically through the course of simulation
  - seq.set\_priority(300);

## **Sequence Arbitration and Priority (2/2)**

#### ■ Sequencers use one of several arbitration schemes

- SEQ ARB FIFO Requests are granted in FIFO order (default)
- SEQ\_ARB\_WEIGHTED Requests are granted randomly by weight
- SEQ ARB RANDOM Requests are granted randomly
- SEQ ARB STRICT FIFO Requests at highest priority granted in fifo order
- SEQ\_ARB\_STRICT\_RANDOM Requests at highest priority granted randomly
- SEQ\_ARB\_USER Arbitration is delegated to the user-defined function, user\_priority\_arbitration()
- The default arbitration scheme (SEQ\_ARB\_FIFO) is unaffected by sequence priority

# **Code Example**

Set interrupt sequence to the highest priority

```
task my_sequence::body(uvm_phase phase);
                                                           Set the priority
 get_sequencer().set_arbitration(SEQ_ARB_STRICT_FIFO)
                                                           when started
 fork
    `uvm_do(burst_seq);
    `uvm_do(noise_seq);
    `uvm_do_pri(inter_seq, 3000); // non-IEEE
  join
           task my_test::run_phase(uvm_phase phase);
endtask
             phase.raise_objection(this);
             env.agt.sqr.set_arbitration(SEQ_ARB_S7/ICT_FIFO);
               burst_seq.start(env.agt.sqr);
               noise_seq.start(env.agt.sqr);
               inter_seq.start(env.agt.sqr,,3000); // all UVM version
             phase.drop_objection(this);
           endtask
```

# **Appendix**

**Sequence Arbitration & Priority** 

## **Reactive Sequence**

**Interrupt Sequence** 

uvm\_barrier

## **Reactive Sequences**

- Activity is initiated by the reactive driver when it receives a transaction from the DUT
  - Not the Sequencer
- The Partial Transaction must be sent to the reactive sequence
- The sequence needs to formulate a response and send it back to the driver
- These requirements make reactive sequences different



## **Reactive TLM Port Setup**

```
class reactive_driver extends uvm_driver#(trans);
 uvm_blocking_get_imp#(trans, reactive_driver) get_export;
 virtual task get(output trans tr);
                                        Declare a TLM "get" port
    // Shown later
  endtask
                                        and associated get method
endclass
          class reactive_sqr extends uvm_s encer #(trans);
            uvm_blocking_get_port#(trans) get_port;
            virtual task wait_for_req(uvm_sequence_base seq, output trans req);
              wait_for_grant(seq);
                                                                       Reactive Agent
              get_port.get(req);
            endtask
                                                                          Sequencer
          endclass
                                                                             SEQ
   class reactive_agent extends uvm_agent;
     virtual function void connect_phase(uvm_phase phase);
        super.connect_phase(phase);
                                                                           Reactive
        sqr.get_port.connect(drv.get_export);
                                                                            Driver
      endfunction
   endclass
                          Connect reactive TLM port
                                                                                   9-24
```

## **Reactive Sequence Request**

```
class reactive_sequence extends uvm_sequence #(trans); // other code left off
  `uvm_declare_p_sequencer(reactive_sequencer)
  virtual task body();
    forever begin
      p_sequencer.wait_for_req(this, req); Wait for request from driver
          class reactive_sequencer extends uvm_sequencer #(trans); // code left off
    end
            virtual task wait_for_req(uvm_sequence_base seq, output trans req);
              wait_for_grant(seq); Get request from driver
  endtask
endclass
                                                                          Reactive Agent
              get_port.get(req); <</pre>
            endtask class reactive_driver extends uvm_driver#(trans);
          endclass
                                                                             Sequencer
                      trans m_tr;
                      virtual task get(output trans tr);
                        wait(m_tr != null); tr = m_tr; m_tr = null;
                      endtask
                      virtual task run_phase(uvm_phase phase);
                                                                               Reactive
                         forever begin
                                                                               Driver
                                            Get DUT output
                           get_tr(m_tr); <</pre>
                           // ... get and send response from sequence
                      endtask
                    endclass
                                                                                   9-25
```

## **Reactive Sequence Response**

```
class reactive_sequence extends uvm_sequence #(trans);
  `uvm_declare_p_sequencer(reactive_sequencer)
 virtual task body();
    forever begin
      p_sequencer.wait_for_req(this, req);
                                                                            Reactive Agent
                                                 Give response to driver
      // generate response to req
                                                   through sequencer
      p_sequencer.send_rsp(this, rsp);
                                                                               Sequencer
          class reactive_sequencer extends uvm_sequencer #(trans);
                                                                                  SEQ
 endtask
             virtual task send_rsp(uvm_sequence_base seq, trans rsp);
endclass
              rsp.set_item_context(seq);
                                             Give response
              seq.finish_item(rsp);_
                                                                                Reactive
                                               to driver
            endtask
                                                                                 Driver
          endclass
                      class reactive_driver extends uvm_driver#(trans);
                        forever begin
                          get_tr(); // get DUT output
                          seq_item_port.get_next_item(rsp);
                                                                    Get response
                          drive_rsp(rsp);
                                                                   from sequence
                          seq_item_port.item_done();
                        end
                      endclass
                                                                                     9-26
```

# **Appendix**

Sequence Arbitration & Priority
Reactive Sequence

**Interrupt Sequence** 

uvm\_barrier

## **Interrupt Sequences** Interrupt Sequencer Agent Interrupt START SEQ1 sequence Sequencer SEQ3 Monitor Driver Interrupt Monitor int1 DUT int3 9-28

## **Detect Interrupt**

```
task intr_monitor::tx_monitor(); // simplified code
  intr_trans tr = intr_trans::type_id::create("tr", this);
  bit [3:0] interrupts = vif.monClk.interrupts;
                                                                   Monitor interrupts and send
  @(vif.monCLk iff (vif.monClk.interrupts != interrupts));
                                                                      out via analysis port
  tr.interrupts = vif.mon.interrupts;
  analysis_port.write(tr);
endtask
         class intr_sequencer extends uvm_sequencer;
          my_sequencer sqr;
          intr trans tr; event intr event;
          uvm_analysis_imp#(intr_trans,intr_sequencer) analysis_export;
          virtual function void write(intr_trans tr);
           if(tr.interrupts) begin // at least one interrupt set <</pre>
                                                                   Needs sequencer to pass
             this.tr = tr;
                                                                 interrupt responses to driver
              ->intr_event;
                        function void environment::connect_phase(uvm_phase phase);
          endfunction
                          super.connect_phase(phase);
          endclass
                          intr_sqr.sqr = agt.sqr;
                          intr_mon.analysis_port.connect(intr_sqr.anaylsis_export);
                        endfunction
                                            Connects to the intr monitor's analysis port
                                                                                      9-29
```

## **React to Interrupt**

```
class interrupt_sequence extends uvm_sequence; // other code left off
  intr_sequence_1 seq1;
 intr_sequence_2 seq2;
                                   Set arbitration
 intr_sequence_3 seq3;
 virtual task body();
                                                                  Wait for the interrupt
   p_sequencer.set_arbitration(SEQ_ARB_STRICT_FIFO);
                                                                 event from the sequencer
    forever begin
      @(p_sequencer.interrupt_event);
                                                                  Priority
      case(p_sequencer.tr.interrupts)
        4'b0001: `uvm_do_on_pri(seq1, p_sequencer.sqr, 500); // non-IEEE
        4'b0010: `uvm_do_on(seq2, p_sequencer.sqr);
                                                               // non-IEEE
        4'b0100: `uvm_do_on(seq3, p_sequencer.sqr);
                                                               // non-IEEE
      endcase
    end
          function void intr_test::build_phase(uvm_phase phase);
  endtask
            super.build_phase(phase);
endclass
            uvm_config_db#(uvm_object_wrapper)::set(this,"env.intr_sqr.run_phase",
                             "default_sequence", interrupt_sequence::get_type());
          endfunction
                                                                                 9-30
```

# **Appendix**

Sequence Arbitration & Priority
Reactive Sequence
Interrupt Sequence
uvm\_barrier

## Component Synchronization: uvm\_barrier

- Wait for number of waiters to reach threshold to release all waits
- Essential methods of the class:

```
class uvm_barrier extends uvm_object;
function new (string name="", int threshold=0);
virtual function void set_threshold (int threshold);

Sets threshold level (n number of waiters) to release all waits

Caller blocked until threshold of waiters has been reached. Increments waiter count.

virtual function void reset (bit wakeup=1);

Reset numbers of waiters to 0. If wakeup set, release all current waiters.

virtual function void set_auto_reset (bit value=1);

If value is 1, when threshold is hit, count resets to 0. If 0, count does not reset.

virtual function void cancel ();
Cancels wait. Decrements waiter count.

9-32
```

# 9 UVM Advanced Sequence/Sequencer 10 UVM Phasing and Objections 11 UVM Register Abstraction Layer (RAL) 12 Summary 5 Page 40-455-SSG-006

# **Unit Objectives**



After completing this unit, you should be able to:

- Control phase objections
- Control phase timeout
- Create user phases
- Create phase domains
- Implement phase callbacks

## **UVM Component Phasing**



- Synchronized phase execution
- Two predefined domains
  - common Environment components (environment/agent/driver/monitor)
    - run
  - uvm Sequence execution control (test only)
    - ♦ reset -> shutdown
      - With pre\_\*/post\_\* phases
- Task phases terminate when objection count reaches zero
- Enough flexibility for basic to intermediate user

## **Common Phases**

| build               | Create and configure testbench components                           |  |
|---------------------|---------------------------------------------------------------------|--|
| connect             | Establish cross-component connections                               |  |
| end_of_elaboration  | Check for correctness of testbench structure                        |  |
| start_of_simulation | Print configuration for components                                  |  |
| run                 | Stimulate the DUT                                                   |  |
| extract             | Extract data from different points of the verification environment  |  |
| check               | Check for any unexpected conditions in the verification environment |  |
| report              | Report results of the test                                          |  |
| final               | Tie up loose ends                                                   |  |

For individual component type recommendation see appendix

10-4

## **Run-Time Task Phases**

| pre_reset      | Setup/Wait for conditions to reset DUT            |  |
|----------------|---------------------------------------------------|--|
| reset          | Reset DUT/De-assert control signals               |  |
| post_reset     | Wait for DUT to be at a known state               |  |
| pre_configure  | Setup/Wait for conditions to configure DUT        |  |
| configure      | Configure the DUT                                 |  |
| post_configure | Wait for DUT to be at a known configured state    |  |
| pre_main       | Setup/Wait for conditions to start testing DUT    |  |
| main           | Test DUT                                          |  |
| post_main      | Typically a no-op                                 |  |
| pre_shutdown   | Typically a no-op                                 |  |
| shutdown       | Wait for data in DUT to be drained                |  |
| post_shutdown  | Perform final checks that consume simulation time |  |

For individual component type recommendation see appendix

## **Task Phase Synchronization**

■ Run-Time task phases for all components will move on to the next phase only when all objections for that phase are dropped



Objections are like students who raise their hand during lecture. Instructor cannot move on to next slide (phase) until all questions are answered (objections dropped).

## **Phase Objection – Device Drivers (1/6)**

#### Do not raise/drop objection in component's run\_phase

Impacts simulation with excessive objection count

```
class driver extends ...;
 virtual task run_phase(uvm_phase phase);
   forever begin
      seq_item_port.get_next_item(req);
     phase.raise objection(this);
      send(req);
                                   class monitor extends ...;
     seq item port.item done();
                                     virtual task run_phase(uvm_phase phase);
     phase.drop objection(this);
                                       forever begin
                                         @(negedge vif.sig]);
 endtask
                                        phase.raise objection(this);
endclass
                                         get_packet(tr);
                                         phase.drop objection(this);
                                       end
                                     endtask
                                   endclass
```

It is generally not possible for the driver and monitor classes to be able to determine when a test is done. Therefore, it does not make sense for the drivers and the monitor to raise or drop objections in the run phase. Doing so will only slow down simulation.

In general, a few objections by a component in a phase is fine. But, if all the drivers and monitors raise and drop objections for every transaction processed, performance will suffer. Use the necessary objections, and no more.

## Phase Objection – Sequence (2/6)

#### Objections can be raised/dropped in sequence

```
class packet_sequence ...; // other code not shown
  function packet_sequence::new(string name = "packet_sequence");
    super.new(name);
    set_automatic_phase_objection(1); // UVM-1.2 & IEEE UVM Only!
  endfunction
  virtual task pre_start();
    if (get_parent_sequence() == null && starting_phase != null)
        starting_phase.raise_objection(this); // UVM-1.1 ONLY!
  endtask
  virtual task post_start();
    if (get_parent_sequence() == null && starting_phase != null)
        starting_phase.drop_objection(this); // UVM-1.1 ONLY!
  endtask
  endclass
```

10-8

See Unit 4 – Creating Stimulus Sequences, for explanation of the differences between UVM-1.1, 1.2 and IEEE.

## Phase Objection – Drain Time (3/6)

- Objections in sequence may not be enough
  - There may be latency within the DUT
- Known latency can be taken care of with drain time
  - set\_drain\_time() method extends the phase for the specified amount of simulation time after objection count reaches 0

```
class test_drain extends test_base; // other code not shown

Change objection drain time
    in component's phase method

virtual task main_phase(uvm_phase phase);

    uvm_objection objection;
    super.main_phase(phase);
    objection = phase.get_objection();
    objection.set_drain_time(this, lus);
    endtask
endclass
Set drain time
```

## Phase Objection - Scoreboard (4/6)

A common way of handling unknown latency of DUT is to wait for the scoreboard's expect queue to be empty

```
class scoreboard#(type T=packet) extends scoreboard_base; // other code left off
  T expected_queue[$]; // queue of expected transactions
 virtual task wait_for_empty();
    wait (expected_queue.size() == 0);
  endtask class test_shutdown extends test_base;
                                                             // other code left off
endclass
            virtual task shutdown phase (uvm phase phase); // phase specific
              uvm_component comps[$]; scoreboard_base sb;
              phase.raise_objection(this, "Wait for scoreboard to empty");
              uvm_root::get().find_all("*", comps);
              foreach (comps[i]) begin
                                                     Wait for scoreboard
                 if ($cast(sb, comps[i]) begin
                   sb.wait_for_empty();
                                                       queue to empty
                 end
               end
               phase.drop_objection(this, "Scoreboard queues emptied");
            endtask
                        Drop objection when scoreboard queues are emptied
           endclass
                                                                                 10-10
```

## Phase Objection – Test (5/6)

- Test can extend phase via phase callback
  - phase\_ready\_to\_end()
    - Called when all objections are dropped for a phase
  - Requires the test writer to create and manage a BUSY flag

#### Phase Objection - Debug (6/6) Debug message control virtual function void phase\_started(uvm\_phase phase); if (uvm\_report\_enabled(UVM\_FULL, UVM\_INFO, "OBJECTORS")) begin if (phase.get\_objection() == null) return; -Only debug if objection exists fork begin phase.wait for state(UVM PHASE EXECUTING); <</pre> Wait for component to have a fork chance to raise objection uvm phase this\_phase = phase; uvm\_objection objection = phase.get\_objection(); uvm\_object objectors[\$]; Print objectors forever begin objection.get\_objectors(objectors); foreach (objectors[i]) \$display("@%t - objectors[%0d]: %s", \$realtime, i, objectors[i].get\_full\_name()); #1us; // Objection sample period begin this phase.wait for state(UVM PHASE ENDED); end join\_any disable fork; Wait for phase to end to terminate watch end join\_none For objection debugging using objection callbacks see appendix endfunction 10-12

Phase when executing goes through the following normal transition:

```
DORMANT -> SCHED -> SYNC -> START -> EXEC -> READY -> END -> CLEAN -> DONE
typedef enum {
                UVM PHASE DORMANT
                                         = 1,
                UVM_PHASE_SCHEDULED
                                         = 2,
                UVM_PHASE_SYNCING
                                         = 4,
                UVM_PHASE_STARTED
                                         = 8,
                UVM_PHASE_EXECUTING
                                         = 16,
                UVM PHASE READY TO END = 32,
                UVM_PHASE_ENDED
                                         = 64,
                                         = 128,
                UVM_PHASE_CLEANUP
                UVM_PHASE_DONE
                                         = 256,
                UVM_PHASE_JUMPING
                                         = 512
              } uvm_phase_state;
```

## **UVM Timeout**

- Run-Time switch:
- \i\

Caution: Not in IEEE P1800.2

- +UVM TIMEOUT
- Maximum absolute time before fatal is called
- Defaults to 9,200 sec
  - ◆ Causes fatal message if reached
- Embed in test:



Caution: Not in IEEE P1800.2

uvm\_root::get().set\_timeout(.timeout(1ms))

- Overridden by **+UVM\_TIMEOUT** if called in new()
  - ◆ Recommended
- Overrides +uvm\_timeout if called in phase method
  - ◆ Not recommended

## **Advanced Features**

#### **■ Phase Domains**

- UVM has two default phase domains: common and uvm
- Phases within same domain are synchronized
- Inter-domain phases can be synchronized
  - User can set full, partial or no synchronization

#### ■ User Defined Phases

• Can be mixed with predefined phases

## ■ Phase Jumping

Forwards and Backwards



Should only be implemented in test

10-14

## Phase Domains (1/2)

### UVM phases are scheduled within UVM domains

- There are two domains: common and uvm
  - Executing concurrently as two synchronized threads

virtual function void phase\_started(uvm\_phase phase);
 \$display("%s Phase is in %s domain", phase.get\_name(), phase.get\_domain\_name());
endfunction



## Phase Domains (2/2)

#### User can create customized domains

User typically do not need to create customized domains.

The only reason that customized domain is required is when logic blocks within the DUT operates independently of each other. That is, each has its own reset and configuration timing requirements. Without separate domains, there can be gaps within the functional spec that never get tested.

Note: sync() method only synchronize the starting time for the specified phase. The starting time for the following phase are not synchronized.

CAUTION: Currently buggy in implementation for .sync() method.

## **User Defined Phase**

#### User can create customized phases

```
Component where phase will execute

Macro creates a new phase <a href="mailto:class">class</a> called my_new_cfg_phase

test_base must implement new_cfg_phase(uvm_phase phase)

class test_base extends uvm_test; // utils left off

virtual function void build_phase(uvm_phase phase);

... // all environment are constructed here

begin

uvm_domain env_domain = env.get_domain();

env_domain.add(my_new_cfg_phase::get(),

.after_phase(uvm_configure_phase::get()));

end

endfunction
Add phase into domain
```

The following are user phase creation macros:

## Phase Jump: Backward

- Phases can be rolled back
- Mid-simulation reset can be accomplished by jumping back to reset phase
- Environment must be designed to support jumping
  - All active components must return control signals to de-asserted state
  - All residual properties must be deleted
  - All residual processes must be killed





jump () method will cause an immediate jump without regards to outstanding objections.

jump () only affects the phase execution of the domain in which the jump was executed.

Drivers, monitors and scoreboards all can be in middle of some operation when a jump happens. All thread spun off by these components must be killed. All transactions accumulated by these components but not yet processed also must be deleted.

An alternative to jump() is the set\_jump\_phase() method.

The **set\_jump\_phase()** method specifies which phase to transition to when this phase completes. Unlike **jump()**, **set\_jump\_phase()** does not terminate the phase immediately. Since the phase transition is objection based, the amount of clean necessary is minimal.

CAUTION: Avoid if you can. Very difficult to manage correctly.

## **Phase Jump: Forward**

- Can be used for a test to skip a behavior
  - Example: skip rest of main if coverage is met
- Environment must be designed to support jumping
  - May want to wait for components to be in idle state before calling jump

```
class my_test extends uvm_test;
...
virtual task main_phase(...);
forever begin
    #lus; // periodic coverge check
    if ($get_coverage() == 100.0) begin
        phase.jump(uvm_post_main_phase::get());
    end
    end
endtask
endclass
```

# **Phase Jumping Cleanup**

- phase\_ended() callback
  - Called before each phase terminates

```
virtual function void phase_ended(uvm_phase phase);
  uvm_phase jump_phase = phase.get_jump_target();
  if (jump_phase != null) begin
    if (jump_phase.is_before(phase)) begin
    ...
  end else begin
    if (jump_phase.is_after(phase)) begin
    ...
  end
  end
  end
  end
  end
end
endfunction: phase_ended
```

## **Get Phase Execution Count**

- get\_run\_count()
  - Returns the number of times this phase has executed

```
virtual function void phase_started(uvm_phase phase);
  if (phase.is(uvm_reset_phase::get())) begin
    int count = phase.get_run_count();
    if (count > 1) begin
        ...
    end    ...
  end
endfunction : phase_started
```

# **Unit Objectives Review**

You should now be able to:

- Control phase objections
- Control phase timeout
- Create user phases
- Create phase domains
- Implement phase callbacks



# Lab 5: Top Sequencer and Sequence



■ Implement sequence control



# **Appendix**

## uvm\_phase Class Key Members

Debugging Objections with Callbacks
Component Phasing Guidelines
Reacting to Reset

## uvm\_phase Class Key Methods

#### ■ uvm\_phase class key methods are as follows:

```
class uvm_phase extends uvm_object;
 function bit is(uvm_phase phase);
 function bit is_before(uvm_phase phase);
 function bit is_after(uvm_phase phase);
 function uvm_objection get_objection();
 virtual function void raise_objection(uvm_object obj, string description="", int count=1);
 virtual function void drop_objection(uvm_object obj, string description="", int count=1);
 function uvm phase find(uvm phase phase, bit stay in scope=1);
 function uvm phase find_by_name(string name, bit stay in scope=1);
 function uvm_phase get_schedule(bit hier=0);
 function string get_schedule_name(bit hier=0);
 function uvm domain get domain();
 function string get_domain_name();
 function void add(uvm_phase phase, with_phase=null, after_phase=null, before_phase=null);
 function void sync(uvm_domain target, uvm_phase phase=null, uvm_phase with_phase=null);
 function void unsync(uvm_domain target, uvm_phase phase=null, uvm_phase with_phase=null);
 function void jump(uvm_phase phase);
 function void set_jump_phase(uvm_phase phase);
 static function void jump_all(uvm_phase phase);
 function uvm_phase get_jump_target();
 function int get_run_count();
 function int unsigned get_ready_to_end_count();
                                                                             // see next slide for possible states
 function uvm_phase_state get_state();
 task wait_for_state(uvm_phase_state state, uvm_wait_op op=UVM_EQ);
                                                                             // possible op: UVM EQ, UVM NE, UVM LT,
endclass
                                                                             // UVM LTE, UVM GT, UVM GTE
```

## uvm\_phase Class States

■ The get\_state() and wait\_for\_state() methods operates on the following possible states of a phase

| Phase State            | Description                                              |
|------------------------|----------------------------------------------------------|
| UVM_PHASE_DORMANT      | Domain inactive                                          |
| UVM_PHASE_SCHEDULED    | Phase scheduled waiting for preceding phases to complete |
| UVM_PHASE_SYNCING      | All preceding phases completed                           |
| UVM_PHASE_STARTED      | Phase ready, phase_started() executes                    |
| UVM_PHASE_EXECUTING    | Phase method executes                                    |
| UVM_PHASE_READY_TO_END | No objections, phase_ready_to_end() executes             |
| UVM_PHASE_ENDED        | Phase completed, phase_ended() executes                  |
| UVM_PHASE_CLEANUP      | Phase related threads killed                             |
| UVM_PHASE_DONE         | Done, execute succeeding phase                           |

10-26

Phase when executing goes through the following transition:

```
typedef enum {
              UVM PHASE DORMANT
                                     = 1,
              UVM_PHASE_SCHEDULED
                                    = 2,
              UVM_PHASE_SYNCING
                                     = 4,
              UVM_PHASE_STARTED
                                     = 8,
              UVM_PHASE_EXECUTING
                                     = 16,
              UVM_PHASE_READY_TO_END = 32,
                                   = 64,
              UVM_PHASE_ENDED
              UVM_PHASE_CLEANUP = 128,
              UVM PHASE DONE
                                   = 256,
              UVM_PHASE_JUMPING
                                 = 512
            } uvm_phase_state;
```

# **Appendix**

uvm\_phase Class Key Members

## **Debugging Objections with Objection Callbacks**

**Component Phasing Guidelines Reacting to Reset** 

## **Debugging Objections with Callbacks**

```
class my_objection_cb extends uvm_objection_callback; ...; // constructor not shown
  uvm_object objectors[$];
  virtual function void raised(uvm_objection objection, uvm_object obj, uvm_object source_obj, string description, int count);
    if (obj.get_full_name() != "") begin
      `uvm_info("OBJECTION",
                $sformatf("%t: %s: Raised for %s, total is now %0d", $realtime, objection.get_name(), obj.get_full_name(),
                         objection.get_objection_total()+1),
                UVM_MEDIUM);
      objection.get_objectors(objectors);
      foreach (objectors[i]) $display("%t: OBJECTION - objectors[%0d]: %s", $realtime, i, objectors[i].get_full_name());
  endfunction
  virtual function void dropped (uvm_objection objection, uvm_object obj, uvm_object source_obj, string description, int count);
    if (obj.get_full_name() != "") begin
      `uvm_info("OBJECTION",
                $sformatf("%t: %s: dropped for %s, total is now %0d", $realtime, objection.get_name(), obj.get_full_name(),
                         objection.get_objection_total()-1),
               UVM MEDIUM);
      objection.get objectors(objectors);
      foreach (objectors[i]) $display("%t: OBJECTION - objectors[%0d]: %s", $realtime, i, objectors[i].get_full_name());
    end
  endfunction
                  class test_base extends uvm_test; ...; // other code left off
endclass
                    virtual function void build_phase(uvm_phase phase); ...; // other code left off
                      if (uvm_report_enabled(UVM_FULL, UVM_INFO, "OBJECTIONS")) begin
                        my_objection_cb cb = new("cb");
                        uvm_objection_cbs_t::add(null, cb); //typewide callback
                     endfunction
                   endclass
                                                                                                                        10-28
```

# **Appendix**

uvm\_phase Class Key MembersDebugging Objections with Objection Callbacks

**Component Phasing Guidelines** 

**Reacting to Reset** 

## **Driver Guideline**

- Emulates launch and capture registers
- Build time phases (emulates external module compile time)
  - build\_phase() // retrieve configuration
  - end\_of\_elaboration\_phase() // configuration and connectivity error check
- Run time phases (emulates external module simulation run time)
  - start\_of\_simulation\_phase() // print configuration
  - run\_phase() // get and process item emulates always
- Phase callbacks
  - Generally not needed



Do NOT implement pre\_reset through post\_shutdown phases! (see note)

10-30

Typically, only the phase methods listed above are implemented in the driver class.

The other phase methods, especially the uvm domain phase methods, should not be implemented in the driver class code. The uvm domain phase methods should be implemented in the test class code to control the sequence execution order.

The typical reason why someone would implement the **reset\_phase()** in the driver code is to handle the reset condition. But, this is a wrong approach. By embedding the **reset\_phase()** in the driver, you are taking away the ability of the driver to react to a reset in the middle of simulation.

A better approach for handling reset is described in the "Reacting to Reset in Driver, Monitor and Scoreboards" section of the appendix.

## **Monitor Guideline**

- Emulates capture registers
- Build time phases (emulates external module compile time)
  - build\_phase() // retrieve configuration
  - end\_of\_elaboration\_phase() // configuration and connectivity error check
- Run time phases (emulates external module simulation run time)
  - start\_of\_simulation\_phase() // print configuration
  - run\_phase() // report observed transaction emulates always
- Phase callbacks
  - Generally not needed



Do NOT implement pre\_reset through post\_shutdown phases! (see note)

10-31

Typically, only the phase methods listed above are implemented in the monitor class.

The other phase methods, especially the uvm domain phase methods, should not be implemented in the monitor class code. The uvm domain phase methods should be implemented in the test class code to control the sequence execution order.

The typical reason why someone would implement the **reset\_phase()** in the monitor code is to handle the reset condition. But, this is a wrong approach. By embedding the **reset\_phase()** in the monitor, you are taking away the ability of the monitor to react to a reset in the middle of simulation.

A better approach for handling reset is described in the "Reacting to Reset in Driver, Monitor and Scoreboards" section of the appendix.

## **Agent Guideline**

- **■** Emulates external block-level module
- Build time phases (emulates external block-level module compile time)
  - build\_phase() // construct sub-components// retrieve and set sub-component configuration
  - connect\_phase() // connect sub-components
  - end\_of\_elaboration\_phase() // configuration and connectivity error check
- Run time phases (no module behavior emulation)
  - start\_of\_simulation\_phase() // cover & display configuration
- Phase callbacks not needed



10-32

Agent class is only a container for behavior component objects. Only the phase methods listed above should be implemented in the agent class.

The other phase methods, especially the uvm domain phase methods and the run phase method, should not be implemented in the agent class code. The uvm domain phase methods and the run phase method should be implemented in the test class code to control the sequence execution order. There should be no reason to implement the uvm domain phase methods in the agent class.

## **Scoreboard Guideline**

- Tracks correctness of operation
- Build time phases

```
    build_phase()  // retrieve configuration if needed
    // construct sub-components if needed
    connect_phase()  // connect pass-through analysis ports if needed
```

- end\_of\_elaboration\_phase() // configuration error check
- Run time phases
  - start\_of\_simulation\_phase() // optional cover & print configuration
     run\_phase() // can be used to support reset detection



10-33

Typically, only the phase methods listed above are be implemented in the scoreboard class.

The other phase methods, especially the uvm domain phase methods and the run phase method, should not be implemented in the scoreboard class code. The uvm domain phase methods and the run phase method should be implemented in the test class code to control the sequence execution order.

The typical reason why someone would implement the **reset\_phase()** in the scoreboard code is to handle the reset condition. But, this is a wrong approach. By embedding the **reset\_phase()** in the scoreboard, you are taking away the ability of the scoreboard to react to a reset in the middle of simulation.

A better approach for handling reset is described in the "Reacting to Reset in Driver, Monitor and Scoreboards" section of the appendix.

For determining end of test, the **shutdown\_phase()** method should be implemented in the test rather than in the scoreboard.

## **Environment Phase Guideline**

- Emulates external system-level module
- Build time phases
  - build\_phase() // construct sub-components// retrieve and set sub-component configuration
  - connect\_phase() // connect sub-components
  - end\_of\_elaboration\_phase() // configuration and connectivity error check
- Run time phases
  - start\_of\_simulation\_phase() // cover & display configuration
- Phase callbacks not needed



10-34

Just like the agent class, the environment class is only a container class. Only the phase methods listed above should be implemented.

The other phase methods, especially the uvm domain phase methods and the run phase method, should not be implemented in the environment class code. The uvm domain phase methods and the run phase method should be implemented in the test class code to control the sequence execution order. There should be no reason to implement the uvm domain phase methods in the environment class.

## **Test Phase Guideline**

- No restriction/limitation of phases
- Build time phases
  - build\_phase() // construct and configure environment
  - connect\_phase() // make changes to environment connections
  - end\_of\_elaboration\_phase() // configuration and connectivity error check
- Run time phases
  - start\_of\_simulation\_phase() // display configuration
  - run\_phase() // control sequence execution emulates Verilog initial
  - reset\_phase() // execute reset sequence (optional)
  - configure\_phase() // execute configure sequence (optional)
  - main\_phase() // execute stimulus sequence (optional)
  - shutdown\_phase() // additional end of test condition (optional)
- Cleanup phases and callbacks as needed by test

# **Appendix**

uvm\_phase Class Key Members

Debugging Objections with Objection Callbacks

Component Phasing Guidelines

**Reacting to Reset** 

## **Driver Reset Guideline (1/3)**

```
class driver extends uvm_driver #(transaction);
 uvm_event reset_event;
 process
             process_aa[process];
  `uvm component utils begin(driver)
    `uvm_field_object(reset_event, UVM_ALL_ON) // field auto retrieved
  `uvm_component_utils_end
 virtual task run_phase(uvm_phase phase);
    interface_reset(); // see next slide
    forever begin
      fork
                           Must store each process in flight
        begin
         process_aa[process::self] = process::self;
          seq_item_port.get_next_item(req);
          // driver operation
          seq_item_port.item_done();
         process aa.delete(process::self);
        end
      join
                                     When done each process must
    end
 endtask: run_phase
                                        remove itself from array
// Continued on next slide
                                                                            10-37
```

```
function new(string name, uvm_component parent);
  super.new(name, parent);
endfunction: new

virtual function void end_of_elaboration_phase(uvm_phase phase);
  super.end_of_elaboration_phase(phase);
  if (reset_event == null) begin
      `uvm_fatal("CFG_ERR", "reset_event is not available");
  end
  endfunction: end_of_elaboration_phase
```

# **Driver Reset Guideline (2/3)**

```
// Continued from previous slide
 virtual task interface_reset();
   fork
      forever begin
        reset_event.wait_trigger();
                                            Must kill process in flight
        foreach (process_aa[i]) begin
                                              when reset is detected
          process_aa[i].kill();
        end
                                 Delete process array when done
        process_aa.delete();
        \ensuremath{//} reset all control signals & all class fields to reset state
      end
    join_none
  endtask: interface_reset
// Continued on next slide
```

## **Driver Reset Guideline (3/3)**

```
// Continued from previous slide
virtual function void start_of_simulation_phase(uvm_phase phase);
    super.start_of_simulation_phase(phase); // other code left off

// You must turn off the auto transaction recording.
// If left turn on, you will get a lot of Verdi recording warnings.
// If interested in transaction recording, you must do it yourself.
// Make sure to end recording when reset is detected.
    `ifndef UVM_VERSION_1_1
        seq_item_port.disable_auto_item_recording();
    `else
        // For UVM-1.1, set +UVM_DISABLE_AUTO_ITEM_RECORDING compile-time switch.
        // Unfortunately, that will turn all auto transaction recordings.
        // You need to migrate to UVM-1.2/IEEE UVM to avoid this problem.
    `endif
endfunction: start_of_simulation_phase
endclass: driver
```

Should be the start\_of\_simulation\_phase. If coded in build\_phase will result in run-time error due to race in when components are constructed

## **Transaction Monitor Reset Guideline (1/2)**

```
class monitor extends uvm_monitor;
 uvm_event reset_event;
            process_aa[process];
 process
  `uvm_component_utils_begin(monitor)
    `uvm_field_object(reset_event, UVM_ALL_ON) // field auto retrieved
  `uvm_component_utils_end
 virtual task run_phase(uvm_phase phase);
   interface_reset();
   forever begin
     fork
       begin
         process_aa[process::self] = process::self;
          // monitor operational code
         process_aa.delete(process::self);
       end
      join
   end
 endtask: run_phase
// Continued on next slide
```

10-40

```
function new(string name, uvm_component parent);
  super.new(name, parent);
endfunction: new

virtual function void end_of_elaboration_phase(uvm_phase phase);
  super.end_of_elaboration_phase(phase);
  if (reset_event == null) begin
      `uvm_fatal("CFG_ERR", "reset_event is not available");
  end
  endfunction: end_of_elaboration_phase
```

# **Transaction Monitor Reset Guideline (2/2)**

```
// Continued from previous slide

virtual task interface_reset();
   fork
     forever begin
        reset_event.wait_trigger();
     foreach (process_aa[i]) begin
        process_aa[i].kill();
     end
     process_aa.delete();
     // reset all class fields to reset state
     end
     join_none
   endtask: interface_reset

endclass: monitor
```

## **Reset Monitor Guideline**

```
class reset_monitor extends uvm_monitor; // other code left off
 uvm event
                              reset_event;
  `uvm_component_utils_begin(reset_monitor)
    `uvm_field_object(reset_event, UVM_ALL_ON) // field auto retrieved
  `uvm_component_utils_end
 virtual task run_phase(uvm_phase phase);
   forever begin
     observe();
   end
 endtask: run_phase
 virtual task observe();
   @(vif.reset_n);
   if (vif.reset n == 1'b0) begin
     reset_event.trigger();
 endtask: observe
endclass: reset_monitor
```

10-42

```
function new(string name, uvm_component parent);
  super.new(name, parent);
endfunction: new

virtual function void end_of_elaboration_phase(uvm_phase phase);
  super.end_of_elaboration_phase(phase);
  if (reset_event == null) begin
      `uvm_fatal("CFG_ERR", "reset_event is not available");
  end
  endfunction: end_of_elaboration_phase
```

## **Agent Reset Guideline**



For auto config db retrieval, the data type of the object must be uvm\_object!

10-43

```
function new(string name, uvm_component parent);
  super.new(name, parent);
endfunction: new

virtual function void end_of_elaboration_phase(uvm_phase phase);
  super.end_of_elaboration_phase(phase);
  if (reset_event == null) begin
      `uvm_fatal("CFG_ERR", "reset_event is not available");
  end
  endfunction: end_of_elaboration_phase
```

## **Scoreboard Reset Guideline**

```
class scoreboard extends uvm_scoreboard;
 Transaction
                 expected_que[$];
 uvm_event
                  reset_event;
  `uvm_component_utils_begin(scoreboard)
    `uvm_field_object(reset_event, UVM_ALL_ON) // field auto retrieved
  `uvm_component_utils_end
 virtual task run_phase(uvm_phase phase);
   forever begin
     reset_event.wait_trigger();
     uvm_wait_for_nba_region(); // need to allow analysis calls to flush
     expected_que.delete();
 endtask: run_phase
  // Scoreboard behavioral code left off
endclass: scoreboard
```

10-44

```
function new(string name, uvm_component parent);
  super.new(name, parent);
endfunction: new

virtual function void end_of_elaboration_phase(uvm_phase phase);
  super.end_of_elaboration_phase(phase);
  if (reset_event == null) begin
      `uvm_fatal("CFG_ERR", "reset_event is not available");
  end
  endfunction: end_of_elaboration_phase
```

## **Environment Reset Guideline**

```
class environment extends uvm_env;
  reset_agent r_agt;
 other_agent other_agt;
  scoreboard sb;
  uvm_event reset_event;
  `uvm component utils begin(environment)
    `uvm_field_object(reset_event, UVM_ALL_ON) // field auto retrieved
  `uvm_component_utils_end
 virtual function void build_phase(uvm_phase phase); // other code left off
    super.build_phase(phase);
    if (reset_event ==null) begin
                                                                   Environment distributes
      `uvm_info("CFG", "Using local reset event", UVM_MEDIUM);
                                                                       the reset event
       reset_event = new("reset_event");
    end
    uvm_config_db #(uvm_object)::set(this, "r_agt", "reset_event", reset_event);
    uvm_config_db #(uvm_object)::set(this, "other_agt", "reset_event", reset_event);
    uvm_config_db #(uvm_object)::set(this, "sb", "reset_event", reset_event);
  endfunction: build_phase
endclass: environment
                         For auto config db retrieval, the data type of the object must be uvm_object!
                                                                                  10-45
```

```
function new(string name, uvm_component parent);
  super.new(name, parent);
endfunction: new
```

# **Sequence Reset Guideline (1/2)**

```
class my_sequence extends uvm_sequence #(transaction);
 uvm_object event_obj;
 uvm_event reset_event;
                                          For config db retrieval, the data type
 process
              process_aa[process];
                                          of the object must be uvm_object!
 virtual task pre_start();
    \verb"uvm_config_db" (\verb"uvm_object")" :: \verb"get(this.get_sequencer(), "", "reset_event", event_obj); \\
    if (!$cast(reset_event, event_obj)) begin
       `uvm_fatal("CFG_ERR", "reset_event is not configured correctly");
    interface_reset(); // thread to detect reset and kill sequence
  endtask
 virtual task body()
    fork begin
        process_aa[process::self] = process::self;
        // body code left off
        process_aa.delete(process::self);
    end join
  endtask: body
// continued on next slide
                                                                                      10-46
```

```
`uvm_object_utils(my_sequence)

function new(string name = "my_sequence");
  super.new(name, parent);
endfunction: new
```

# **Sequence Reset Guideline (2/2)**

```
// continued from previous slide

virtual function void interface_reset();
  fork
  forever begin
    reset_event.wait_trigger();
    foreach (process_aa[i]) begin
        process_aa[i].kill();
    end
    process_aa.delete();
  end
  join_none
  endfunction: interface_reset
endclass: my_sequence
```

## **Sequencer Reset Guideline**

```
class my_sequencer #(type T = uvm_sequence_item) extends uvm_sequencer #(T);
  typedef my_sequencer#(T) this_type;
  uvm_event reset_event;
  `uvm_component_param_utils_begin(this_type)
    `uvm_field_object(reset_event, UVM_ALL_ON) // field auto retrieved
  `uvm_component_utils_end
  virtual task run_phase(uvm_phase phase);
    interface_reset(); // reset thread
  endtask: run_phase
  virtual task interface_reset();
    fork
      forever begin
        reset_event.wait_trigger();
                                        Tells the sequencer to kill all sequences and child sequences
        this.stop_sequences(); <
                                        currently operating on the sequencer, and remove all
    join none
                                        requests, locks, and responses that are currently queued.
  endtask: interface_reset
                                        This essentially resets the sequencer to an idle state. (LRM)
endclass: my_sequencer
                                                                                      10-48
```

```
const static string type_name = $sformatf("my_sequencer#(%s)", T::type_name);
virtual function string get_type_name();
  return type_name;
endfunction

function new(string name, uvm_component parent);
  super.new(name, parent);
endfunction

virtual function void end_of_elaboration_phase(uvm_phase phase);
  super.end_of_elaboration_phase(phase);
  if (reset_event == null) begin
        `uvm_fatal("CFG_ERR", "reset_event is not available");
  end
endfunction: end_of_elaboration_phase
```

# 9 UVM Advanced Sequence/Sequencer 10 UVM Phasing and Objections 11 UVM Register Abstraction Layer (RAL) 12 Summary 8 Syropsys, Inc. All Rights Reserved

# **Unit Objectives**



After completing this unit, you should be able to:

- Create ralf file to represent DUT registers
- Use ralgen to create UVM register classes
- Use UVM register in sequences
- Implement adapter to pass UVM register content to drivers
- Run built-in UVM register tests

## **Register & Memories**

- **Every DUT has them**
- First to be verified
  - Reset value
  - Bit(s) behavior
- High maintenance
  - Modify tests
  - Modify firmware model



11-3

The register and memory space of a design brings a lot of overhead to verification. Any change to the register/memory space in the specification has an avalanche effect on the DUT and TB. Every test and component affected must be changed. This can be time consuming as well as a maintenance nightmare (likely to miss some and have odd test results).

RAL reduces the impact of these spec changes, by abstracting the address out of the register read and write calls and automating the generation of register classes. Because of this, address space changes are made to one file (machine consumable spec) and automatically propagated to the rest of the TB environment

#### **Testbench without UVM Register Abstraction** sequence What about A typical test body() Host Sequencer coverage? check reset value self-checking? write value portability? check value device Host Driver drivers HOST\_ID DUT Example REG\_ARRAY register register Memory mapping Memory class host\_sequence extends uvm\_sequence #(host\_data); virtual task body(); `uvm\_do\_with(req, {addr=='h100; data=='1; kind==UVM\_WRITE;}); `uvm\_do\_with(req, {addr=='h1025; kind==UVM\_READ;}); ...; endtask endclass Address hardcoded! Field name unknown!

Status of execution unknown! Front door access only!



# **UVM Register Abstraction**

- Abstracts reading/writing to configuration fields and memories
- Supports both front door and back door access
- Mirrors register data
- Built-in functional coverage
- Hierarchical model for ease of reuse
- Pre-defined tests exercise registers and memories



## **Implement UVM Register Abstraction**

- Step 1: Verify frontdoor without UVM register abstraction
- Step 2: Describe register fields in .ralf file
- Step 3: Use ralgen to create UVM register abstraction
- Step 4: Create UVM register abstraction adapter
- Step 5: Add UVM register abstraction and adapter in environment
- Step 6: Write and run UVM register abstraction sequence



# **Example Specification**



| HOST_ID Register |      |      |
|------------------|------|------|
| Field            | CHIP | REV  |
| Bits             | 15-8 | 7-0  |
| Mode             | ro   | ro   |
| Reset            | 0x5A | 0x03 |

| LOCK Register |        |
|---------------|--------|
| Field         | LOCK   |
| Bits          | 15-0   |
| Mode          | w1c    |
| Reset         | 0xffff |

| R_ARRAY[256] Registers |        |
|------------------------|--------|
| Field                  | H_REG  |
| Bits                   | 15-0   |
| Mode                   | rw     |
| Reset                  | 0x0000 |

Register XXX
Register YYY

| RAM (4K) |      |
|----------|------|
| Bits     | 15-0 |
| Mode     | rw   |

VREG[16]
Bits 15-0

## **Step 1: Create Host Data & Driver**



```
class host_driver extends uvm_driver #(host_data);
// constructor and utils macro not shown
  task run_phase(uvm_phase phase);
  forever begin
    seq_item_port.get_next_item(req);
    data_rw(req); // call device driver
    seq_item_port.item_done();
  end
endtask
// device drivers not shown;
endclass
```

## **Step 1: Create Host Sequence**

■ Implement host sequence



```
class host_bfm_sequence extends uvm_sequence #(host_data);
  // utils macro, constructor, pre/post_start not shown
  task body();
    `uvm_do_with(req, {addr=='h000; kind==UVM_READ;});
    `uvm_do_with(req, {addr=='h100; data=='1; kind==UVM_WRITE;});
    `uvm_do_with(req, {addr=='h1025; kind==UVM_READ;});
  endtask
endclass

Sequence hardcodes register addresses
    Access DUT through front door
```

11-10

Create a simple host sequence without RAL to verify the front door operation of the DUT.

## **Verify Frontdoor Host is Working**

- Follow UVM guideline and complete test structure
- Then, compile and run simulation

Create a simple host env and test it via a simple test without RAL to verify the front door operation of the DUT.

# Step 2: Create .ralf File Based on Spec

```
register HOST_ID {
 field REV_ID {
   bits 8;
   access ro;
   reset 'h03;
  field CHIP_ID {
   bits 8;
   access ro;
   reset 'h5A;
}}
register LOCK {
 field LOCK {
   bits 16;
   access w1c;
   reset 'hffff;
}}
register R_ARRAY {
 field H_REG {
   bits 16;
   access rw;
   reset 'h0000;
}}
```



virtual register

| HOST_ID Register |         |        |
|------------------|---------|--------|
| Field            | CHIP_ID | REV_ID |
| Bits             | 15-8    | 7-0    |
| Mode             | ro      | ro     |
| Reset            | 0x5A    | 0x03   |

| LOCK Register |        |
|---------------|--------|
| Field         | LOCK   |
| Bits          | 15-0   |
| Mode          | w1c    |
| Reset         | 0xffff |

| R_ARRAY[256] Registers |        |
|------------------------|--------|
| Field                  | H_REG  |
| Bits                   | 15-0   |
| Mode                   | rw     |
| Reset                  | 0x0000 |



| VREG[16] |      |
|----------|------|
| Bits     | 15-0 |

rw

## Step 2: Create .ralf File Based on Spec



If system has multiple instances of the same block, each instance must be named like the following:

```
system dut_regmodel {
  bytes 2;
  block host_regmodel=BLK0 (blk0) @'h0000;
  block host_regmodel=BLK1 (blk1) @'h8000;
}

Each instance of the block must be named
```

#### **UVM Register Abstraction File (.ralf) Syntax** ■ Field field field\_name { Contains access rw|ro|wo|w1|w0c|w1c|rc|...; ◆ Bits reset value; [constraint name { <expressions> }] Access [enum { < name[=val], > }] Reset [cover <+ |- b|f>] [coverpoint {<bins name[[[n]]] = {<n|[n:n],>} | default>}] Constraints Coverage system field REV { block bits access ro; register memory reset 'h03; field field regfile

For detailed RALF file syntax and description, please consult UVM Register Abstraction Layer Generator User Guide in SolvNet.

register

# **UVM Register Abstraction: Field**

## RAL field can have any of the following specifications

| -          |                                                                                                                                                                                             |
|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bits       | Number of bits in the field                                                                                                                                                                 |
| access     | See next slide                                                                                                                                                                              |
| reset      | Specify the hard reset value for the field                                                                                                                                                  |
| constraint | Constraint to be used when randomizing field                                                                                                                                                |
| enum       | Define symbolic name for field values                                                                                                                                                       |
| cover      | Specifies bits in fields are to be included (+b) in or excluded (-b) from the register-bit coverage model. Specifies coverpoint is a goal (+f). If not (-f) coverpoint weight will be zero. |
| coverpoint | Explicitly specifies the bins in coverpoint for this field                                                                                                                                  |

11-15

For detailed RALF file syntax and description, please consult UVM Register Abstraction Layer Generator User Guide in SolvNet.

# **Field Access Types**

| RW            | read-write                                                   |
|---------------|--------------------------------------------------------------|
| RO            | read-only                                                    |
| WO            | write-only; read error                                       |
| W1            | write-once                                                   |
| WO1           | write-once; read error                                       |
| W0C/S/T       | write a 0 to bitwise-clear/set/toggle matching bits          |
| W1C/S/T       | write a 1 to bitwise-clear/set/toggle matching bits          |
| RC/S          | read clear /set all bits                                     |
| WC/S          | write clear /set all bits                                    |
| WOC/S         | write-only clear/set matching bits; read error               |
| WRC/S         | read clear/set all bits                                      |
| WSRC [WCRS]   | write sets all bits; read clears all bits [inverse]          |
| W1SRC [W1CRS] | write one set matching bits; read clears all bits [inverse]  |
| W0SRC [W0CRS] | write zero set matching bits; read clears all bits [inverse] |
| NOACCESS      | no effect for write and read                                 |

11-16

For detailed RALF file syntax and description, please consult UVM Register Abstraction Layer Generator User Guide in SolvNet.

# **UVM Register Abstraction File (.ralf) Syntax**

#### ■ Register contains fields

```
register reg_name {
  field name[=rename] [[n]] [@bit_offset[+incr]];
  field name[[n]] [(hdl_path)] [@bit_offset] {cproperties>}
  [bytes n;]
  [left_to_right;]
  [<constraint name {<expression>}>]
  [shared [(hdl path)];]
  [cover <+ | - a|b|f>]
  [cross <cross_item1> ... <cross_itemN>][{label <cross_label_name>}]
}
                                                       system
       register HOST_ID {
         field REV_ID;
                                                        block
         field CHIP_ID;
                          register LOCK {
                                                         register
                                                                       memory
                            bytes 2;
                                                                field
                                                          field
                             field LOCK {
                               access w1c;
                                                         regfile
                               reset 'hffff;
                                                           register
                          }}
```

For detailed RALF file syntax and description, please consult UVM Register Abstraction Layer Generator User Guide in SolvNet.

# **UVM Register Abstraction: Register**

#### RAL registers can have any of the following specifications

| bytes         | Number of bytes in the register                                                                                                                 |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| left_to_right | If specified, fields are concatenated starting from<br>the most significant side of the register but justified<br>to the least-significant side |
| [n]           | Array of fields                                                                                                                                 |
| bit_offset    | Bit offset from the least-significant bit                                                                                                       |
| incr          | Array offset bit increment                                                                                                                      |
| hdl_path      | Specify the module instance containing the register (backdoor access)                                                                           |
| shared        | All blocks instancing this register share the space                                                                                             |
| cover         | Specifies if address of register should be excluded (-a) from the block's address map coverage model.                                           |
| cross         | Specifies cross coverage of two or more fields of coverpoints. The cross coverage can have a label.                                             |

11-18

For detailed RALF file syntax and description, please consult UVM Register Abstraction Layer Generator User Guide in SolvNet.

# **UVM Register Abstraction File (.ralf) Syntax**

#### ■ Register File contains register(s)

```
regfile regfile_name {
 register name[=rename][[n]][(hdl_path)][@offset];
 register name[[n]] [(hdl_path)] [@offset] {cproperty>}
 [<constraint name {<expression>}>]
  [shared [(hdl_path)];]
  [cover <+|-a|b|f>]
                                               system
}
            regfile REG_FILE {
                                                block
              register XXX (xxx) @'h0 {
                 field xxx {
                                                 register
                                                               memory
                   bits 16;
                                                 field field
                   access rw;
                   reset 'h0000;
                                                 regfile
               }}
                                                   register
              register YYY (yyy) @'h1 {
            }}
```

For detailed RALF file syntax and description, please consult UVM Register Abstraction Layer Generator User Guide in SolvNet.



For detailed RALF file syntax and description, please consult UVM Register Abstraction Layer Generator User Guide in SolvNet.

# **UVM Register Abstraction File (.ralf) Syntax**

#### ■ Blocks

- Defines content of block layer module
- Can contain domains that define multiple interfaces accessing the same register (minimum of two if specified)



For detailed RALF file syntax and description, please consult UVM Register Abstraction Layer Generator User Guide in SolvNet.

#### **UVM Register Abstraction: Block** block blk\_name { ■ Contains bytes n;[endian no|little|big|fifo\_ls|fifo\_ms;] Register [<register name[=rename] [[n]][(hdl path)] [@offset];>] Memory [<register name[[n]][(hdl\_path)][@offset] {<pre>cproperty>}] [<regfile name[=rename] [[n]] [(hdl\_path)] [@offset] [+incr];>] Block [<memory name[=rename] [(hdl\_path)] [@offset];>] [<constraint name {<expression>}>] Must add index block host\_regmodel { bytes 2; @'h0000; register HOST\_ID (lock)@'h0100; register LOCK register R\_ARRAY[256] (host\_reg[%d]) @'h1000; Register array regfile REG\_FILE @'h3000; memory RAM@'h4000; (ram) virtual register VREG[16] RAM @'h0FF0 { field VREG { bits 16; access rw; } } } 11-22

For detailed RALF file syntax and description, please consult UVM Register Abstraction Layer Generator User Guide in SolvNet.

# **UVM Register Abstraction File (.ralf) Syntax**

#### ■ Top Level or subsystem

• Can contain domains that define multiple interfaces accessing the same register (minimum of two if specified)

```
system sys_name {
                                                  block
  property>
                                                   register
                                                                   memory
                                                   field
                                                          field
                                                   regfile
system sys_name {
  domain PCI {
                                                     register
    property>
                                        Register model
  domain AMBA {
    cproperty>
                                          uvm_reg
                                                    AMBA
}
                                 Adapter
                                                    Adapter
```

For detailed RALF file syntax and description, please consult UVM Register Abstraction Layer Generator User Guide in SolvNet.

# **UVM Register Abstraction: System**

#### ■ Top Level or subsystem

Contains other systems or blocks

```
system sys_name {
bytes n;
endian no|little|big|fifo_ls|fifo_ms;]
[<block name[[.domain]=rename][[n]][(hdl_path)]@offset[+incr];>]
[<block name[[n]] [(hdl_path)] @offset [+incr] {<pre>cystem name[[.domain]=rename][[n]][(hdl_path)]@offset[+incr];>]
[<system name[[n]][(hdl_path)] @offset [+incr] {<pre>cyproperty>}]
[<constraint name {<expression>}>]
}
```

```
system dut_regmodel {
  bytes 2;
  block host_regmodel=HOST0 (blk0) @'h0000;
  block host_regmodel=HOST1 (blk1) @'h8000;
}
```

11-24

For detailed RALF file syntax and description, please consult UVM Register Abstraction Layer Generator User Guide in SolvNet.

# **Step 3: Create UVM Register Abstraction Model**

```
ralgen -uvm -t dut_regmodel host.ralf
                                // ral_dut_regmodel.sv
                                class ral_reg_HOST_ID extends uvm_reg;
// host.ralf
                                 uvm_reg_field REV_ID;
                                  uvm_reg_field CHIP_ID;
                                                                          UVM
register HOST_ID {
 field REV_ID {...}
                                                                          RAL
  field CHIP_ID {...}
                                endclass : ral_reg_HOST_ID
                                                                         Classes
                                class ral_reg_LOCK extends uvm_reg;
                                class ral_reg_R_ARRAY extends uvm_reg;
register LOCK {
  field LOCK {...}
                                class ral_regfile_REG_FILE extends uvm_regfile;
                                class ral_mem_RAM extends uvm_mem;
register R_ARRAY {
                                class ral_block_host_regmodel extends uvm_reg_block;
  field H_REG {...}
                                  rand ral_reg_HOST_ID
                                                           HOST_ID;
                                  rand ral_reg_LOCK
                                                             LOCK;
                                  rand ral_reg_R_ARRAY R_ARRAY[256];
regfile REG_FILE {...}
memory RAM {...}
                                  rand ral_regfile_REG_FILE REG_FILE;
block host regmodel {...}
                                  rand ral_mem_RAM
system dut_regmode1 {...}
                                endclass : ral_block_host_regmodel
                                class ral_sys_dut_regmodel extends uvm_reg_block;
                                  rand ral_block_host_regmodel HOST0;
                                  rand ral_block_host_regmodel HOST1;
                                endclass : ral_sys_dut_regmodel
                                                                                       11-25
```

For detailed ralgen usage, please consult UVM Register Abstraction Layer Generator User Guide in SolvNet.

# **Step 4: Create UVM Register Adapter**

■ Environment needs adapters to convert UVM register data to bus transactions for each agent/sequencer



#### **Sequencer Adapter Class (1/2)**

■ UVM abstracted registers need to be translated to what the driver can understand (reg2bus)

```
class reg_adapter extends uvm_reg_adapter;
virtual function uvm_sequence_item reg2bus(const ref uvm_reg_bus_op rw);
  host_data tr;
  tr = host_data::type_id::create("tr");
  tr.addr = rw.addr;
   tr.data = rw.data;
  tr.kind = rw.kind;
  return tr;
endfunction
// Continued on next slide
                                                Register model
                                 sequence
                                                       uvm_reg
                                  body()
                                           default_map
                                                    reg2bus
```

Adapter

bus2reg

# Sequencer Adapter Class (2/2)

#### ■ bus2reg translates bus transaction back to RAL

```
// Continued from previous slide
  virtual function void bus2reg(uvm_sequence_item bus_item, ref uvm_reg_bus_op rw);
  host_data tr;
  if (!$cast(tr, bus_item)) `uvm_fatal(...);
  rw.addr = tr.addr;
  rw.data = tr.data;
  rw.kind = tr.kind;
  rw.status = tr.status;
  endfunction
endclass
```



#### **Optional Feature in Adapter Class**

- There is an optional field in the access methods (write, read, peak, poke) called extension
  - Used to pass additional information to the driver

task ral sequence::body(); host ext ext = new();

```
task write(..., input uvm_object extension = null, ...)
```

#### Example:

```
typedef enum { by_byte, by_word } host_access_t;
class host_ext extends uvm_object; // code left off
  rand host_access_t access_mode;
  constraint mode { soft access_mode == by_word; }
endclass
```

```
ext.randomize() with { access_mode == by_byte; };
regmodel.R0.write(status, data, .parent(this), .extension(ext));
endtask

function uvm_sequence_item ral_adapter::reg2bus(...); ...//
    host_ext extension = host_ext'(get_item().extension);
    if (extension != null)
        host_data.access_mode = extension.access_mode;
endfunction
```

#### **Step 5: Instantiating UVM Register Model**

#### ■ Can be self-constructed or passed in via configuration database

```
class host_env extends uvm_env; // Other code not shown
host_agent
                           h_agt;
ral block host regmodel regmodel;
virtual function void build_phase(uvm_phase phase); // Code simplified
 uvm_config_db#(ral_block_host_regmodel)::get(this, "", "regmodel", regmodel));
 if (regmodel == null) begin
  regmodel = ral_block_host_regmodel::type_id::create("regmodel", this);
  regmodel.build();
                                    Create UVM
  regmodel.lock_model();
                                  register hierarchy.
                                                      Pass register model to agent
                                  Not build phase()!
     Lock register hierarchy
                                                        for sequence to pick up
     and create address map
  uvm_config_db#(ral_block_host_regmodel)::set(this, "h_agt", "regmodel", regmodel);
endfunction // Continued on next slide
                                                                                    11-30
```

#### Tie Sequencer Adapter to Register Map

Register each sequencer with the associated adapter

```
virtual function void connect_phase(uvm_phase phase);
   reg_adapter adapter = reg_adapter::type_id::create("adapter", this);
   super.connect_phase(phase);
   regmodel.default_map.set_sequencer(h_agt.sqr, adapter);
   endfunction
endclass
Register model

Adapter

bus2reg
```

- A map within a register model represents an interface
  - Model with only one interface uses default\_map
  - Model with multiple interfaces use map names specified by user
    - ◆ Domain name in .ralf file (for ralgen)

#### **UVM Register Abstraction Sequence**

```
class bfm_sequence extends uvm_sequence#(host_data);
         // other code not shown
         virtual task body();
           `uvm do with(req, {addr=='h0; kind==UMV READ;});
           `uvm_do_with(req, {addr=='h4009; data=='1; kind==UVM_WRITE;});
         endtask
                                    Becomes
       endclass
class ral_sequence extends uvm_reg_sequence #(uvm_sequence#(host_data));
  ral_block_host_regmodel regmodel;
                                        // other code not shown
  virtual task pre start(); super.pre start();
    uvm_config_db#(ral_block_host_regmodel)::get(
            get_sequencer().get_parent(), "", "regmode1", regmode1))
                                    Retrieve regmodel from database via agent
  endtask
  virtual task body(); uvm_status_e status; uvm_reg_data_t data;
    regmode1.HOST_ID.read(status, data, .parent(this)); // can specify .path
    regmodel.RAM.write(status, 9, '1, .parent(this));
                                                           // defaults to frontdoor
  endtask
                                                           // if not specified
endclass
            Abstracted and self-documenting code
                                                                                 11-32
```

When you parameterize a uvm\_reg\_sequence with a sequence class, the uvm\_reg\_sequence is a derivative of that class. In the above example, this means that in host\_ral\_sequence class, you don't need to raise or drop objection because it is already done in the host\_sequence\_base class.

#### **Run RAL Sequence Implicitly or Explicitly**

```
class test_ral_implicit extends test_ral_base; // Support code not shown
virtual function void build_phase(uvm_phase phase); // Other code
 uvm_config_db#(uvm_object_wrapper)::set(this,"*.sqr.configure_phase",
                     "default sequence", host ral sequence::get type());
endfunction
endclass
                                Execute RAL sequence implicitly
class test_ral_explicit extends test_ral_base; // Support code not shown
  // Not shown-in start_of_simulation_phase:set default_sequence to null
 virtual task configure_phase(uvm_phase phase);
                                 super.configure_phase(phase);
    host_ral_sequence h_seq;
   phase.raise_objection(this);
   h_seq = host_ral_sequence::type_id::create("h_seq", this);
    h seq.start(env.h_agt.sqr); <</pre>
                                     Or, execute RAL sequence explicitly
   phase.drop objection(this);
  endtask
endclass
                                                                            11-33
```

As have already been explained in Unit 4, a sequence can be executed either implicitly or explicitly. Both will accomplish the same thing.

The reason to chose implicit sequence execution is for ease of re-use. Implicit sequence execution can be turned off by setting the "default\_sequence" configuration of the sequencer to null. And, implicit sequence execution can be replaced in the test by simply setting the "default\_sequence" configuration to another sequence.

The reason to chose explicit sequence execution is that coding is very straight forward. You construct and execute the sequence manually at the time of your choosing. However, once implemented, it is very difficult to change the behavior. You cannot easily disable it. You cannot easily replace the execution with something else.

# **UVM Register Test Sequences**

- Some of test sequences depend on mirror to be updated when backdoor is used to access DUT registers
  - You need to call set\_auto\_predict() in test or implement explicit predictor

| Sequence Name                 | Description                                   |
|-------------------------------|-----------------------------------------------|
| uvm_reg_hw_reset_seq          | Test the hard reset values of register        |
| uvm_reg_bit_bash_seq          | Bit bash all bits of registers                |
| uvm_reg_access_seq            | Verify accessibility of all registers         |
| uvm_mem_walk_seq              | Verify memory with walking ones algorithm     |
| uvm_mem_access_seq            | Verify access by using front and back door    |
| uvm_reg_mem_built_in_seq      | Run all reg and memory tests                  |
| uvm_reg_mem_hdl_paths_seq     | Verify hdl_path for reg and memory            |
| uvm_reg_mem_shared_access_seq | Verify accessibility of shared reg and memory |

#### **Execute RAL Test Sequence**

#### ■ Make sure RAL model is set to the correct prediction mode

```
class test_ral extends test_base; // support code left off
  // code identical to auto predict test is left off
 virtual task run_phase(uvm_phase phase);
   phase.raise_objection(this, "Starting reset tests");
   rst_seq = virtual_reset_sequence::type_id::create("rst_seq", this);
   rst_seq.start(env.v_reset_sqr);
    clp.get_arg_value("+seq=", seq_name);
    $cast(selftest_seq, uvm_factory::get().create_object_by_name(seq_name));
    env.regmodel.default_map.set_auto_predict(1);
                                             0 – Explicit prediction
    selftest_seq.model = env.regmodel;
                                             1 – Auto prediction
    selftest_seq.start(env.h_agt.sqr);
    phase.drop_objection(this, "Done with register tests");
 endtask
                                              Select sequence at run-time
endclass
```

simv +UVM\_TESTNAME=test\_ral +seq=uvm\_reg\_hw\_reset\_seq

#### **Enabling Auto Mirror Prediction**

- To enable automatic mirror update when registers are written and read: call set\_auto\_predict(1)
  - Advantage:
    - Simple: Read, write methods automatically updates mirror. No user code required.
  - Drawbacks:
    - ◆ Timing of FRONTDOOR update is not cycle accurate
    - ◆ Changes internal to DUT is not reflected in mirror
    - ◆ Not a good choice if mirror value is needed in user tests



11-36

Mirror prediction is set to explicit mirror prediction mode by default. To enable auto mirror prediction, one must call the set\_auto\_predict() method with the argument set to 1.

#### **Explicit (Manual) Mirror Prediction**

#### Mirror updates when monitor observe register changes

- Advantage:
  - Mirror is updated based on observation of bus protocol
  - ◆ Changes internal to DUT can be monitor and reflected in mirror
  - Correct choice if mirror value is needed in user tests
- Drawbacks:
  - ◆ More complex to set up. Requires a monitor.



11-37

Mirror prediction is set to explicit mirror prediction mode by default. But nothing happens by default.

To get true explicit mirror prediction, one must implement a monitor to detect changes and connect the monitor to the uvm\_reg\_predictor. See next slide.

#### **Connecting Explicit Mirror Predictor**



The uvm\_reg\_predictor class is a class supplied in the UVM source code as a base class for you to use. There is a analysis export (bus\_in) built into the class. You need to connect the predictor's analysis export to the monitor that is observing the physical bus. When a register transaction is observed by the monitor on the physical bus, the monitor passes the transaction on to the predictor via the analysis port. The predictor then uses the address map that's built into the regmodel and performs a reverse lookup of what register corresponds to the observed address. Then, the predictor populates the mirror of the register with the observed data.

If you use ralgen to generate backdoor access code, ralgen can generate a mirror update mechanism for you. Please see slide 11-99.

# **Unit Objectives Review**

#### You should now be able to:

- Create ralf file to represent DUT registers
- Use ralgen to create UVM register classes
- Use UVM register in sequences
- Implement adapter to pass UVM register content to drivers
- Run built-in UVM register tests



# **Appendix**

#### **UVM Register Modes**

UVM Memory Modes
ralgen Options
UVM Backdoor
UVM Register Classes

**UVM Register Callbacks** 

**Changing Address Offsets of a Domain** 

Accessing DUT signals via DPI



Within the uvm\_reg class, the Mirrored content should always reflect the actual content of the DUT register. The Mirrored content can be updated implicitly or explicitly. In either case, it must reflect the actual value of the DUT register.

The Desired content is populated by the user. It reflects what the user desired value would be in DUT register. Think of it as a scratch pad for data manipulation before the content is used to populate the DUT register.

#### **Register Frontdoor Write** ■ model.r0.write(status, value, [UVM\_FRONTDOOR], .parent(this)); uvm\_reg uvm\_field monitor Mirrored Predictor run\_phase() Desired sequence body() driver DUT reg2bus() k/d/a/n/b/s run\_phase() bus2reg() k/d/a/n/b/s adaptor 11-42

Sequence sets uvm\_reg with value uvm\_reg content is translated into bus transaction Driver gets bus transaction and writes DUT register Mirror can be updated either implicitly or explicitly

#### **Register Frontdoor Read** ■ model.r0.read(status, value, [UVM\_FRONTDOOR], .parent(this)); uvm\_reg uvm\_field monitor Mirrored Predictor run\_phase() Desired sequence body() driver DUT reg2bus() k/d/a/n/b/s run\_phase() bus2reg() k/d/a/n/b/s adaptor 11-43

Sequence executes uvm\_reg READ uvm\_reg READ is translated into bus transaction
Driver gets bus transaction and read DUT register
Read value is translated into uvm\_reg data and returned to sequence
Mirror updates



Physical interface is bypassed. Register behavior is mimicked.



Physical interface is bypassed. Register behavior is mimicked.



Physical interface is bypassed. Register behavior is NOT mimicked.



Physical interface is bypassed. Register behavior is NOT mimicked.

# **Mirrored & Desired Property Update**

- model.mirror(status, [check], [path], .parent(this));
- model.r0.mirror(status, [check], [path], .parent(this));

sequencer

run

sequence

body()



driver

run

device

drivers

# 

drivers

body()

# Randomize UVM Register Desired Property - model.randomize(); - Populate desired property with random value - Populate desired property with random value - Sequencer - DUT TO

device drivers

sequence

body()

# ■ value = model.ro.get(); • Get value from desired property Sequence run | Sequence body() | DUT | TO | IN | DUT | TO |

# Mirrored & DUT Value Update

- model.update(status, [path], .parent(this));
- model.r0.update(status, [path], .parent(this));
  - Update DUT and mirrored property with desired property if mirrored property is different from desired

sequencer

run

sequence

body()

- path can be
  - ◆ UVM\_FRONTDOOR
  - ◆ UVM\_BACKDOOR



model

Desired

11-52

driver

run

device

drivers

### Writing to uvm\_reg Mirrored Property model.r0.predict(value); model • Sets the value of the mirrored property Desired Mirrored ••• driver sequencer DUT device sequence --run run drivers body() 11-53

### Reading uvm\_reg Mirrored Property value = model.r0.get\_mirrored\_value(); model • Get value from mirrored property Desired Mirrored ••• driver sequencer DUT device sequence --run run drivers body() 11-54

# **Appendix**

**UVM Register Modes** 

### **UVM Memory Modes**

ralgen Options

**UVM Backdoor** 

**UVM Register Classes** 

**UVM Register Callbacks** 

**Changing Address Offsets of a Domain** 

Accessing DUT signals via DPI

## **Memory Frontdoor Write**

- model.mem.write(status, offset, value, [UVM\_FRONTDOOR], .parent(this));
- model.mem.burst\_write(status, offset, value[], [UVM\_FRONTDOOR],
  .parent(this));

Provide array populated with values to write to memory

- Sequence sets uvm mem with value
- uvm\_mem content is translated into bus transaction
- Driver gets bus transaction and writes DUT memory
- Memory is not mirrored



## **Memory Frontdoor Read**

- model.mem.read(status, offset, value, [UVM\_FRONTDOOR], .parent(this));
- model.mem.burst\_read(status, offset, value[], [UVM\_FRONTDOOR],
  .parent(this));

Provide array sized to number of values to read from memory

- Sequence executes uvm\_mem READ
- uvm\_mem READ is translated into bus transaction
- Driver gets bus transaction and reads DUT memory
- Read value is translated to uvm mem format and returned to sequence
- Memory is not mirrored



## **Memory Backdoor Write**

- model.mem.write(status, offset, value, UVM\_BACKDOOR, .parent(this));
- model.mem.burst\_write(status, offset, value[], UVM\_BACKDOOR, .parent(this));
  Provide array populated with values to write to memory
  - Sequence write to uvm\_mem with value mimicking memory access policy (ro does not change memory value)
  - uvm\_mem uses DPI/XMR to set DUT memory with value
  - Memory is not mirrored



# **Memory Backdoor Read**

- model.mem.read(status, offset, value, UVM\_BACKDOOR, .parent(this));
- model.mem.burst\_read(status, offset, value[], UVM\_BACKDOOR,
  .parent(this));

Provide array sized to number of values to read from memory

- Sequence executes uvm\_mem READ
- uvm\_mem uses DPI/XMR to get DUT memory value mimicking memory access policy (wo does not return memory value)
- Memory is not mirrored



# **Memory Backdoor Poke**

- model.mem.poke(status, offset, value, UVM\_BACKDOOR, .parent(this));
  - Sequence writes to uvm mem with value
    - ◆ Does not mimic memory access policy (ro memory WILL be modified)
  - uvm\_mem uses DPI/XMR to set DUT memory with value
  - Memory is not mirrored



# **Memory Backdoor Peek**

- model.mem.peek(status, offset, value, UVM\_BACKDOOR, .parent(this));
  - Sequence executes uvm\_mem PEEK
  - uvm\_mem uses DPI/XMR to get DUT memory value
  - Memory is not mirrored



# **Appendix**

**UVM Register Modes** 

**UVM Memory Modes** 

### ralgen Options

**UVM Backdoor** 

**UVM Register Classes** 

**UVM Register Callbacks** 

**Changing Address Offsets of a Domain** 

Accessing DUT signals via DPI

## ralgen Options: Common

ralgen [options] -uvm -t top\_model file.ralf

### **■** Common options:

- -f file
  - Specify a file containing ralgen options
- -o fname
  - ◆ Specify output file name. Default is ral\_<top\_model>
- $\bullet$  -c b|s|a|f|F
  - Generate functional coverage model
- -P
  - Generate model in separate packages

11-63

## ralgen Options: Advanced

- Advanced options:
  - -b
    - ◆ Generate XMR-based (non-DPI) back-door access code
    - -gen\_vif\_bkdr
      - > Generate back-door access with virtual interface
    - → -auto mirror
      - > Generate code for automatic mirror update
  - -B
    - ◆ Generate byte-base addressing
- See uvm\_ralgen\_ug.pdf for other options
  - Or, execute: ralgen -h

11-64

### ralgen Address Granularity

```
register R {
                   regmodel = ral block BLK::type id::create("regmodel", this);
bytes 4;
                   regmodel.build();
field C { bits 8; }
                   regmodel.lock model();
                   `uvm_info("ADDR_MAP", $sformatf("R addr = %0h", regmodel.R.get_address()), UVM_HIGH)
register S {
                   `uvm_info("ADDR_MAP", $sformatf("S addr = %0h", regmodel.S.get_address()), UVM_HIGH)
 bytes 4:
                   `uvm_info("ADDR_MAP", $sformatf("T addr = %0h", regmodel.T.get_address()), UVM_HIGH)
field D { bits 8; }
                                  ralgen -uvm -t BLK file.ralf
register T {
                   UVM INFO program.sv(11) @ 0: reporter [ADDR MAP] R address = 0
 bytes 4:
                   UVM INFO program.sv(12) @ 0: reporter [ADDR MAP] S address = 1
field A { bits 8; }
                   UVM INFO program.sv(13) @ 0: reporter [ADDR MAP] T address = 2
block BLK {
                               ralgen -uvm -t BLK -B file.ralf
  bytes 4;
                   UVM INFO program.sv(11) @ 0: reporter [ADDR MAP] R address = 0
  register R;
                   UVM INFO program.sv(12) @ 0: reporter [ADDR MAP] S address = 4
  register S;
                   UVM_INFO program.sv(13) @ 0: reporter [ADDR_MAP] T address = 8
  register T;
                                                                                                 11-65
```

### ralgen Functional Coverage

```
class ral_reg_HOST_ID extends uvm_reg;
                                                              // other code not shown
// host.ralf
register HOST_ID {
                       uvm_reg_field REV_ID; uvm_reg_field CHIP_ID;
                       covergroup cg_bits ();
  field REV_ID {...}
                         option.per_instance = 1;
  field CHIP_ID {...}
                         REV_ID: coverpoint {m_data[7:0], m_is_read} iff(m_be) {
}
                           wildcard bins bit_0_wr_as_0 = \{9'b???????00\};
                                                                                 UVM
                           wildcard bins bit_0_wr_as_1 = \{9'b???????10\};
                                                                                 RAL
                                                                                Classes
                                 ralgen -c b -uvm -t dut_regmodel host.ralf
                       endgroup
 program automatic test; // other code not shown
    initial begin
     uvm_reg::include_coverage("*", UVM_CVR_ALL);
     run_test();
    end
                    User must enable coverage with include_coverage() and set_coverage()
 endprogram
                                     wei // other code not shown
 class test_coverage extends
   virtual function void end___elaboration_phase (uvm_phase phase);
      env.regmodel.set_coverage(UVM_CVR_ALL);
    endfunction
  endclass
                                                                                11-66
```

# **Appendix**

UVM Register Modes
UVM Memory Modes
ralgen Options

### **UVM Backdoor**

UVM Register Classes
UVM Register Callbacks
Changing Address Offsets of a Domain
Accessing DUT signals via DPI

## **Optional: Backdoor Access**

- Two ways to generate the backdoor access:
  - Via SystemVerilog Cross Module Reference (XMR)
  - Via SystemVerilog DPI call
- Both allow register model to be part of SystemVerilog package
- XMR implementation is faster
  - Requires user to compile one additional file and at compile-time provide top level path to DUT
  - VCS only
- DPI implementation is slower
  - No additional file is needed and top level path can be provided at run-time
  - Portable to other simulators

### Modified ralgen XMR Backdoor Access (1/3) ■ -b -gen\_vif\_bkdr option access register via Verilog XMR // host.ralf register HOST\_ID (host\_id) @'h0000; ralgen -b -gen\_vif\_bkdr -uvm -t host\_regmodel host.ralf // ral\_host\_regmodel\_intf.sv interface ral\_host\_regmodel\_intf; // other code not shown uvm\_resource\_db#(virtual ral\_host\_regmodel\_intf)::set("\*" "uvm\_reg\_bkdr\_if", interface::self());< Self stored into database (VCS only - see note)task ral\_host\_regmodel\_HOST\_ID\_bkdr\_read(uvm\_reg\_item rw); rw.value[0] = `HOST\_REGMODEL\_TOP\_PATH.host\_id; endtask endinterface Access method uses XMR vcs ral\_host\_regmodel\_intf.sv +define+HOST\_REGMODEL\_TOP\_PATH=router\_test\_top.dut ... XMR path from harness to DUT must be specified

#### Caution:

Interface must be compiled

interface::self() is NOT an IEEE defined mechanism. Other simulators may not support this call.

If this is not desired, there are three ways to make it fully IEEE compliant:

One – Comment out the line in question and manually instantiate and store the instance into the resource db in the top module block.

#### Example:

```
module router_test_top;
  ral_host_regmodel_intf host_intf();
  initial begin
    uvm_resource_db#(virtual ral_host_regmodel_intf)::set(
                          "*", "uvm_reg_bkdr_if", host_if);
  end
endmodule
```

Two – Use the DPI mechanism as shown in a couple more slide.

Three – Use the true XMR mechanism shown in appendix (11-96). The issue with this alternative is that the generated code cannot be embedded inside a package. (true XMR is not allowed in SystemVerilog packages)

## ralgen XMR Backdoor Access (2/3)

### ■ Generated backdoor class uses interface in to access registers

```
Backdoor access class is generated by ralgen
// ral host regmodel.sv
class ral_reg_host_regmodel_HOST_ID_bkdr extends uvm_reg_backdoor;
 // other code not shown
virtual ral_host_regmodel_intf __reg_vif; <</pre>
                                                    XMR encapsulated in
function new(string name);
                                                    package-able interface
  super.new(name);
 uvm_resource_db#(virtual ral_host_regmodel_intf)::read_by_name(get_full_name(),
                                                       "uvm_reg_bkdr_if", __reg_vif);
 endfunction
                                                             Interface retrieved via resource
virtual task read(uvm_reg_item rw);
                                                                  database (see note)
 do_pre_read(rw);
  __reg_vif.ral_host_regmodel_HOST_ID_bkdr_read(rw);
 rw.status = UVM_IS_OK;
 do_post_read(rw);
                                  Register access method make use
endtask
                                     of interface access method
endclass
```

## ralgen XMR Backdoor Access (3/3)

#### XMR access method flow:

```
regmodel.HOST_ID.read(status, data, UVM_BACKDOOR, .parent(this));
  task uvm req::read(...);
    XreadX(status, value, path, map, parent, prior, extension, fname, lineno);
  endtask uvm_reg::XreadX(...); ...
             do_read(rw);
            endtask
  task uvm_reg::do_read(uvm_reg_item rw); ...
    case (rw.path)
                                                     Uses backdoor class
      UVM_BACKDOOR: begin
                                                    generated by ralgen
        uvm_reg_backdoor bkdr = get_backdoor();
        if (bkdr != null) bkdr.read(rw);-
        else backdoor_read(rw);
           task ral_reg_host_regmodel_HOST_ID_bkdr::read(uvm_reg_item rw);
             do_pre_read(rw);
  Uses
             __reg_vif.ral_host_regmodel_HOST_ID_bkdr_read(rw);
 ralgen
             rw.status = UVM_IS_OK;
generated
             do_post_read(rw);
 interface
           endtask
                                                                              11-71
```

## ralgen DPI Backdoor Access (1/2)

■ No additional switch on the ralgen or vcs command

```
// host.ralf
...
register HOST_ID (host_id) @'h0000;

ralgen -uvm -t host_regmodel host.ralf
```

- No specialized backdoor interface generated
- Need to add top level path at run-time via database:

```
virtual function void test_ral_base::build_phase(uvm_phase phase); ...;
    uvm_resource_db #(string)::set("hdl_path","router_test_top.dut");
endfunction

function void host_env::build_phase(uvm_phase phase);
    if (!uvm_resource_db#(string)::read_by_type("hdl_path",hdl_path))
        regmodel.set_hdl_path_root(hdl_path);
    else `uvm_fatal("host_regmodel", "top path is not set!");
endfunction
```

## ralgen DPI Backdoor Access (2/2)

#### ■ DPI access flow

```
regmodel.HOST_ID.read(status, data, UVM_BACKDOOR, .parent(this));
task uvm_reg::read(...);
  XreadX(status, value, path, map, parent, prior, extension, fname, lineno);
         →task uvm_reg::XreadX(...); ...
             do_read(rw);
                              task uvm_reg::do_read(uvm_reg_item rw);
           endtask
                                case (rw.path)
                                  UVM_BACKDOOR: begin
                                   uvm_reg_backdoor bkdr = get_backdoor();
            No backdoor class exists
                                   >if (bkdr != null) bkdr.read(rw);
                                   else backdoor_read(rw);
task uvm_reg::backdoor_read (uvm_reg_item rw);
                                                       Uses base class access method
  rw.status = backdoor_read_func(rw);
endtask
                 function uvm_status_e uvm_reg::backdoor_read_func(...); ...
                  bit ok=1;
                   ok &= uvm_hdl_read(hdl_concat.slices.path,val);
                 end
                            Uses UVM DPI access
                                                                                11-73
```

# **Appendix**

UVM Register Modes
UVM Memory Modes
ralgen Options
UVM Backdoor

### **UVM Register Classes**

UVM Register Callbacks
Changing Address Offsets of a Domain
Accessing DUT signals via DPI

#### **UVM Register Base Class Commonly Used Content** uvm\_object uvm\_reg\_block uvm\_reg\_map uvm\_reg uvm\_reg\_field configure() configure() configure() configure() get\_lsb\_pos() create\_map() backdoor() set/get\_offset() set default map() set\_base\_addr() get parent() get\_n\_bits() get\_blocks() define\_access() get\_root\_map() get\_maps() get\_parent\_map() get\_acces() get\_maps() get\_rights() get\_registers() get\_submaps() get\_n\_bits() is\_volatile() get\_base\_addr() +access methods get\_fields() get\_offset()

get\_address()

set/get\_frontdoor()

set/get\_backdoor()

+access methods

get\_physical\_addresses()

get\_n\_bytes()

get\_\*()

get\_adapter()()

11-75

get\_memories()

get\_virtual\_field()

get\_default\_door()

set backdoor()

get\_virtual\_registers()

# UVM Register Classes: uvm\_reg\_bus\_op & uvm\_reg\_item

```
Caution: Not complete.
`define UVM_REG_ADDR_WIDTH 64
                                                                      Only key members are shown.
`define UVM_REG_DATA_WIDTH 64
typedef bit unsigned [`UVM_REG_DATA_WIDTH-1:0] uvm_reg_data_t;
typedef bit unsigned [`UVM_REG_ADDR_WIDTH-1:0] uvm_reg_addr_t;
typedef struct {
 uvm_reg_addr_t
                    addr;
 uvm_reg_data_t
                    data;
                             // Can be: UVM_READ, UVM_WRITE, UVM_BURST_READ, UVM_BURST_WRITE
 uvm_access_e
                    kind;
                    n_bits; // Number of bits of <uvm_reg_item::value> being transferred by this transaction.
 int
 uvm_reg_byte_en_t byte_en; // Enable byte lanes on the bus. Meaningful only when the bus supports byte enables
                    status; // Result can be: UVM_IS_OK, UVM_HAS_X, UVM_NOT_OK.
} uvm_reg_bus_op;
                           class uvm_reg_item extends uvm_sequence_item;
                             rand uvm_access_e
                                                    kind;
                             rand uvm_reg_data_t
                                                     value[];
                             rand uvm_reg_addr_t
                                                     offset;
```

status;

map;

uvm\_status\_e

uvm\_reg\_map

endclass

## UVM Register Classes: uvm\_reg\_field

```
class uvm_reg_field extends uvm_object;
 rand uvm_reg_data_t value;
local uvm_reg_data_t m_mirrored;
 local uvm_reg_data_t m_desired;
 function void configure(...);
 function void reset(...);
 task write(...);
  task read (...);
 task poke (...);
 task peek (...);
 function void
                          set
                                    (...);
  function uvm_reg_data_t get
                                    (...);
 function bit
                         predict (...);
 task
                          mirror (...);
 function uvm_reg_data_t get_mirrored_value(...);
 function void uvm_reg_field::pre_randomize(); value = m_desired; endfunction
  function void uvm_reg_field::post_randomize(); m_desired = value; endfunction
endclass
```

# UVM Register Classes: uvm\_reg

```
class uvm_reg extends uvm_object;
 protected bit
                       m_maps[uvm_reg_map];
 protected uvm_reg_field m_fields[$];
            m_read_in_progress;
 local bit
 local bit
                       m_write_in_progress;
                 m_update_in_progress;
 protected bit
 function void configure
                           (...);
 function void add_field (...);
 function void add_map
                         (...);
 function void add_hdl_path (...);
 function void
                        set(...);
 function uvm_reg_data_t get(...);
 function bit
                        predict
 function uvm_reg_data_t get_mirrored_value(...);
 function void
                        reset(...);
 task write (...);
 task read (...);
 task poke (...);
 task peek (...);
 task update (...);
 task mirror (...);
endclass
```

# UVM Register Classes: uvm\_reg\_map

```
class uvm_reg_map extends uvm_object;
 m_regs_by_offset[uvm_reg_addr_t];
 local uvm_reg
 local uvm_mem
                  m_mems_by_offset[uvm_reg_map_addr_range];
 static local uvm_reg_map m_backdoor;
 function void configure (...);
 function void add_reg (...);
 function void add_mem
                   (...);
 function void add_submap (...);
 function void set_sequencer
                         (...);
 function void set_submap_offset (...);
 function void set_base_addr (...);
 function void set_auto_predict (...);
 function void reset (...);
 task
          do_write
          do_write (...);
do_read (...);
 task
 task
          do_bus_write (...);
 task
          do_bus_read (...);
endclass
                                                                 11-79
```

# UVM Register Classes: uvm\_reg\_block

```
class uvm_reg_block extends uvm_object;
 uvm_reg_map default_map;
local int unsigned blks[uvm_reg_block];
local int unsigned regs[uvm_reg];
local int unsigned vregs[uvm_vreg];
local int unsigned mems[uvm_mem];
  local bit
                           maps[uvm_reg_map];
  function uvm_reg_map create_map(...);
  function void configure (...);
  function void build (...);
  function void add_block (...);
  function void add_map (...);
  function void add_reg (...);
  function void add_vreg (...);
  function void add_mem (...);
  function void lock_model();
  function void reset (...);
  task update(...);
  task mirror(...);
  function void set_backdoor (...);
  function void add_hdl_path (...);
  function void set_hdl_path_root (...);
endclass
```

# **Appendix**

UVM Register Modes
UVM Memory Modes
ralgen Options
UVM Backdoor
UVM Register Classes

### **UVM Register Callbacks**

**Changing Address Offsets of a Domain Accessing DUT signals via DPI** 

### **RAL Class Key Callback Members**

### Caution: Simplified code for illustration. Most code left off.

```
// See class reference document and source code files
// for actual code
virtual class uvm_reg extends uvm_object;
   `uvm_register_cb(uvm_reg, uvm_reg_cbs)
   virtual task pre_write(uvm_reg_item rw); endtask
   virtual task post_write(uvm_reg_item rw); endtask
   virtual task pre_read(uvm_reg_item rw); endtask
   virtual task post_read(uvm_reg_item rw); endtask
   virtual task post_read(uvm_reg_item rw); endtask
endclass: uvm_reg
task uvm_reg::write(...);
   set(value);
   do_write(rw); // See next page
endtask
```

### ■ Two ways to implement callbacks

- Simple callback extend uvm reg class
- UVM callback extend uvm reg cbs class then register cb

### **RAL Class Key Callback Members**

```
task uvm_reg::do_write(uvm_reg_item rw);
 uvm_reg_cb_iter cbs = new(this);
 foreach (m_fields[i]) begin
   uvm_reg_field_cb_iter cbs = new(m_fields[i]);
   uvm_reg_field f = m_fields[i];
   f.pre_write(rw);
   for (uvm_reg_cbs cb=cbs.first(); cb!=null; cb=cbs.next())
     cb.pre_write(rw);
 pre_write(rw);
 for (uvm_reg_cbs cb=cbs.first(); cb!=null; cb=cbs.next())
   cb.pre_write(rw);
  // EXECUTE WRITE...
 for (uvm_reg_cbs cb=cbs.first(); cb!=null; cb=cbs.next())
   cb.post_write(rw);
 post_write(rw);
 foreach (m_fields[i]) begin
   uvm_reg_field_cb_iter cbs = new(m_fields[i]);
   uvm_reg_field f = m_fields[i];
   for (uvm_reg_cbs cb=cbs.first(); cb!=null; cb=cbs.next())
     cb.post_write(rw);
   f.post_write(rw);
                             Caution: Simplified code for illustration only
 end
endtask: do_write
```

# **Appendix**

**UVM Register Modes** 

**UVM Memory Modes** 

ralgen Options

**UVM Backdoor** 

**UVM Register Classes** 

**UVM Register Callbacks** 

**Changing Address Offsets of a Domain** 

Accessing DUT signals via DPI

### **Changing the Address offsets of a Domain**

- set\_base\_addr() method allows user to modify the base address of a uvm register map
  - Can be called before or after lock\_model()
  - If called after the model is locked, the address will be re-initialized

```
virtual function void build_phase(uvm_phase phase);
...; // other code left off
model.build();
model.APBD.set_base_addr('h2000_0000);
model.WSHD.set_base_addr('h4002_0000);
model.lock_model();
endfunction
```

11-85

It's possible that you don't want to specify base addresses in RALF as these might be subject to change (depending on chip mode, project, etc). Sometimes it is easier to specify only relative offsets in RALF, and then specify the base addresses for each domain in the testbench.

# **Appendix**

**UVM Register Modes** 

**UVM Memory Modes** 

ralgen Options

**UVM Backdoor** 

**UVM Register Classes** 

**UVM Register Callbacks** 

**Changing Address Offsets of a Domain** 

Accessing DUT signals via DPI

### **Direct DUT Signal Access**

### ■ From UVM uvm\_hdl.svh file

```
// For all functions, returns 1 if the call succeeded, 0 otherwise.
// uvm_hdl_deposit: sets the given HDL ~path~ to the specified ~value~.
function int uvm_hdl_deposit(string path, uvm_hdl_data_t value);
// uvm_hdl_read: gets the value at the given ~path~.
function int uvm_hdl_read(string path, output uvm_hdl_data_t value);
// uvm_hdl_force: forces the ~value~ on the given ~path~.
function int uvm_hdl_force(string path, uvm_hdl_data_t value);
// uvm_hdl_force_time: forces the ~value~ on the given ~path~ for the specified amount of
// ~force_time~. If ~force_time~ is 0, <uvm_hdl_deposit> is called.
task uvm_hdl_force_time(string path, uvm_hdl_data_t value, time force_time=0);
// uvm_hdl_release_and_read: releases a value previously set with <uvm_hdl_force>.
// ~value~ is set to the HDL value after the release.
function int uvm_hdl_release_and_read(string path,inout uvm_hdl_data_t value);
// uvm_hdl_release: releases a value previously set with <uvm_hdl_force>.
function int uvm_hdl_release(string path);
```

This page was intentionally left blank

# 9 UVM Advanced Sequence/Sequencer 10 UVM Phasing and Objections 11 UVM Register Abstraction Layer (RAL) 12 Summary 12-1

# **Key Elements of UVM**

- Methodology
- Scalable architecture
- Standardized component communication
- Customizable component phase execution
- Flexible components configuration
- Flexible component search & replace
- Reusable register abstraction

# **UVM Methodology Guiding Principles**

# ■ Top-down implementation methodology

• Emphasizes "Coverage Driven Verification"

# ■ Maximize design quality

- More testcases
- More checks
- Less code

# ■ Approaches

- Reuse
  - Across tests
  - Across blocks
  - Across systems
  - Across projects
- One verification environment, many tests
- Minimize test-specific code



# **Scalable Architecture**

■ Interface based agent enables block to system reuse



# **Standardized Component Communication**

# ■ TLM, TLM 1.0, TLM 2.0



# **Customizable Component Phase Execution**

# ■ Component phases are synchronized

- Ensures correctly organized configuration and execution
- Can be customized



# Flexible Components Configuration (1/2)

■ uvm\_config\_db#(\_type)::get(...)

```
class driver extends ...; // simplified code
  virtual router_io vif;
  function void build_phase(uvm_phase phase);
    super.build_phase(phase);
    if (!uvm_config_db#(virtual router_io)::get(this, "", "vif", vif))
        `uvm_fatal("CFGERR", "Driver DUT interface not set");
    endfunction
endclass
```

■ uvm\_config\_db#(\_type)::set(...)

```
class agent extends ...; // simplified code
  virtual function void build_phase(uvm_phase phase);
    super.build_phase(phase);
    uvm_config_db#(virtual router_io)::set(this, "*", "vif", vif);
    endfunction
endclass
```

# Flexible Components Configuration (2/2)

# ■ Sequence can be configured to be implicitly executed

• uvm\_config\_db#(...)::set(...) // objection must be embedded in sequence

```
class reset_sequence extends uvm_sequence#(reset_tr); // other code not shown
  function new(string name="reset_sequence");
    super.new(name);
    set_automatic_phase_objection(1); // UVM-1.2 & IEEE UVM Only
  endfunction
  virtual task body();
    `uvm_do(req);
  endtask
endclass
```

### Flexible Component Search & Replace class test\_new extends test\_base; Simulate with: `uvm\_component\_utils(test\_new) simv +UVM\_TESTNAME=test\_new virtual function void build\_phase(uvm\_phase phase); super.build\_phase(phase); set\_inst\_override\_by\_type("env.agt", agent::get\_type(), simv new\_agt::get\_type()); uvm\_root endfunction Use component hierarchical path endclass run\_test() to execute component overrides class environment extends uvm\_env; ... test\_new virtual function void build\_phase(uvm\_phase phase); "uvm\_test\_top" super.build\_phase(phase); agt = agent::type\_id::create("agt", this); < create() used to</pre> endfunction environment construct component endclass "env" class new\_agt extends agent; `uvm component utils(new agt) function new(string name, uvm component parent); new\_agt virtual task class\_task(...); "agt" // modified component functionality endtask endclass Modify operation 12-9

An important concept in UVM is that your testbench classes such as the environment, agent, drivers, etc, are written once at the start of the project, and modified very rarely if ever. This means that existing tests won't break when someone checks in a new version of a component. You can still change the behavior of components using "hooks" such as the UVM factory to change the behavior of a testbench, without editing existing code.

The UVM factory can build default components such as agents and drivers, but it can also allow you to replace an existing component with a derived one.

In this case the *agent* class has been replaced by *new\_agt*. At the top level, the test tells the UVM factory to override the *agent* class with *new\_agt*. When the environment constructs the *agt* object, it actually gets an object of *new\_agt* class.



# **UVM Command Line Options**

- +uvm\_set\_verbosity=<comp>,<id>,<verbosity>,<phase>
- +uvm\_set\_verbosity=<comp>,<id>,<verbosity>,time,<time>
- +uvm\_set\_action=<comp>,<id>,<severity>,<action>
- +uvm\_set\_severity=<comp>,<id>,<current severity>,<new severity>
- +uvm\_set\_inst\_override=<req\_type>,<override\_type>,<full\_inst\_path>
- +uvm\_set\_type\_override=<req\_type>,<override\_type>[,<replace>]
- +uvm set config int=<comp>,<field>,<value>
- +uvm\_set\_config\_string=<comp>,<field>,<value>
- +uvm set default sequence=<seqr>,<phase>,<type>

12-11

+uvm set default sequence option is not available in UVM-1.1.

# **Getting Help**

- Code examples:
  - \$VCS\_HOME/doc/examples/uvm
- Solvnet:
  - <a href="https://solvnet.synopsys.com/">https://solvnet.synopsys.com/</a>
- VCS support:
  - vcs support@synopsys.com
- Synopsys verification video & SNUG:
  - https://www.synopsys.com/support/training/ces-training-videos-2016.html
  - <a href="https://www.youtube.com/user/synopsys">https://www.youtube.com/user/synopsys</a>
  - www.snug-universal.org

# Create Sequence without RAL Compile and Simulate Create sequence with RAL Compile and Simulate

# That's all Folks!

# SYNOPSYS°

# **Customer Support**

© 2018 Synopsys, Inc. All Rights Reserved

2018100

# **Synopsys Support Resources**

## Build a solid foundation:

Hands-on training for Synopsys tools and methodologies

# https://synopsys.com/support/training.html

- Workshop Schedule and Registration
- Download Labs (SolvNet ID required)

# ■ Drill down to areas of interest:

SolvNet online support

## https://solvnet.synopsys.com

- Online technical information and access to support resources
- Documentation & Media

# ■ Ask an Expert:

Synopsys Support Center

https://onlinecase.synopsys.com



training.synopsys.com

# **SolvNet Online Support**

- Immediate access to the latest technical information
- Product Update Training
- Methodology Training
- Thousands of expert-authored articles, Q&As, scripts and tool tips
- Open a Support Center Case
- Release information
- Online documentation
- License keys
- Electronic software downloads
- Synopsys announcements (latest tool, event and product information)



https://solvnet.synopsys.com

# **SolvNet Registration** SYNOPSYS' SYNOPSYS' 1. Go to SolvNet page: • https://solvnet.synopsys.com/ New User Registration 2. Click on: New User Registration • "Sign Up for an Account" -3. Pick a username and password. SIGN UP FOR AN ACCOUNT ) 4. You will need your "Site ID" • For Information on how to find your Site ID, select the "Synopsys Site ID" ☑ I am 18 or older 5. Authorization typically takes SYNOPSYS' just a few minutes. New User Registration Submit Reset Important: Please Read Before Regi an <u>Active Site ID</u> in the field

https://solvnet.synopsys.com/ProcessRegistration CS-4

# **Support Center**

- Industry seasoned Application Engineers:
  - 50% of the support staff has >5 years applied experience
  - Many tool specialist AEs with >12 years industry experience
  - Engineers located worldwide
- Great wealth of applied knowledge:
  - Service >2000 issues per month
- Remote access, and interactive debug, available via WebEx

Contact us: Open a support case



http://www.synopsys.com/Support/GlobalSupportCenters

# **Other Technical Sources**

# ■ Application Consultants (ACs):

- Tool and methodology pre-sales support
- Contact your Sales Account Manager for more information

# ■ Synopsys Professional Services (SPS) Consultants:

- Available for in-depth, on-site, dedicated, custom consulting
- Contact your Sales Account Manager for more details

# ■ SNUG (Synopsys Users Group):

https://www.synopsys.com/community/snug.html

# **Summary: Getting Support**

# **■ Customer Training**

https://www.synopsys.com/support/training.html

- Register for a Class
- Download Labs

# ■ SolvNet

https://solvnet.synopsys.com

- Tool Documentation and Support Articles
- Product Update and Methodology Information / Training
- Open a Support Case (Support Center)

# ■ Other Technical Resources

- Synopsys Users Group (SNUG)
- Application Consultants
- Synopsys Professional Services

This page was intentionally left blank