TSMC-RESTRICTED SECRET

| Ver    | Eff_Date    | ECN No.            | Author                 | Change Description                                                                                                            |
|--------|-------------|--------------------|------------------------|-------------------------------------------------------------------------------------------------------------------------------|
| 1.0P2  | 11-23-16    | E120201647283      | K. C. Huang<br>(EMPED) | Merge T-N16-CL-CL-022 SHD/SHC document & Update SRAM ver 1.0 demo array (add alignment mark)                                  |
| 1.0P1  | 05-24-16    | E120201621128      | K. C. Huang<br>(EMPED) | Release ver 1.0 SRAM SPICE model                                                                                              |
| 0.9P1  | 11-14-15    | E120201546247      | K. C. Huang<br>(EMPED) | Original<br>(Release ver 0.9_2p1 SRAM SPICE model<br>card and SRAM ver 1.0 demo array)                                        |
|        |             |                    | MC Con                 |                                                                                                                               |
|        |             | 40                 | 7076                   |                                                                                                                               |
|        |             |                    | 0707                   | A COLO TO PARIO                                                                                                               |
|        |             |                    |                        |                                                                                                                               |
| Approv | ı<br>vals : | <u> </u>           |                        | Title                                                                                                                         |
|        | e refer EDW | workflow to see de | etail approval         | TSMC 16 NM CMOS LOGIC FINFET<br>COMPACT 1P13M HKMG CU_ELK LL<br>0.85V SP/2P8T/DP/SHD/SHC SRAM<br>CELL LAYOUT & MODEL 16FFC-LL |
|        |             |                    |                        | Document No. : T-N16-CL-CL-021                                                                                                |
|        |             |                    |                        | Contents: 27 Attach: 0 Total: 27                                                                                              |



Document No.: T-N16-CL-CL-021

Version : 1.0P2

### LEGAL NOTICE FOR SRAM-RELATED RELEASE

What is confidential?

All information contained in this release package (not limited to this report), and any information extracted therefrom, is the proprietary and confidential information of TSMC. Information such as LAYOUT, DIMENSION, PERFORMANCE AND POWER DATA, is strictly confidential, and may not be disclosed to another third party without TSMC's prior written consent.

What are the usage limitations?

Any use of the released information shall be in strict accordance with Nondisclosure Agreement and the Cell License Agreement (or TSMC Master Technology License Agreement) between your company and TSMC, and may only be used for products, designs or projects for tape-out and manufacture at TSMC.

Is modification permitted?

It is also important that you understand that any modification without due consideration, and without support of silicon data could cause severe problems at the design level or at the silicon level. Any modification of the SRAM related information, including but not limited to the SRAM bitcell, is therefore strictly prohibited and require TSMC's prior written consent. Usage of modified SRAM bitcells must follow the same confidentiality and usage limitations as unmodified SRAM bitcells.

: 1.0P2 Version

# TSMC 16 NM CMOS LOGIC FINFET COMPACT 1P13M HKMG CU\_ELK LL 0.85V SP/2P8T/DP/SHD/SHC SRAM CELL **LAYOUT & MODEL 16FFC-LL**

### It includes:

tsmc

| 1. | INTRODUCTION:                                           | 4  |
|----|---------------------------------------------------------|----|
| 2. | SPECIAL CONCERN FOR SRAM                                | 5  |
| 3. | LAYOUT GUIDELINE:                                       | 6  |
|    | [3-1] GUIDELINE FOR CELL ARRAY ARCHITECTURE             | 6  |
|    | [3-2] GUIDELINE FOR CELL LAYOUT AT EDGE OF CELL ARRAY   | 6  |
|    | [3-3] GUIDELINE FOR STRAPPING AND DUMMY CELL            | 10 |
|    | [3-4] Guideline for Tracking Circuit (Reference Layout) | 12 |
| 4. | DESIGN GUIDELINE                                        | 14 |
| 5. | BASIC INFORMATION:                                      | 16 |
| 6. | CAD LAYER MAPPING:                                      | 25 |
| 7  | BACKUP                                                  | 27 |

Document No.: T-N16-CL-CL-021

Version : 1.0P2

#### 1. Introduction:

Here are the SRAM bit cells, which are listed in table 1, offered by TSMC for customer's design. The corresponding process is 16nm (CLN16FFC-LL) 1P13M embedded SRAM. The description and requirement of all SRAM cell and related strap/edge cells are shown here. No layout change is allowed because process margin are very sensitive and strongly layout dependent.

| Bit Cell Type          | Drawn<br>cell size<br>(um ^2)* | Operation<br>Voltage(V) | Bit cell<br>version | Model<br>Version | Demo Array GDS Filename                              |
|------------------------|--------------------------------|-------------------------|---------------------|------------------|------------------------------------------------------|
| 6T single port         | 0.0734                         | 0.85                    | 1.0                 | 1.0_2p1          |                                                      |
| 6T single port<br>SRAM | 0.0907                         | 0.85                    | 1.0                 | 1.0_2p1          |                                                      |
| SKAW                   | 0.108                          | 0.85                    | 1.0                 | 1.0_2p1          |                                                      |
| 6T SP SHD              | 0.0690                         | 0.85                    | 1.0                 | 1.0_2p1          |                                                      |
| 6T SP SHC              | 0.0864                         | 0.85                    | 1.0                 | 1.0_2p1          | 16FF_demo_arrays_v1d0_for_T_N16_CL_CL_015_016_AM.gds |
|                        | 0.130                          | 0.85                    | 1.0                 | 1.0_2p1          | 16FF_demo_arrays_v1d0_for_T_N16_CL_CL_019_020_AM.gds |
| 2 port 8T SRAM         | 0.138                          | 0.85                    | 1.0                 | 1.0_2p1          |                                                      |
|                        | 0.147                          | 0.85                    | 1.0                 | 1.0_2p1          |                                                      |
| dual port 8T<br>SRAM   | 0.194                          | 0.85                    | 1.0                 | 1.0_2p1          | 6-                                                   |

<sup>\*</sup>Notice: The cell size showed in the table is drawn size.

[Table.1] Summary of SRAM cells included in this document

#### 1.1 Change list

The updated demo array (GDS file: 16FF\_demo\_arrays\_v1d0\_for\_T\_N16\_CL\_CL\_015\_016\_AM.gds, 16FF\_demo\_arrays\_v1d0\_for\_T\_N16\_CL\_CL\_019\_020\_AM.gds) including one additional layer DUMMY0\_18 (83;18) as alignment mark layer for placement check. The others are the same as original gds.

|                     | Original gds                                                                                                                                                        | Update gds                                                                                                                                                                                    |
|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GDS file name       | 16FF_demo_arrays_v1d0_for_T_N16_CL_CL_0 15_016.gds 16FF_demo_arrays_v1d0_with_BL_tracking_forT_N16_CL015_016.gds 16FF_demo_arrays_v1d0_for_T_N16_CL_CL_0 19_020.gds | 16FF_demo_arrays_v1d0_for_T_N16_CL_CL_015_01<br>6_AM.gds<br>16FF_demo_arrays_v1d0_with_BL_tracking_for_T_N1<br>6_CL015_016_AM.gds<br>16FF_demo_arrays_v1d0_for_T_N16_CL_CL_019_02<br>0_AM.gds |
| CAD Layer different |                                                                                                                                                                     | DUMMY0_18(83;18)                                                                                                                                                                              |

[Table.2] GDS list of SRAM cells included in this document

Customers should sign "License Agreement" to apply for this document.

These layouts are GDS format database.

v1d0 demo arrays are the same with v0d2 demo arrays.



Document No.: T-N16-CL-CL-021

Version : 1.0P2

### 2. Special concern for SRAM

- (1) All SRAM unit cells are split-word-line (SWL) type SRAM.
- (2) General and special purpose layers and their usages are listed in section 6. These layers must be included inside relative SRAM cells.
- (3) For Pwell, Nwell pickup, TSMC suggests the distance between straps is within 60um.
- (4) For BL loading, it is requested putting no more than 256 bits per bit line except SP & DP. The BL loading is 8~256.
- (5) Customers are requested to consider WL resistance when deciding cell numbers per WL.
- (6) There are different SRAM strap cell designs in standard offering. Please refer to SRAM cell summary table in [3-3].
- (7) In Metal-2/Via-1, TSMC standard offering gds is Mxa/Vxa process. Customer needs to change Metal-2/Via-1 datatype 70 to datatype 0 if using Mx/Vx process.
- (8) Customers must be responsible to check and use the latest version of SRAM to tape out.



tsmc

# Confidential - Do Not Copy

Document No.: T-N16-CL-CL-021

Version : 1.0P2

### 3. Layout Guideline:

[3-1] Guideline for cell array architecture

To avoid error during cell array construction, customers must follow the rules below.

- 1. All Layers, in bitcell and accessory cells cannot be modified or removed.
- 2. The hierarchy and orientation of every bitcell and sub cells must be kept the same. Cell name needs to be kept the same as tsmc offered leaf cells.
- 3. For test line purpose, all BEOL OPC layers (Layer 159 data type 102~103, Layer 31 data type 102~103, Layer 51 data type 102~103, Layer 32 data type 102~103) have to be removed when the related main BEOL layers (Layer 159 data type 0, Layer 31 data type 0, Layer 51 data type 70, Layer 32 data type 70) are modified/added/deleted in a single SRAM array. For example, when a Via0 is removed, all of the Via0 OPC layers have to be removed in the array.

### [3-2] Guideline for cell layout at edge of cell array

Because unit cell doesn't fulfill layout requirement along cell boundary, dedicated edge/strap corner cells must be used around SRAM bitcell. Customers are reminded not to violate design rules (Document No.T-N16-CL-DR-002) at cell array edge. Please refer to example attached in GDS format and relative cell names are listed in the following tables, taking 4x4 demo array for example. It is requested to use TSMC standard dummy cells and strap cells because they are strongly process related. The IP tag is for TSMC SRAM version control. Any modification of the IP tags or additional tags start with the same prefix are not allowed.

For SP-HD (0.0734um^2) 1P2M (1 Poly with 2 metal layers) standard cell, please refer to example attached in GDS format (GDS file: 16FF\_demo\_arrays\_v1d0\_for\_T\_N16\_CL\_CL\_015\_016\_AM.gds, array name: 16FF\_d0734\_v1d0\_array\_4x4\_sep\_wells\_and\_Vss\_AM, cell name: 16FF\_d0734\_v1d0\_x4, strapping cell name: 16FF\_d0734\_v1d0\_strap\_dummy\_sep\_wells\_x1\_I\_AM and 16FF\_d0734\_v1d0\_strap\_dummy\_sep\_wells\_x1\_r\_AM, X edge cell name: 16FF\_d0734\_v1d0\_row\_edge\_sep\_Vss\_x2\_I\_AM and 16FF\_d0734\_v1d0\_row\_edge\_sep\_Vss\_x2\_r\_AM, edge strapping cell name: 16FF\_d0734\_v1d0\_strap\_dummy\_sep\_wells\_x1\_I\_AM and 16FF\_d0734\_v1d0\_strap\_dummy\_sep\_wells\_x1\_r\_AM, and the corner dummy cell name: 16FF\_d0734\_v1d0\_corner\_dummy\_sep\_wells\_x1\_I\_AM and 16FF\_d0734\_v1d0\_corner\_dummy\_sep\_wells\_x1\_I\_AM and 16FF\_d0734\_v1d0\_corner\_dummy\_sep\_wells\_x1\_r\_AM).

For SP-HC (0.0907um^2) 1P2M (1 Poly with 2 metal layers) standard cell, please refer to example attached in GDS format (GDS file: 16FF\_demo\_arrays\_v1d0\_for\_T\_N16\_CL\_CL\_015\_016\_AM.gds, array name: 16FF\_d0907\_v1d0\_array\_4x4\_sep\_wells\_and\_Vss\_AM, cell name: 16FF\_d0907\_v1d0\_x4\_AM, strapping cell name: 16FF\_d0907\_v1d0\_strap\_dummy\_sep\_wells\_x1\_I\_AM and 16FF\_d0907\_v1d0\_strap\_dummy\_sep\_wells\_x1\_r\_AM, X edge cell name: 16FF\_d0907\_v1d0\_row\_edge\_sep\_Vss\_x2\_r\_AM,

edge strapping cell name: 16FF d0907 v1d0 strap dummy sep wells x1 I AM and



Document No.: T-N16-CL-CL-021

Version : 1.0P2

16FF\_d0907\_v1d0\_strap\_dummy\_sep\_wells\_x1\_r\_AM, and the corner dummy cell name:

16FF\_d0907\_v1d0\_corner\_dummy\_sep\_wells\_x1\_I\_AM and

16FF\_d0907\_v1d0\_corner\_dummy\_sep\_wells\_x1\_r\_AM).

For SP-HP (0.108um^2) 1P2M (1 Poly with 2 metal layers) standard cell, please refer to example attached in GDS format (GDS file: 16FF\_demo\_arrays\_v1d0\_for\_T\_N16\_CL\_CL\_015\_016\_AM.gds, array name: 16FF\_d108\_v1d0\_array\_4x4\_sep\_wells\_AM, cell name: 16FF\_d108\_v1d0\_x4\_AM, strapping cell name: 16FF\_d108\_v1d0\_strap\_dummy\_sep\_wells\_x1\_I\_AM and 16FF\_d108\_v1d0\_strap\_dummy\_sep\_wells\_x1\_r\_AM, X edge cell name: 16FF\_d108\_v1d0\_row\_edge\_sep\_Vss\_x2\_I\_AM and 16FF\_d108\_v1d0\_row\_edge\_sep\_Vss\_x2\_r\_AM, edge strapping cell name: 16FF\_d108\_v1d0\_strap\_dummy\_sep\_wells\_x1\_I\_AM and 16FF\_d108\_v1d0\_strap\_dummy\_sep\_wells\_x1\_r\_AM, and the corner dummy cell name: 16FF\_d108\_v1d0\_corner\_dummy\_sep\_wells\_x1\_I\_AM and 16FF\_d108\_v1d0\_corner\_dummy\_sep\_wells\_x1\_r\_AM).

For 2P\_8T MUXN (0.130 um^2) 1P2M (1 Poly with 2 metal layers) standard cell, please refer to example attached in GDS format (GDS file:

16FF\_demo\_arrays\_v1d0\_for\_T\_N16\_CL\_CL\_015\_016\_AM.gds, array name:

16FF\_2P\_d130\_v1d0\_array\_4x4\_sep\_wells\_AM, cell name: 16FF\_2P\_d130\_v1d0\_x4\_AM, strapping cell name: 16FF\_2P\_d130\_v1d0\_strap\_dummy\_sep\_wells\_x1\_I\_AM and

16FF\_2P\_d130\_v1d0\_strap\_dummy\_sep\_wells\_x1\_r\_AM, X edge cell name:

16FF\_2P\_d130\_v1d0\_row\_edge\_sep\_Vss\_x2\_I\_AM and

16FF\_2P\_d130\_v1d0\_row\_edge\_sep\_Vss\_x2\_r\_AM, edge strapping cell name:

16FF\_2P\_d130\_v1d0\_strap\_dummy\_sep\_wells\_x1\_l\_AM and

16FF\_2P\_d130\_v1d0\_strap\_dummy\_sep\_wells\_x1\_r\_AM, and the corner dummy cell name:

16FF 2P d130 v1d0 corner dummy sep wells x1 I AM and

16FF\_2P\_d130\_v1d0\_corner\_dummy\_sep\_wells\_x1\_r\_AM).

For 2P\_8T HC MUXN (0.138 um^2) 1P2M (1 Poly with 2 metal layers) standard cell, please refer to example attached in GDS format (GDS file:

16FF\_demo\_arrays\_v1d0\_for\_T\_N16\_CL\_CL\_015\_016\_AM.gds, array name:

16FF\_2P\_d138\_v1d0\_array\_4x4\_sep\_wells\_AM, cell name: 16FF\_2P\_d138\_v1d0\_x4\_AM, strapping cell name: 16FF\_2P\_d138\_v1d0\_strap\_dummy\_sep\_wells\_x1\_I\_AM and

16FF\_2P\_d138\_v1d0\_strap\_dummy\_sep\_wells\_x1\_r\_AM, X edge cell name:

16FF\_2P\_d138\_v1d0\_row\_edge\_sep\_Vss\_x2\_I\_AM and

16FF\_2P\_d138\_v1d0\_row\_edge\_sep\_Vss\_x2\_r\_AM, edge strapping cell name:

16FF\_2P\_d138\_v1d0\_strap\_dummy\_sep\_wells\_x1\_I\_AM and

16FF\_2P\_d138\_v1d0\_strap\_dummy\_sep\_wells\_x1\_r\_AM, and the corner dummy cell name:

16FF\_2P\_d138\_v1d0\_corner\_dummy\_sep\_wells\_x1\_l\_AM and

16FF\_2P\_d138\_v1d0\_corner\_dummy\_sep\_wells\_x1\_r\_AM).

tsmc

# Confidential - Do Not Copy

Document No.: T-N16-CL-CL-021

Version : 1.0P2

For 2P\_8T HS MUXN (0.147 um^2) 1P2M (1 Poly with 2 metal layers) standard cell, please refer to example attached in GDS format (GDS file:

16FF\_demo\_arrays\_v1d0\_for\_T\_N16\_CL\_CL\_015\_016\_AM.gds, array name:

16FF\_2P\_d147\_v1d0\_array\_4x4\_sep\_wells\_AM, cell name: 16FF\_2P\_d147\_v1d0\_x4\_AM, strapping cell name: 16FF\_2P\_d147\_v1d0\_strap\_dummy\_sep\_wells\_x1\_l\_AM and

16FF\_2P\_d147\_v1d0\_strap\_dummy\_sep\_wells\_x1\_r\_AM, X edge cell name:

16FF\_2P\_d147\_v1d0\_row\_edge\_sep\_Vss\_x2\_I\_AM and

16FF\_2P\_d147\_v1d0\_row\_edge\_sep\_Vss\_x2\_r\_AM, edge strapping cell name:

16FF\_2P\_d147\_v1d0\_strap\_dummy\_sep\_wells\_x1\_I\_AM and

16FF\_2P\_d147\_v1d0\_strap\_dummy\_sep\_wells\_x1\_r\_AM, and the corner dummy cell name:

16FF\_2P\_d147\_v1d0\_corner\_dummy\_sep\_wells\_x1\_I\_AM and

16FF\_2P\_d147\_v1d0\_corner\_dummy\_sep\_wells\_x1\_r\_AM).

For DP\_HC (0.194 um^2) 1P2M (1 Poly with 2 metal layers) standard cell, please refer to example attached in GDS format (GDS file: 16FF\_demo\_arrays\_v1d0\_for\_T\_N16\_CL\_CL\_015\_016\_AM.gds, array name: 16FF\_DP\_F\_d194\_v1d0\_array\_4x4\_sep\_wells\_AM, cell name:

16FF\_DP\_F\_d194\_v1d0\_x4\_AM, strapping cell name:

16FF\_DP\_F\_d194\_v1d0\_BL\_twist\_and\_sep\_wells\_strap\_x2\_AM, X edge cell name:

16FF\_DP\_F\_d194\_v1d0\_row\_edge\_twist\_x2\_AM and 16FF\_DP\_F\_d194\_v1d0\_row\_edge\_x2\_AM, edge strapping cell name: 16FF\_DP\_F\_d194\_v1d0\_sep\_wells\_strap\_edge\_twist\_x2\_AM and

16FF\_DP\_F\_d194\_v1d0\_sep\_wells\_strap\_edge\_x2\_AM, and the corner dummy cell name:

16FF\_DP\_F\_d194\_v1d0\_corner\_dummy\_sep\_wells\_x1\_AM).

For SP-SHD (0.069um^2) 1P2M (1 Poly with 2 metal layers) standard cell, please refer to example attached in GDS format (GDS file: 16FF\_demo\_arrays\_v1d0\_for\_T\_N16\_CL\_CL\_019\_020\_AM.gds, array name: 16FF\_d0690\_v1d0\_array\_4x4\_sep\_wells\_and\_Vss\_AM, cell name: 16FF\_d0690\_v1d0\_x4\_AM, strapping cell name: 16FF\_d0690\_v1d0\_sep\_wells\_strap\_x2\_AM, strapping

edge cell name: 16FF\_d0690\_v1d0\_strap\_dummy\_sep\_wells\_x1\_l\_AM and

16FF\_d0690\_v1d0\_strap\_dummy\_sep\_wells\_x1\_r\_AM, X edge cell name:

16FF\_d0690\_v1d0\_row\_edge\_sep\_Vss\_x2\_I\_AM and 16FF\_d0690\_v1d0\_row\_edge\_sep\_Vss\_x2\_r\_AM, edge strapping cell name: 16FF\_d0690\_v1d0\_ sep\_wells\_strap\_edge\_x2\_AM, and the corner dummy cell name: 16FF\_d0690\_v1d0\_corner\_dummy\_sep\_wells\_x1\_I\_AM and 16FF\_d0690\_v1d0\_corner\_dummy\_sep\_wells\_x1\_r\_AM).

For SP-SHC (0.0864um^2) 1P2M (1 Poly with 2 metal layers) standard cell, please refer to example attached in GDS format (GDS file: 16FF\_demo\_arrays\_v1d0\_for\_T\_N16\_CL\_CL\_019\_020\_AM.gds, array name: 16FF\_d0864\_v1d0\_array\_4x4\_sep\_wells\_and\_Vss\_AM, cell name:

16FF\_d0864\_v1d0\_x4\_AM, strapping cell name: 16FF\_d0864\_v1d0\_sep\_wells\_strap\_x2\_AM, strapping



Document No.: T-N16-CL-CL-021

Version : 1.0P2

edge cell name: 16FF\_d0864\_v1d0\_strap\_dummy\_sep\_wells\_x1\_I\_AM and 16FF\_d0864\_v1d0\_strap\_dummy\_sep\_wells\_x1\_r\_AM, X edge cell name: 16FF\_d0864\_v1d0\_row\_edge\_sep\_Vss\_x2\_I\_AM and 16FF\_d0864\_v1d0\_row\_edge\_sep\_Vss\_x2\_r\_AM, edge strapping cell name: 16FF\_d0864\_v1d0\_ sep\_wells\_strap\_edge\_x2\_AM, and the corner dummy cell name: 16FF\_d0864\_v1d0\_corner\_dummy\_sep\_wells\_x1\_I\_AM and 16FF\_d0864\_v1d0\_corner\_dummy\_sep\_wells\_x1\_r\_AM).

TOUS.

TO For the other type cell metal routing, customers could refer to the below table and cell document package.

Document No.: T-N16-CL-CL-021

Version : 1.0P2

### [3-3] Guideline for Strapping and Dummy Cell

(1) In corner edge, row edge and strap edge, please follow TSMC standard demo array method, any change is not allowed because they are strongly process related.

(2) With alignment mark array (GDS file: 16FF\_demo\_arrays\_v1d0\_for\_T\_N16\_CL\_CL\_015\_016\_AM.gds & 16FF\_demo\_arrays\_v1d0\_for\_T\_N16\_CL\_CL\_019\_020\_AM.gds), DUMMY0\_18 (layer 83 data type 18) is used to construct alignment mark and detection by DRC (ex: rule SRAM.R.49 and SRAM.R.49.1). Please refer to below plot.

#### **SRAMDMY** DUMMYM0\_18 corner\_L strap edge strap edge corner\_R corner strap row edge\_L bitcell bitcell row edge\_R strap strap strap dummy\_R dummy\_L bit cell row edge row edge\_L bitcell bitcell row edge\_R corner\_L corner\_R strap edge strap edge

- (3) Recommend customer to create identical array configuration as TSMC demo array and do the LVL to confirm the correct usage.
- (4) There are several well strap and power connection cell designs in standard offering. Please refer to below table for different design purpose.
- (5) It is allowed to extend SP & DP cells Max bit line loading to 512 bits per BL, the other cells Max bit line loading please refer below table.

Document No.: T-N16-CL-CL-021

Version : 1.0P2

 $\verb|gds| name: 16FF\_demo\_arrays\_v1d0\_for\_T\_N16\_CL\_CL\_015\_016.gds \& 16FF\_demo\_arrays\_v1d0\_for\_T\_N16\_CL\_CL\_015\_016\_AM.gds \\$ 

| gas                                              | s name: 16FF_demo_         | arrays_v1du_for_1_r        | 116_CL_CL_015_016       | s.gds & 16FF_demo_a             | rrays_v1du_for_1_N1          | 6_CL_CL_015_016_          | Alvi.gas                  |                                   |
|--------------------------------------------------|----------------------------|----------------------------|-------------------------|---------------------------------|------------------------------|---------------------------|---------------------------|-----------------------------------|
| HD<br>(16FF_d0734_v1d0_)                         | array_4x4<br>_common_power | array_4x4<br>_for_LCV      | array_4x4<br>_sep_Nwell | array_4x4<br>_sep_wells_and_Vss | array_5Cx4R<br>_common_power | array_5Cx4R<br>_for_LCV   | array_5Cx4R<br>_sep_Nwell | array_5Cx4R<br>_sep_wells_and_Vss |
| WL Metal Layer                                   | M2                         | M2                         | M2                      | M2                              | M2                           | M2                        | M2                        | M2                                |
| BL Metal Layer                                   | M1                         | M1                         | M1                      | M1                              | M1                           | M1                        | M1                        | M1                                |
| Vdd and Nwell Connection                         | Y                          | Separate                   | Separate                | Separate                        | Y                            | Separate                  | Separate                  | Separate                          |
| Vbb and Vss Connection                           | Y                          | Y                          | Y                       | Separate                        | Y                            | Y                         | Y                         | Separate                          |
| Vdd tie together                                 | Y                          | N                          | Y                       | N                               | Y                            | N                         | Y                         | N                                 |
| Max bits per BL                                  | 512                        | 512                        | 512                     | 512                             | 512                          | 512                       | 512                       | 512                               |
| HC                                               | array_4x4                  | array_4x4                  | array_4x4               | array_4x4                       | array_5Cx4R                  | array_5Cx4R               | array_5Cx4R               | array_5Cx4R                       |
| (16FF_d0907_v1d0_)                               | _common_power              | _for_LCV                   | _sep_Nwell              | _sep_wells_and_Vss              | _common_power                | _for_LCV                  | _sep_Nwell                | _sep_wells_and_Vss                |
| WL Metal Layer                                   | M2                         | M2                         | M2                      | M2                              | M2                           | M2                        | M2                        | M2                                |
| BL Metal Layer                                   | M1                         | M1                         | M1                      | M1                              | M1                           | M1                        | M1                        | M1                                |
| Vdd and Nwell Connection                         | Y                          | Separate                   | Separate                | Separate                        | Y                            | Separate                  | Separate                  | Separate                          |
| Vbb and Vss Connection                           | Y                          | Y                          | Y                       | Separate                        | Y                            | Y                         | Υ                         | Separate                          |
| Vdd tie together                                 | Y                          | N                          | Y                       | N                               | Y                            | N                         | Υ                         | N                                 |
| Max bits per BL                                  | 512                        | 512                        | 512                     | 512                             | 512                          | 512                       | 512                       | 512                               |
| HP<br>(16FF_d108_v1d0_)                          | array_4x4<br>_common_power | array_4x4<br>_for_LCV      | array_4x4<br>_sep_Nwell | array_4x4<br>_sep_wells         | array_5Cx4R<br>_common_power | array_5Cx4R<br>_for_LCV   | array_5Cx4R<br>_sep_Nwell | array_5Cx4R<br>_sep_wells         |
| , ,                                              | M2                         | ee v                       | M2                      |                                 | M2                           |                           |                           |                                   |
| WL Metal Layer BL Metal Layer                    | M1                         | M2<br>M1                   | M1                      | M2<br>M1                        | M1                           | M2<br>M1                  | M2<br>M1                  | M2<br>M1                          |
|                                                  | Y                          |                            |                         |                                 | Y                            |                           |                           |                                   |
| Vdd and Nwell Connection  Vbb and Vss Connection | Y                          | Separate<br>Y              | Separate<br>Y           | Separate                        | Y                            | Separate<br>Y             | Separate<br>Y             | Separate                          |
|                                                  |                            |                            |                         | Separate                        |                              |                           |                           | Separate                          |
| Vdd tie together                                 | Y                          | N                          | Y                       | N                               | Υ                            | N<br>510                  | Υ                         | N                                 |
| Max bits per BL                                  | 512                        | 512                        | 512                     | 512                             | 512                          | 512                       | 512                       | 512                               |
| 8T2P_2FIN<br>(16FF_2P_d130_v1d0_)                | array_4x4<br>_common_power | array_4x4<br>_separate_RBL | array_4x4<br>_sep_Nwell | array_4x4<br>_sep_wells         | array_5Cx4R<br>_common_power | array_5Cx4R<br>_sep_wells | array_5Cx4R<br>_sep_Nwell |                                   |
| WL Metal Layer                                   | M2                         | M2                         | M2                      | M2                              | M2                           | M2                        | M2                        |                                   |
| BL Metal Layer                                   | M1                         | M1                         | M1                      | M1                              | M1                           | M1                        | M1                        |                                   |
| Vdd and Nwell Connection                         | Y                          | Y                          | Separate                | Separate                        | Y                            | Separate                  | Separate                  |                                   |
| Vbb and Vss Connection                           | Y                          | Y                          | Y                       | Separate                        | Y                            | Separate                  | Y                         |                                   |
| Vdd tie together                                 | Y                          | Y                          | Y                       | N                               | Y                            | N                         | Υ                         |                                   |
| Max bits per BL (write)                          | 256                        | 256                        | 256                     | 256                             | 256                          | 256                       | 256                       |                                   |
| Max bits per BL (read)                           | 32                         | 32                         | 32                      | 32                              | 32                           | 32                        | 32                        |                                   |
| 8T2P 3FIN                                        | array_4x4                  | array_4x4                  | array_4x4               | array_4x4                       | array_5Cx4R                  | array_4x4                 | array_5Cx4R               | array_5Cx4R                       |
| (16FF_2P_d138_v1d0_)                             | _common_power              | _separate_RBL              | _sep_Nwell              | _sep_wells                      | _common_power                | _s_RVss                   | _sep_Nwell                | _sep_wells                        |
| WL Metal Layer                                   | M2                         | M2                         | M2                      | M2                              | M2                           | M2                        | M2                        | M2                                |
| BL Metal Layer                                   | M1                         | M1                         | M1                      | M1                              | M1                           | M1                        | M1                        | M1                                |
| Vdd and Nwell Connection                         | Y                          | Y                          | Separate                | Separate                        | Y                            | Y                         | Separate                  | Separate                          |
| Vbb and Vss Connection                           | Υ                          | Y                          | Υ                       | Separate                        | Υ                            | Y                         | Υ                         | Separate                          |
| Vdd tie together                                 | Y                          | Y                          | Y                       | N                               | Y                            | Υ                         | Υ                         | N                                 |
| Max bits per BL (write)                          | 256                        | 256                        | 256                     | 256                             | 256                          | 256                       | 256                       | 256                               |
| Max bits per BL (read)                           | 32                         | 32                         | 32                      | 32                              | 32                           | 32                        | 32                        | 32                                |
| 8T2P_4FIN<br>(16FF_2P_d147_v1d0_)                | array_4x4<br>_common_power | array_4x4<br>_separate_RBL | array_4x4<br>_sep_Nwell | array_4x4<br>_sep_wells         | array_5Cx4R<br>_common_power | array_5Cx4R<br>_sep_wells | array_5Cx4R<br>_sep_Nwell |                                   |
| WL Metal Layer                                   | M2                         | M2                         | M2                      | M2                              | M2                           | M2                        | M2                        |                                   |
| BL Metal Layer                                   | M1                         | M1                         | M1                      | M1                              | M1                           | M1                        | M1                        | 1                                 |
| Vdd and Nwell Connection                         | Y                          | Y                          | Separate                | Separate                        | Y                            | Separate                  | Separate                  |                                   |
| Vbb and Vss Connection                           | Y                          | Y                          | Y                       | Separate                        | Y                            | Separate                  | Y                         | 1                                 |
| Vdd tie together                                 | Y                          | Y                          | Y                       | N                               | Y                            | N                         | Y                         | 1                                 |
| Max bits per BL (write)                          | 256                        | 256                        | 256                     | 256                             | 256                          | 256                       | 256                       |                                   |
| Max bits per BL (read)                           | 32                         | 32                         | 32                      | 32                              | 32                           | 32                        | 32                        | 1                                 |
| HCDP                                             | array_4x4                  | array_4x4                  | array_5Cx4R             | array_4x4                       | array_5Cx4R                  | array_5Cx4R               | <u> </u>                  |                                   |
| (16FF_DP_F_d194_v1d0_)                           | _common_power              | _sep_Nwell                 | _sep_Nwell              | _sep_wells                      | _common_power                | _sep_wells                |                           | ļ                                 |
| WL Metal Layer                                   | M2                         | M2                         | M2                      | M2                              | M2                           | M2                        |                           |                                   |
| BL Metal Layer                                   | M1                         | M1                         | M1                      | M1                              | M1                           | M1                        |                           |                                   |
| Vdd and Nwell Connection                         | Y                          | Separate                   | Separate                | Separate                        | Y                            | Separate                  |                           |                                   |
| Vbb and Vss Connection                           | Y                          | Y                          | Y                       | Separate                        | Y                            | Separate                  |                           |                                   |
| Vdd tie together                                 | Υ                          | Υ                          | Υ                       | Υ                               | Υ                            | Υ                         |                           |                                   |
| Max bits per BL                                  | 512                        | 512                        | 512                     | 512                             | 512                          | 512                       | 512                       | 512                               |

| SPSHD<br>(16FF_d0690_v0d2_) | array_4x4_for_<br>LCV | array_4x4_sep_w<br>ells_and_Vss | SPSHC<br>(16FF_d0864_v0d2_) | array_4x4_for_<br>LCV | array_4x4_sep_w<br>ells_and_Vss |
|-----------------------------|-----------------------|---------------------------------|-----------------------------|-----------------------|---------------------------------|
| WL Metal Layer              | M2                    | M2                              | WL Metal Layer              | M2                    | M2                              |
| BL Metal Layer              | M1                    | M1                              | BL Metal Layer              | M1                    | M1                              |
| Vdd and Nwell Connection    | Separate              | Separate                        | Vdd and Nwell Connection    | Separate              | Separate                        |
| Vbb and Vss Connection      | Υ                     | Separate                        | Vbb and Vss Connection      | Y                     | Separate                        |
| Vdd Tie Together            | N                     | N                               | Vdd Tie Together            | N                     | N                               |

Document No.: T-N16-CL-CL-021

Version : 1.0P2

(6) If there is any special requirement such as ultra high speed, chip size, customers can arrange strapping frequency and metal space that based on TSMC design rule and SPICE model.

(7) Some dummy devices are formed due to the overlap of dummy OD and dummy Poly. If the dummy device has only one source/drain, there is no leakage path concern. Then the device is covered by RODMY (49;0) to waive this device in LVS check. If the dummy device has complete 4 terminals, leakage path may be created. So RODMY is not covered on these devices to allow LVS check. Customers should include those devices into netlist description.

[3-4] Guideline for Tracking Circuit (Reference layout)

Tracking circuit is a tuning design to optimize speed performance.

- (1) Any tracking circuit design not using SRAM cell layout must fully comply with standard logic rules (T-N16-CL-DR-002). Tracking circuit design must be reviewed by TSMC before tape out. Customers must take care of the performance difference between logic-rule-based tracking circuit and real SRAM.
- (2) For tracking circuit design with pure SRAM cell, please refer to TSMC tracking circuit demo array. Gds file: 16FF\_demo\_arrays\_v1d0\_with\_BL\_tracking\_for\_T\_N16\_CL015\_016.gds v1d0 demo array with BL tracking gds is the same with vd2 demo array with BL tracking gds.
- (3) Brief BL tracking circuit plot

# SP Single column BL tracking



# DP Single column BLA/BLB tracking



Tracking BLA(M1) Tracking BLB(M1)

Tracking RBL (M1)

tsmc

### Confidential – Do Not Copy

Document No.: T-N16-CL-CL-021

Version : 1.0P2

### 4. Design Guideline

- (1) Customers need to consider process variation into design margin to get stable yield in production.
- (2) The logic and SRAM device variations have to be taken into consideration to reserve enough design margin (such as bitline differential voltage). It is especially important for the design using logic delay to generate sense amplifier timing control signal. Silicon validation with skewed logic/SRAM split is suggested.
- (3) For single-ended read design, the access time should consider the minimum cell current (Icell) on the worst bit depending on SRAM bit-cell total density.
- (4) Recommend to turn off pre-charge circuits on dummy read (columns) bit lines because it would create additional DC leakage path, worsen IR drop and degrade cell read stability.
- (5) SRAM bitcell spec is verified based on the same array supply voltage, Wordline voltage, and Bitline precharge level in TSMC. Customers need to pay attention to cell margin degradation due to split voltage rails and signal coupling (such as WL voltage undershoot/overshoot) at design phase and validate with Si characterization.
- (6) For HD 0.0734um2 single port SRAM ,customers must use design assist to provide over 250mV SRAM Vmin improvement at worse case SFG-6s, -40C for write operation regardless the size and configuration of SRAM instances. Write assist SPEC can be generated from V1.0 SRAM spice model but it subjects to change with silicon learning and spice model revised.
- (7) HC-SP and 2P-8T don't need assist.
- (8) For Dual port SRAM
- (a.) Cell current (Icell) simulation should consider simultaneous read of both ports because Icell will be lower than only one port is turned on.
- (b.) Longer write pulse, and write pulse >= read pulse is suggested to minimize the write margin degradation from insufficient write time when dummy read WLP overlap with write WLP. If dummy read pulse totally covers write pulse, write margin will severely degrade. TSMC also suggests customers to implement bit-line clamp scheme to enlarge write disturb window.
- (c.) Silicon Vccmin characterization/test should cover the read/write with both ports accessing the same row. If the asynchronous clocking is allowed, the test should cover the offset of different clock
- (9) For SHD 0.0690um2 single port SRAM ,customers must use design assist to provide over 250mV SRAM Vmin improvement at worse case SFG-6s, -40C for write operation regardless the size and configuration of SRAM instances. Write assist SPEC can be generated from V1.0 SRAM spice model but it subjects to change with silicon learning and spice model revised.
- (10) SHC-SP doesn't need assist.
- (11) Lower Vmin and DVFS offering table:



Document No.: T-N16-CL-CL-021

Version : 1.0P2

| 16FFC/LL   |       | SRAM Offering HD/SHD with WAS   HC/HP/2P/DP/SHC | Usage<br>Condition* |
|------------|-------|-------------------------------------------------|---------------------|
|            | V_nom | 0.85                                            |                     |
| STD        | V_min | 0.765                                           | >10yr, 125C         |
|            | V_max | 0.935                                           |                     |
|            | V_nom | 0.75~0.85                                       |                     |
| Lower Vmin | V_min | 0.675                                           | 10yr, 125C          |
|            | V_max | 0.935                                           |                     |
|            | V_nom | 0.75~1.0                                        | _                   |
| DVFS       | V_min | 0.675                                           | 10yr, 85C           |
|            | V_max | 1.05                                            |                     |

<sup>\*</sup>Definition of SRAM lifetime of tsmc SRAM vehicle based on HTOL Vccmin result of AF calculation with 10% reliability guardband of lowest Vnom. Customers need to consider reliability guardband for their own product use condition

Document No.: T-N16-CL-CL-021

: 1.0P2 Version

### Basic Information:

| P-HD with separate wells(fo           | or single port high density application)                                                                                                                                                                 |  |  |
|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 0.0734 μm² (X: 0.408 μm; Y: 0.18 μm); |                                                                                                                                                                                                          |  |  |
| 6T; 1P2M                              |                                                                                                                                                                                                          |  |  |
| M1 as BL and Vcc                      |                                                                                                                                                                                                          |  |  |
| M2 as WL and Vss                      |                                                                                                                                                                                                          |  |  |
| Unit cell                             | 16FF_d0734_v1d0_x4_AM                                                                                                                                                                                    |  |  |
| X Edge cell                           | 16FF_d0734_v1d0_row_edge_sep_Vss_x2_<br>I_AM                                                                                                                                                             |  |  |
| 1/10                                  | 16FF_d0734_v1d0_row_edge_sep_Vss_x2_<br>r_AM                                                                                                                                                             |  |  |
| Corner cell                           | 16FF_d0734_v1d0_corner_dummy_sep_well s_x1_I_AM                                                                                                                                                          |  |  |
| ( 7 h                                 | 16FF_d0734_v1d0_corner_dummy_sep_well<br>s_x1_r_AM                                                                                                                                                       |  |  |
| Y Edge cell and well strapping cell   | 16FF_d0734_v1d0_strap_dummy_sep_wells<br>_x1_l_AM                                                                                                                                                        |  |  |
| 7, 67                                 | 16FF_d0734_v1d0_strap_dummy_sep_wells _x1_r_AM                                                                                                                                                           |  |  |
| 2 10                                  | 16FF_d0734_v1d0_sep_wells_strap_edge_x<br>2_AM                                                                                                                                                           |  |  |
| 0, 1                                  | 16FF_d0734_v1d0_sep_wells_strap_x2_AM                                                                                                                                                                    |  |  |
| Layout size (on simulation scheme)    |                                                                                                                                                                                                          |  |  |
| Pass Gate: 10 /20 nm                  |                                                                                                                                                                                                          |  |  |
| Pull Down: 10 /20 nm                  |                                                                                                                                                                                                          |  |  |
| Pull Up: 10 /20 nm                    |                                                                                                                                                                                                          |  |  |
| Version 1.0p1                         |                                                                                                                                                                                                          |  |  |
| cln16ffcll_sr_v1d0_2p1.l              |                                                                                                                                                                                                          |  |  |
| cln16ffcll_sr_v1d0_2p1.scs            |                                                                                                                                                                                                          |  |  |
| cln16ffcll_sr_v1d0_2p1.l              |                                                                                                                                                                                                          |  |  |
|                                       | 0.0734 µm² (X: 0.408 µm; Y 6T; 1P2M M1 as BL and Vcc M2 as WL and Vss Unit cell X Edge cell  Corner cell  Y Edge cell and well strapping cell  Layout si Pa Pu F Version 1.0p1  cln16ffcll_sr_v1d0_2p1.l |  |  |

<sup>(\*\*)</sup>For detailed model information, please refer to "cln16ffcll\_sr\_v1d0\_2p1\_release\_note.pdf" and "cln16ffcll\_sr\_v1d0\_2p1\_usage\_guide.pdf"

Version

| TSMC 6T cell IP: S                         | P-HC with separate wells (f           | or single port high density application)          |  |  |  |
|--------------------------------------------|---------------------------------------|---------------------------------------------------|--|--|--|
| 1. Unit cell size                          | 0.0907 μm² (X: 0.504 μm; Y: 0.18 μm); |                                                   |  |  |  |
| 2. Configuration                           | 6T; 1P2M                              |                                                   |  |  |  |
|                                            | M1 as BL and Vcc                      |                                                   |  |  |  |
|                                            | M2 as WL and Vss                      |                                                   |  |  |  |
| 3. GDS file:                               | Unit cell                             | 16FF_d0907_v1d0_x4_AM                             |  |  |  |
| 16FF_demo_arrays_v1<br>d0_for_T_N16_CL_CL_ | X Edge cell                           | 16FF_d0907_v1d0_row_edge_sep_Vss_x2_<br>I_AM      |  |  |  |
| 015_016_AM.gds                             | À0.                                   | 16FF_d0907_v1d0_row_edge_sep_Vss_x2_<br>r_AM      |  |  |  |
|                                            | Corner cell                           | 16FF_d0907_v1d0_corner_dummy_sep_well s_x1_I_AM   |  |  |  |
|                                            | C                                     | 16FF_d0907_v1d0_corner_dummy_sep_well s_x1_r_AM   |  |  |  |
| (Version 1.0)                              | Y Edge cell and well strapping cell   | 16FF_d0907_v1d0_strap_dummy_sep_wells<br>_x1_l_AM |  |  |  |
|                                            | to 50,                                | 16FF_d0907_v1d0_strap_dummy_sep_wells<br>_x1_r_AM |  |  |  |
|                                            | h, 67                                 | 16FF_d0907_v1d0_sep_wells_strap_edge_x<br>2_AM    |  |  |  |
|                                            |                                       | 16FF_d0907_v1d0_sep_wells_strap_x2_AM             |  |  |  |
| 4. Cell transistors                        | Layout size (on simulation scheme)    |                                                   |  |  |  |
|                                            | Pass Gate: 58 /20 nm                  |                                                   |  |  |  |
|                                            | Pull Down: 58 /20 nm                  |                                                   |  |  |  |
|                                            | Pull Up: 10 /20 nm                    |                                                   |  |  |  |
| 5. Cell SPICE model                        | Version 1.0p1                         |                                                   |  |  |  |
| HSPICE (H-2013.03-<br>SP2)                 | cln16ffcll_sr_v1d0_2p1.l              | 0 %                                               |  |  |  |
| SPECTRE<br>(MMSIM12.1_ISR16)               | cln16ffcll_sr_v1d0_2p1.scs            |                                                   |  |  |  |
| ELDO (13.1)                                | cln16ffcll_sr_v1d0_2p1.l              |                                                   |  |  |  |

<sup>(\*\*)</sup>For detailed model information, please refer to "cln16ffcll\_sr\_v1d0\_2p1\_release\_note.pdf" and "cln16ffcll\_sr\_v1d0\_2p1\_usage\_guide.pdf"

Version

# Confidential - Do Not Copy

| TSMC 6T cell IP: S                         | P-HP with separate wells            | (for single port high density application)        |  |  |  |
|--------------------------------------------|-------------------------------------|---------------------------------------------------|--|--|--|
| 1. Unit cell size                          | 0.108 μm² (X: 0.6 μm; Y: 0.18 μm);  |                                                   |  |  |  |
| 2. Configuration                           | 6T; 1P2M                            |                                                   |  |  |  |
|                                            | M1 as BL and Vcc                    |                                                   |  |  |  |
|                                            | M2 as WL and Vss                    |                                                   |  |  |  |
| 3. GDS file:                               | Unit cell                           | 16FF_d108_v1d0_x4_AM                              |  |  |  |
| 16FF_demo_arrays_v1<br>d0_for_T_N16_CL_CL_ | X Edge cell                         | 16FF_d108_v1d0_row_edge_sep_Vss_x2_l<br>_AM       |  |  |  |
| 015_016_AM.gds                             | 20.                                 | 16FF_d108_v1d0_row_edge_sep_Vss_x2_r<br>_AM       |  |  |  |
|                                            | Corner cell                         | 16FF_d108_v1d0_corner_dummy_sep_wells<br>_x1_l_AM |  |  |  |
|                                            | C                                   | 16FF_d108_v1d0_corner_dummy_sep_wells<br>_x1_r_AM |  |  |  |
| (Version 1.0)                              | Y Edge cell and well strapping cell | 16FF_d108_v1d0_strap_dummy_sep_wells_<br>x1_I_AM  |  |  |  |
|                                            | 4 70,                               | 16FF_d108_v1d0_strap_dummy_sep_wells_<br>x1_r_AM  |  |  |  |
|                                            | hr 6,                               | 16FF_d108_v1d0_sep_wells_strap_edge_x2<br>_AM     |  |  |  |
|                                            |                                     | 16FF_d108_v1d0_sep_wells_strap_x2_AM              |  |  |  |
| 4. Cell transistors                        | Layout size (on simulation scheme)  |                                                   |  |  |  |
|                                            | Pass Gate: 106 /20 nm               |                                                   |  |  |  |
|                                            | Pull Down: 106 /20 nm               |                                                   |  |  |  |
|                                            | Pull Up: 10 /20 nm                  |                                                   |  |  |  |
| 5. Cell SPICE model                        | Version 1.0p1                       |                                                   |  |  |  |
| HSPICE (H-2013.03-<br>SP2)                 | cln16ffcll_sr_v1d0_2p1.l            |                                                   |  |  |  |
| SPECTRE<br>(MMSIM12.1_ISR16)               | cln16ffcll_sr_v1d0_2p1.scs          |                                                   |  |  |  |
| ELDO (13.1)                                | cln16ffcll_sr_v1d0_2p1.l            |                                                   |  |  |  |

<sup>(\*\*)</sup>For detailed model information, please refer to "cln16ffcll\_sr\_v1d0\_2p1\_release\_note.pdf" and "cln16ffcll\_sr\_v1d0\_2p1\_usage\_guide.pdf"



Document No.: T-N16-CL-CL-021

Version : 1.0P2

| TS                           | MC 8T cell IP: 2P-8T with se        | enarate wells (RP 2fins)                             |  |  |  |
|------------------------------|-------------------------------------|------------------------------------------------------|--|--|--|
| 1. Unit cell size            | 0.130 μm² (X: 0.72 μm; Y:           | . ,                                                  |  |  |  |
| 2. Configuration             | 8T; 1P2M                            | 0.10 jani)                                           |  |  |  |
| 2. Comigaration              | M1 as BL and Vcc                    |                                                      |  |  |  |
|                              | M2 as WL and Vss                    |                                                      |  |  |  |
| 3. GDS file:                 | Unit cell                           | 16FF 2P d130 v1d0 x4 AM                              |  |  |  |
| 16FF_demo_arrays_v1          | X Edge cell                         | 16FF_2P_d130_v1d0_row_edge _x2_I_AM                  |  |  |  |
| d0_for_T_N16_CL_CL_          | A Luge cell                         | 16FF_2P_d130_v1d0_row_edge _x2_r_AM                  |  |  |  |
| 015_016_AM.gds               | Corner cell                         | 16FF_2P_d130_v1d0_corner_dummy_sep_<br>wells_x1_I_AM |  |  |  |
|                              | 1/10                                | 16FF_2P_d130_v1d0_corner_dummy_sep_<br>wells_x1_r_AM |  |  |  |
| (Version 1.0)                | Y Edge cell and well strapping cell | 16FF_2P_d130_v1d0_strap_dummy_sep_w ells_x1_I_AM     |  |  |  |
|                              | (7)                                 | 16FF_2P_d130_v1d0_strap_dummy_sep_w ells_x1_r_AM     |  |  |  |
|                              | To 707                              | 16FF_2P_d130_v1d0_sep_wells_strap_edg<br>e_x2_AM     |  |  |  |
|                              | 7, 07                               | 16FF_2P_d130_v1d0_sep_wells_strap_x2_<br>AM          |  |  |  |
| 4. Cell transistors          | Layout size (on simulation scheme)  |                                                      |  |  |  |
|                              | Pass Gate: 58 /20 nm                |                                                      |  |  |  |
|                              | Pull Down: 58 /20 nm                |                                                      |  |  |  |
|                              | Pull Up: 10 /20 nm                  |                                                      |  |  |  |
|                              | Read Port Pass Gate: 58 /20 nm      |                                                      |  |  |  |
|                              | Read Port Pull Down: 58 /20 nm      |                                                      |  |  |  |
| 5. Cell SPICE model          | Version 1.0p1                       |                                                      |  |  |  |
| HSPICE (H-2013.03-<br>SP2)   | cln16ffcll_sr_v1d0_2p1.l            |                                                      |  |  |  |
| SPECTRE<br>(MMSIM12.1_ISR16) | cln16ffcll_sr_v1d0_2p1.scs          |                                                      |  |  |  |
| ELDO (13.1)                  | cln16ffcll_sr_v1d0_2p1.l            |                                                      |  |  |  |
|                              |                                     |                                                      |  |  |  |

<sup>(\*\*)</sup>For detailed model information, please refer to "cln16ffcll\_sr\_v1d0\_2p1\_release\_note.pdf" and "cln16ffcll\_sr\_v1d0\_2p1\_usage\_guide.pdf"



Document No.: T-N16-CL-CL-021 Version: 1.0P2

TSMC 8T cell IP: 2P-8THC with separate wells (RP 3fins) 1. Unit cell size 0.138 μm<sup>2</sup> (X: 0.768 μm; Y: 0.18 μm) 8T; 1P2M 2. Configuration M1 as BL and Vcc M2 as WL and Vss 3. GDS file: Unit cell 16FF\_2P\_d138\_v1d0\_x4\_AM X Edge cell 16FF\_2P\_d138\_v1d0\_row\_edge \_x2\_I\_AM 16FF\_demo\_arrays\_v1 d0\_for\_T\_N16\_CL\_CL\_ 16FF\_2P\_d138\_v1d0\_row\_edge \_x2\_r\_AM 015\_016\_AM.gds 16FF\_2P\_d138\_v1d0\_corner\_dummy\_sep\_ Corner cell wells\_x1\_I\_AM 16FF\_2P\_d138\_v1d0\_corner\_dummy\_sep\_ wells\_x1\_r\_AM (Version 1.0) Y Edge cell and well 16FF 2P d138 v1d0 strap dummy sep w strapping cell ells\_x1\_l\_AM 16FF 2P d138 v1d0 strap dummy sep w ells\_x1\_r\_AM 16FF 2P d138 v1d0 sep wells strap edg e\_x2\_AM 16FF\_2P\_d138\_v1d0\_sep\_wells\_strap\_x2\_ AMLayout size (on simulation scheme) 4. Cell transistors Pass Gate: 58 /20 nm Pull Down: 58 /20 nm Pull Up: 10 /20 nm Read Port Pass Gate: 106/20 nm Read Port Pull Down: 106/20 nm 5. Cell SPICE model Version 1.0p1 **HSPICE** (H-2013.03cln16ffcll\_sr\_v1d0\_2p1.l SP2) **SPECTRE** cln16ffcll sr v1d0 2p1.scs (MMSIM12.1\_ISR16)

ELDO (13.1)

cln16ffcll\_sr\_v1d0\_2p1.l

<sup>(\*\*)</sup>For detailed model information, please refer to "cln16ffcll\_sr\_v1d0\_2p1\_release\_note.pdf" and "cln16ffcll\_sr\_v1d0\_2p1\_usage\_guide.pdf"



Document No.: T-N16-CL-CL-021 Version: 1.0P2

| TSM                                   | C 8T cell IP: 2P-8THS with          | separate wells (RP 4fins)                           |  |  |  |
|---------------------------------------|-------------------------------------|-----------------------------------------------------|--|--|--|
| 1. Unit cell size                     | 0.147 μm² (X: 0.816 μm; Y: 0.18 μm) |                                                     |  |  |  |
| 2. Configuration                      | 8T; 1P2M                            |                                                     |  |  |  |
|                                       | M1 as BL and Vcc                    |                                                     |  |  |  |
|                                       | M2 as WL and Vss                    |                                                     |  |  |  |
| 3. GDS file:                          | Unit cell                           | 16FF_2P_d147_v1d0_x4_AM                             |  |  |  |
| 16FF_demo_arrays_v1                   | X Edge cell                         | 16FF_2P_d147_v1d0_row_edge _x2_l_AM                 |  |  |  |
| d0_for_T_N16_CL_CL_<br>015_016_AM.gds |                                     | 16FF_2P_d147_v1d0_row_edge _x2_r_AM                 |  |  |  |
| 010_010_AWI.gus                       | Corner cell                         | 16FF_2P_d147_v1d0_corner_dummy_sep_wells_x1_l_AM    |  |  |  |
|                                       | 1/2                                 | 16FF_2P_d147_v1d0_corner_dummy_sep_wells_x1_r_AM    |  |  |  |
| (Version 1.0)                         | Y Edge cell and well strapping cell | 16FF_2P_d147_v1d0_strap_dummy_sep_w ells_x1_I_AM    |  |  |  |
|                                       | 72 01                               | 16FF_2P_d147_v1d0_strap_dummy_sep_w<br>ells_x1_r_AM |  |  |  |
|                                       | To, 707                             | 16FF_2P_d147_v1d0_sep_wells_strap_edg<br>e_x2_AM    |  |  |  |
|                                       | 7, 0,7                              | 16FF_2P_d147_v1d0_sep_wells_strap_x2_<br>AM         |  |  |  |
| 4. Cell transistors                   | Layout s                            | ze (on simulation scheme)                           |  |  |  |
|                                       | Pass Gate: 58 /20 nm                |                                                     |  |  |  |
|                                       | Pull Down: 58 /20 nm                |                                                     |  |  |  |
|                                       | Pull Up: 10 /20 nm                  |                                                     |  |  |  |
|                                       | Read Port Pass Gate: 154 /20 nm     |                                                     |  |  |  |
|                                       | Read Port Pull Down: 154 /20 nm     |                                                     |  |  |  |
| 5. Cell SPICE model                   | Version 1.0p1                       |                                                     |  |  |  |
| HSPICE (H-2013.03-<br>SP2)            | cln16ffcll_sr_v1d0_2p1.l            |                                                     |  |  |  |
| SPECTRE<br>(MMSIM12.1_ISR16)          | cln16ffcll_sr_v1d0_2p1.scs          |                                                     |  |  |  |
| ELDO (13.1)                           | cln16ffcll_sr_v1d0_2p1.l            |                                                     |  |  |  |

<sup>(\*\*)</sup>For detailed model information, please refer to "cln16ffcll\_sr\_v1d0\_2p1\_release\_note.pdf" and "cln16ffcll\_sr\_v1d0\_2p1\_usage\_guide.pdf"



Document No.: T-N16-CL-CL-021

Version : 1.0P2

| TSMC 8T cell IP: D                         | P-HC with separate wells (                      | for single port high density application)                  |  |
|--------------------------------------------|-------------------------------------------------|------------------------------------------------------------|--|
| 1. Unit cell size                          | 0.194 μm <sup>2</sup> (X: 1.08 μm; Y: 0.18 μm); |                                                            |  |
| 2. Configuration                           | 6T; 1P2M                                        |                                                            |  |
| · ·                                        | M1 as BL and Vcc                                |                                                            |  |
|                                            | M2 as WL and Vss                                |                                                            |  |
| 3. GDS file:                               | Unit cell                                       | 16FF_DP_F_d194_v1d0_x4_AM                                  |  |
| 16FF_demo_arrays_v1<br>d0_for_T_N16_CL_CL_ | X Edge cell                                     | 16FF_DP_F_d194_v1d0_row_edge_twist_x2<br>_AM               |  |
| 015_016_AM.gds                             |                                                 | 16FF_DP_F_d194_v1d0_row_edge_x2_AM                         |  |
|                                            | Corner cell                                     | 16FF_DP_F_d194_v1d0_BL_twist_and_sep<br>_wells_strap_x2_AM |  |
|                                            | (C)                                             | 16FF_DP_F_d194_v1d0_corner_dummy_se p_wells_x1_AM          |  |
| (Version 1.0)                              | Y Edge cell and well strapping cell             | 16FF_DP_F_d194_v1d0_sep_wells_strap_e dge_twist_x2_AM      |  |
|                                            | 4 30                                            | 16FF_DP_F_d194_v1d0_sep_wells_strap_e dge_x2_AM            |  |
|                                            | en 76-                                          | 16FF_DP_F_d194_v1d0_strap_dummy_sep<br>_wells_x1_AM        |  |
| 4. Cell transistors                        | Layout size (on simulation scheme)              |                                                            |  |
|                                            | Pass Gate: 58 /20 nm                            |                                                            |  |
|                                            | Pull Down: 154 /20 nm                           |                                                            |  |
|                                            | Pull Up: 10 /20 nm                              |                                                            |  |
| 5. Cell SPICE model                        | Version 1.0p1                                   |                                                            |  |
| HSPICE (H-2013.03-<br>SP2)                 | cln16ffcll_sr_v1d0_2p1.l                        | Co. 7 9//                                                  |  |
| SPECTRE<br>(MMSIM12.1_ISR16)               | cln16ffcll_sr_v1d0_2p1.scs                      |                                                            |  |
| ELDO (13.1)                                | cln16ffcll_sr_v1d0_2p1.l                        |                                                            |  |

<sup>(\*\*)</sup>For detailed model information, please refer to "cln16ffcll\_sr\_v1d0\_2p1\_release\_note.pdf" and "cln16ffcll\_sr\_v1d0\_2p1\_usage\_guide.pdf"

Version

| TSMC 6T cell IP: SP-SHD with separate wells(for single port small high density application) |                                       |                                                    |  |  |
|---------------------------------------------------------------------------------------------|---------------------------------------|----------------------------------------------------|--|--|
| 1. Unit cell size                                                                           | 0.0690 μm² (X: 0.384 μm; Y: 0.18 μm); |                                                    |  |  |
| 2. Configuration                                                                            | 6T; 1P2M                              |                                                    |  |  |
|                                                                                             | M1 as BL and Vcc                      |                                                    |  |  |
|                                                                                             | M2 as WL and Vss                      |                                                    |  |  |
| 3. GDS file:                                                                                | Unit cell                             | 16FF_d0690_v1d0_x4_AM                              |  |  |
| 16FF_demo_arrays_v1<br>d0_for_T_N16_CL_CL_<br>019_020_AM.gds                                | X Edge cell                           | 16FF_d0690_v1d0_row_edge_sep_Vss_x2_<br>I_AM       |  |  |
|                                                                                             | 20.                                   | 16FF_d0690_v1d0_row_edge_sep_Vss_x2_<br>r_AM       |  |  |
|                                                                                             | Corner cell                           | 16FF_d0690_v1d0_corner_dummy_sep_well<br>s_x1_I_AM |  |  |
|                                                                                             | C                                     | 16FF_d0690_v1d0_corner_dummy_sep_well<br>s_x1_r_AM |  |  |
| (Version 1.0)                                                                               | Y Edge cell and well strapping cell   | 16FF_d0690_v1d0_strap_dummy_sep_wells<br>_x1_l_AM  |  |  |
|                                                                                             | to 30,                                | 16FF_d0690_v1d0_strap_dummy_sep_wells<br>_x1_r_AM  |  |  |
|                                                                                             | 7, 67                                 | 16FF_d0690_v1d0_sep_wells_strap_edge_x<br>2_AM     |  |  |
|                                                                                             |                                       | 16FF_d0690_v1d0_sep_wells_strap_x2_AM              |  |  |
| 4. Cell transistors                                                                         | Layout size (on simulation scheme)    |                                                    |  |  |
|                                                                                             | Pass Gate: 10 /20 nm                  |                                                    |  |  |
|                                                                                             | Pull Down: 10 /20 nm                  |                                                    |  |  |
|                                                                                             | Pull Up: 10 /20 nm                    |                                                    |  |  |
| 5. Cell SPICE model                                                                         | Version 1.0                           |                                                    |  |  |
| HSPICE (H-2013.03-<br>SP2)                                                                  | cln16ffcll_sbcsr_v1d0_2p1.l           |                                                    |  |  |
| SPECTRE<br>(MMSIM12.1_ISR16)                                                                | cln16ffcll_sbcsr_v1d0_2p1.scs         |                                                    |  |  |
| ELDO (13.1)                                                                                 | cln16ffcll_sbcsr_v1d0_2p1.l           |                                                    |  |  |
|                                                                                             |                                       |                                                    |  |  |

<sup>(\*\*)</sup>For detailed model information, please refer to "cln16ffcll\_sbcsr\_v1d0\_2p1\_release\_note.pdf" and "cln16ffcll\_sbcsr\_v1d0\_2p1\_usage\_guide.pdf"

| TSMC 6T cell IP: SP-S                                                         | HC with separate wells (for          | single port small high density application)       |  |  |
|-------------------------------------------------------------------------------|--------------------------------------|---------------------------------------------------|--|--|
| 1. Unit cell size                                                             | 0.0864 μm² (X: 0.48 μm; Y: 0.18 μm); |                                                   |  |  |
| 2. Configuration                                                              | 6T; 1P2M                             |                                                   |  |  |
| 3                                                                             | M1 as BL and Vcc                     |                                                   |  |  |
|                                                                               | M2 as WL and Vss                     |                                                   |  |  |
| 3. GDS file:                                                                  | Unit cell                            | 16FF_d0864_v1d0_x4_AM                             |  |  |
| 16FF_demo_arrays_v1<br>d0_for_T_N16_CL_CL_<br>019_020_AM.gds<br>(Version 1.0) | X Edge cell                          | 16FF_d0864_v1d0_row_edge_sep_Vss_x2_<br>I_AM      |  |  |
|                                                                               | À0.                                  | 16FF_d0864_v1d0_row_edge_sep_Vss_x2_<br>r_AM      |  |  |
|                                                                               | Corner cell                          | 16FF_d0864_v1d0_corner_dummy_sep_well s_x1_I_AM   |  |  |
|                                                                               | C                                    | 16FF_d0864_v1d0_corner_dummy_sep_well s_x1_r_AM   |  |  |
|                                                                               | Y Edge cell and well strapping cell  | 16FF_d0864_v1d0_strap_dummy_sep_wells<br>_x1_l_AM |  |  |
|                                                                               | to 30,                               | 16FF_d0864_v1d0_strap_dummy_sep_wells _x1_r_AM    |  |  |
|                                                                               | h, 67                                | 16FF_d0864_v1d0_sep_wells_strap_edge_x<br>2_AM    |  |  |
|                                                                               |                                      | 16FF_d0864_v1d0_sep_wells_strap_x2_AM             |  |  |
| 4. Cell transistors                                                           | Layout size (on simulation scheme)   |                                                   |  |  |
|                                                                               | Pass Gate: 58 /20 nm                 |                                                   |  |  |
|                                                                               | Pull Down: 58 /20 nm                 |                                                   |  |  |
|                                                                               | Pull Up: 10 /20 nm                   |                                                   |  |  |
| 5. Cell SPICE model                                                           | Version 1.0                          |                                                   |  |  |
| HSPICE (H-2013.03-<br>SP2)                                                    | cln16ffcll_sbcsr_v1d0_2p1.l          |                                                   |  |  |
| SPECTRE<br>(MMSIM12.1_ISR16)                                                  | cln16ffcll_sbcsr_v1d0_2p1.scs        |                                                   |  |  |
| ELDO (13.1)                                                                   | cln16ffcll_sbcsr_v1d0_2p1.l          |                                                   |  |  |

<sup>(\*\*)</sup>For detailed model information, please refer to "cln16ffcll\_sbcsr\_v1d0\_2p1\_release\_note.pdf" and "cln16ffcll\_sbcsr\_v1d0\_2p1\_usage\_guide.pdf"

Document No.: T-N16-CL-CL-021

Version : 1.0P2

## 6. CAD Layer Mapping:

CAD layer mapping for TSMC SRAM cell-IP as follows:

| Masking<br>Layer                                   | Mask Code                        | CAD Layer<br>Mapping | Digitized tone (Dark/Clear)                                                                                                                                                          |
|----------------------------------------------------|----------------------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| N well<br>(0.85V)                                  | 192                              | 3                    | С                                                                                                                                                                                    |
| OD                                                 | 120                              | 6;15                 | D                                                                                                                                                                                    |
| COD V                                              | 12P                              | 6;18                 | С                                                                                                                                                                                    |
| COD_H                                              | 12M                              | 6;17                 | С                                                                                                                                                                                    |
| Poly-1                                             | 130                              | 17                   | D                                                                                                                                                                                    |
| PÓ2                                                | 139                              | 17;12                | С                                                                                                                                                                                    |
| M0OD                                               | 156                              | 84;0                 | С                                                                                                                                                                                    |
| M0PO                                               | 159                              | 84;2                 | С                                                                                                                                                                                    |
| CMD                                                | 158                              | 84;20                | D                                                                                                                                                                                    |
| NN                                                 | 198                              | 26                   | С                                                                                                                                                                                    |
| PP                                                 | 197                              | 25                   | С                                                                                                                                                                                    |
| VIA0-b                                             | 770                              | 159;0<br>159;102     | C                                                                                                                                                                                    |
| VIA0-c                                             | 870                              | 159;0<br>159;103     | C C                                                                                                                                                                                  |
| Metal-1b                                           | 760                              | 31;0<br>31;102       | 6- 7/2 C                                                                                                                                                                             |
| Metal-1c                                           | 860                              | 31;0<br>31;103       | C                                                                                                                                                                                    |
| Via1                                               | 378                              | 51;70                | C                                                                                                                                                                                    |
| Metal-2b                                           | 780                              | 32;70<br>32;102      | CO, CO                                                                                                                                                                               |
| Metal-2c                                           | 880                              | 32;70<br>32;103      |                                                                                                                                                                                      |
| LVS diffus                                         | sion dummy layer                 | 49                   | Exclude "gate" from LVS                                                                                                                                                              |
| SRAM                                               | OD for device                    | 6;0                  | SRAM LVS purpose                                                                                                                                                                     |
| SRAM FIN                                           | N merge for device               | 6;11                 | SRAM LVS purpose                                                                                                                                                                     |
| SRAM array dummy layer<br>(SRM)                    |                                  | 50;0                 | SRM is to cover the SRAM cell array. The edge of the SRM layer should be aligned to the boundary of the SRAM cell array, which may include storage, strapping, and dummy edge cells. |
| SRAM array dummy layer<br>(SRM) for SHD cell       |                                  | 50;10                | SRM_10 is used to cover the SHD SRAM cell array (0.0690um^2)                                                                                                                         |
| SRAM array dummy layer<br>(SRM) for HD cell        |                                  | 50;11                | SRM_11 is used to cover the HD SRAM cell array (0.0734um^2)                                                                                                                          |
| SRAM array dummy layer<br>(SRM) for SHC cell       |                                  | 50;12                | SRM_12 is used to cover the SHC SRAM cell array (0.0864um^2)                                                                                                                         |
| SRAM array dummy layer<br>(SRM) for HC cell        |                                  | 50;13                | SRM_13 is used to cover the HC SRAM cell array (0.0907um^2)                                                                                                                          |
| SRAM array dummy layer<br>(SRM) for HP cell        |                                  | 50;14                | SRM_14 is used to cover the HP SRAM cell array (0.108um^2)                                                                                                                           |
| SRAM array dummy layer<br>(SRM) for 8T2P_2FIN cell |                                  | 50;15                | SRM_15 is used to cover the 8T2P_2FIN SRAM cell array (0.130um^2)                                                                                                                    |
| SRAM array dummy layer<br>(SRM) for 8T2P_3FIN cell |                                  | 50;16                | SRM_16 is used to cover the 8T2P_3FIN cell array (0.138um^2)                                                                                                                         |
| SRAM array dummy layer<br>(SRM) for 8T2P_4FIN cell |                                  | 50;19                | SRM_19 is used to cover the 8T2P_4FIN cell array (0.147um^2)                                                                                                                         |
| SRAM array dummy layer                             |                                  | 50;18                | SRM_18 is used to cover the HCDP cell array (0.194um^2)                                                                                                                              |
|                                                    | ontained herein is the exclusive |                      | C and shall not be distributed conied reproduced or disclosed in 25 of 27                                                                                                            |



Document No.: T-N16-CL-CL-021

Version : 1.0P2

| IP                                | 63;63 | IP TAG                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-----------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Cell boundary dummy layer         | 108   | Define unit cell boundary                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| SRAM bit cell contact dummy layer | 30;11 | To cover SRAM bit cell contact                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| SRAM WL MP dummy layer            | 30;16 | To cover SRAM cell word-line MP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| SRAM BTC MP dummy layer           | 30;17 | To cover SRAM cell BTC MP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| SRAM alignment mark layer         | 83;18 | Define alignment mark                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| SRAM DRC waive layer              | 186;0 | Excluded from DRC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| DRC dummy layer                   | 186;1 | SRAM pass gate device                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                                   |       | Confidential Information  Telephone Color Color Color  Telephone Color Color  Telephone Col |





Document No.: T-N16-CL-CL-021

Version : 1.0P2

7. Backup

