Product Version 14.1 November 2014 © 2006–2014 Cadence Design Systems, Inc. All rights reserved.

Cadence Design Systems, Inc. (Cadence), 2655 Seely Ave., San Jose, CA 95134, USA.

**Cadence Trademarks**: Trademarks and service marks of Cadence Design Systems, Inc. contained in this document are attributed to Cadence with the appropriate symbol. For queries regarding Cadence's trademarks, contact the corporate legal department at the address shown above or call 800.862.4522.

#### Other Trademarks:

Eldo and ModelSim are registered trademarks of Mentor Graphics, Inc.

Excel is a registered trademark of Microsoft Corporation.

FineSim, HSIM, HSPICE, Liberty, NanoSim, PrimeTime, VCS, and XA are trademarks or registered trademarks of Synopsys, Inc.

All other trademarks are the property of their respective owners.

**Restricted Permission:** This publication is protected by copyright law and international treaties and contains trade secrets and proprietary information owned by Cadence. Unauthorized reproduction or distribution of this publication, or any portion of it, may result in civil and criminal penalties. Except as specified in this permission statement, this publication may not be copied, reproduced, modified, published, uploaded, posted, transmitted, or distributed in any way, without prior written permission from Cadence. Unless otherwise agreed to by Cadence in writing, this statement grants Cadence customers permission to print one (1) hard copy of this publication subject to the following conditions:

- 1. The publication may be used only in accordance with a written agreement between Cadence and its customer.
- 2. The publication may not be modified in any way.
- 3. Any authorized copy of the publication or portion thereof must include all original copyright, trademark, and other proprietary notices and this permission statement.
- 4. The information contained in this document cannot be used in the development of like products or software, whether for internal or external use, and shall not be used for the benefit of any other party, whether or not for consideration.

**Disclaimer:** Information in this publication is subject to change without notice and does not represent a commitment on the part of Cadence. Except as may be explicitly set forth in such agreement, Cadence does not make, and expressly disclaims, any representations or warranties as to the completeness, accuracy or usefulness of the information contained in this document. Cadence does not warrant that use of such information will not infringe any third party rights, nor does Cadence assume any liability for damages or costs of any kind that may result from use of such information.

**Restricted Rights:** Use, duplication, or disclosure by the Government is subject to restrictions as set forth in FAR52.227-14 and DFAR252.227-7013 et seq. or its successor.

# **Contents**

| <u>1</u>                                                     |   |
|--------------------------------------------------------------|---|
| Introduction                                                 | , |
| System Requirements                                          | , |
| -,                                                           |   |
| <br><u>What is Liberate?</u>                                 |   |
| A Growing Problem                                            |   |
| Performance is Key                                           |   |
|                                                              |   |
| 2                                                            |   |
| _<br><u>Getting Started</u> 31                               |   |
| <u> Environment Variables</u>                                |   |
| Path to Executable                                           |   |
| Shell Environment Variables for Controlling Licensing Checks |   |
| Server-Client Licensing                                      | , |
| Wait for Available License                                   | ) |
| <u>nvoking Liberate</u>                                      | ) |
| System Libraries                                             |   |
| Preparing For Characterization                               |   |
| Extracted Cell Netlist                                       |   |
| Device Models                                                | ) |
| Tcl Command File                                             | ) |
| Running Liberate                                             | , |
| <u>Packet Mode</u>                                           | , |
|                                                              |   |
| <u>3</u>                                                     |   |
| Parallel Processing 39                                       | į |
| <u> Multi-threading</u>                                      | ) |
| Distributed Processing                                       |   |
| Using a Queuing System                                       | ) |

| Packet Mode                               | 40  |
|-------------------------------------------|-----|
| Arc Packet Flow                           | 40  |
| Enabling the Arc Packet Flow              | 41  |
| Interpreting the logs2xlsx Results        | 44  |
| Licensing                                 |     |
| File Organization for the Arc Packet Flow | 45  |
| Recovery Flow                             | 46  |
| Frequently Asked Questions                | 46  |
| set_client Mode (Non-Packet Mode)         | 46  |
| Spectre Kernel Interface                  |     |
| Enabling SKI                              |     |
|                                           |     |
| <u>4</u>                                  |     |
|                                           | 4.0 |
| <u>Liberate Commands</u>                  |     |
| add_lib_attribute                         |     |
| add cell attribute                        |     |
| add_pin_attribute                         | 49  |
| add_margin                                | 50  |
| append library                            | 52  |
| char_library                              | 53  |
| check_delay_monotonicity                  | 58  |
| compare ccs nldm                          | 59  |
| compare_library                           | 61  |
| copy_arc                                  | 68  |
| define arc                                | 70  |
| define bundle pins                        | 80  |
| define_bus                                | 81  |
| define cell                               | 81  |
| define cell leakage                       | 87  |
| define duplicate pins                     | 89  |
| define group                              | 89  |
| define_index                              | 90  |
| define_input_waveform                     |     |
| define leafcell                           |     |
| define leakage                            | 96  |

| define map                        | 98 |
|-----------------------------------|----|
| define max capacitance attr limit | 99 |
| define max capacitance limit      | 99 |
| define max transition             | 00 |
| define min transition             | 00 |
| define out to out arc             | 01 |
| define pin load                   | 01 |
| define pulse generator arc 1      | 02 |
| define_template                   | 03 |
| get var                           | 05 |
| ibis define component             | 05 |
| ibis define header                | 07 |
| ibis define model                 | 07 |
| ibis define model selector        | 08 |
| ibis define_pin                   | 09 |
| ibis define waveform template 1   | 10 |
| merge library                     | 12 |
| <u>one_cold</u> 1                 | 15 |
| <u>one hot</u>                    | 16 |
| printvars 1                       | 16 |
| packet_slave_cells                | 16 |
| <u>read ldb</u>                   | 17 |
| read_library                      | 19 |
| <u>read_spice</u>                 | 19 |
| read truth table                  | 20 |
| <u>read_vdb</u>                   | 23 |
| remove_pin_attribute1             | 23 |
| reset defaults                    | 23 |
| set aging criteria                | 24 |
| <u>set_client</u> 1               | 25 |
| set conditional                   | 25 |
| set_constraint                    | 26 |
| set constraint criteria           | 28 |
| set default group                 | 32 |
| set dependent load                | 34 |
| set driver cell                   | 35 |

| set driver waveforms file   | 137 |
|-----------------------------|-----|
| set_gnd / set_vdd           | 137 |
| set input_voltage           | 139 |
| set logic condition         | 140 |
| set max fanout              | 140 |
| set_network_port            | 141 |
| set operating condition     | 141 |
| set output voltage          | 142 |
| set_pin_attribute           | 142 |
| set pin capacitance         | 143 |
| set pin_delay_threshold     | 145 |
| set pin_gnd                 | 146 |
| set pin slew threshold      | 146 |
| set_pin_vdd                 | 146 |
| set_receiver_cap_thresholds | 148 |
| set rsh cmd                 | 149 |
| set_sim_init_condition      | 149 |
| set_simultaneous_switch     | 150 |
| set three state             | 150 |
| set_units                   | 151 |
| set_var                     | 151 |
| set vdd                     | 152 |
| write_datasheet             | 152 |
| write_ibis_file             | 154 |
| write ldb                   | 155 |
| write_library               | 155 |
| write_template              | 164 |
| write top netlist           | 170 |
| write_userdata_library      | 170 |
| <u>write_vdb</u>            | 172 |
| write verilog               | 174 |
| write vital                 | 179 |

| <u>5</u> |                                       |     |
|----------|---------------------------------------|-----|
| Lik      | perate Parameters                     | 183 |
| <u> </u> | adjust_tristate_load                  | 183 |
|          | adjust tristate load ccsp             |     |
| <u> </u> | alspice diode                         | 184 |
| <u> </u> | alspice_leakage_option                | 184 |
|          | <u>alspice_option</u>                 |     |
| -        | auto index distinct risefall          |     |
|          | auto_index_input_slew                 |     |
|          | auto_index_weak_driver_mode           |     |
|          | binning detail                        |     |
|          | <u>bisection_info</u>                 |     |
| _        | <u>bundle_when</u>                    |     |
|          | bus syntax                            |     |
|          | capacitance_attr_mode                 |     |
|          | capacitance force hidden              |     |
|          | capacitance pin rollup k              |     |
|          | capacitance_pin_rollup_mode           |     |
|          | capacitance_range_mode                |     |
|          | capacitance save mode                 |     |
| _        | ccs abs tol                           |     |
|          | ccs base curve points                 |     |
|          | ccs base curve share mode             |     |
|          | ccs cap duplicate risefall            |     |
|          | ccs_cap_hidden_pin                    |     |
| _        | ccs cap mode add missing              |     |
|          | ccs cap use input transition          |     |
|          | ccs cap use input transition tristate |     |
|          | ccs force grid delay                  |     |
|          | ccs infer output dir                  |     |
|          | ccs_init_voltage_comp_thresh          |     |
|          | ccs max current thresh                |     |
|          | ccs_max_pts                           |     |
|          | ccs_multiple_switching_output_mode    |     |
| -        | ccs rel tol                           | 195 |

| ccs segmentation effort             |     |
|-------------------------------------|-----|
| ccs_voltage_smooth_thresh           |     |
| ccs_voltage_tail_tol                |     |
| ccs voltage tail tol mode           |     |
| ccs_voltage_tail_trim_tol           |     |
| ccsn_active_ccr_recognition_mode    |     |
| ccsn allow duplicate condition      | 198 |
| ccsn_allow_multiple_input_switching | 198 |
| ccsn_allow_overlap_when             | 198 |
| ccsn allow partial voltage swing    | 199 |
| ccsn_arc_channel_check              | 199 |
| ccsn_arc_consistent_cut             | 199 |
| ccsn arc high effort                | 200 |
| ccsn_bus_holder_mode                | 200 |
| ccsn_channel_inputs_high_effort     | 200 |
| ccsn compatibility mode             | 201 |
| ccsn_consistent_side_inputs         | 201 |
| ccsn_dc_static_check                | 201 |
| ccsn dc static check mode           | 201 |
| ccsn_dc_static_check_thresh         | 202 |
| ccsn_dc_template_size               | 202 |
| ccsn default group add when         |     |
| ccsn_default_group_criteria_mode    |     |
| ccsn_dual_tie_enable                |     |
| ccsn extra default stages           | 203 |
| ccsn_fanout_select_mode             |     |
| ccsn_input_xfr_probe_mode           |     |
| ccsn io mode                        |     |
| ccsn io mode enable                 |     |
| ccsn_model_unbuffered_output        | 204 |
| ccsn one sided tristate             |     |
| ccsn_pin_criteria_mode              |     |
| ccsn pin high effort                |     |
| ccsn pin stage merge mode           |     |
| ccsn_pin_unconditional              |     |
| ccsn pin voltage level attrib       |     |

| ccsn prefer min vt probe               |     |
|----------------------------------------|-----|
| ccsn_prefer_two_sided_stages           | 206 |
| ccsn_prop_noise_peak_mode              | 206 |
| ccsn prop retry duration incr          | 207 |
| ccsn_prop_retry_peak_incr              | 207 |
| ccsn_probe_mode                        | 207 |
| ccsn prune last stage                  | 207 |
| ccsn_xfr_ccc_probe_mode                | 208 |
| ccsp_base_curve_points                 | 208 |
| ccsp default group                     | 208 |
| ccsp_leakage_current_abstol            | 208 |
| ccsp_leakage_current_compensation_mode | 209 |
| ccsp min pts                           | 209 |
| ccsp_pin_direction_post_default        | 209 |
| ccsp_prune_factor                      | 210 |
| ccsp prune second tol                  | 210 |
| ccsp_prune_start_tol                   | 210 |
| ccsp_quantization_num_steps            | 211 |
| ccsp rel tol                           | 211 |
| ccsp_related_pin_mode                  | 211 |
| ccsp_segmentation_effort               | 211 |
| ccsn simultaneous switch save vecdata  | 212 |
| ccsp_table_reduction                   | 212 |
| ccsp_tail_tol                          | 212 |
| cell port case                         | 213 |
| cell_use_both_ff_latch_groups          | 213 |
| char_mos_term_cap                      | 214 |
| cleanup tmpdir                         | 214 |
| combinational out to out arc           | 214 |
| combinational_risefall                 | 215 |
| conditional arc                        | 215 |
| conditional cap hidden pin             | 215 |
| conditional cap hidden pin thresh      | 216 |
| conditional constraint                 |     |
| conditional expression                 | 216 |
| conditional hidden power               | 217 |

9

| conditional immunity                              | 217 |
|---------------------------------------------------|-----|
| conditional_include_constant                      | 217 |
| conditional include output                        | 218 |
| conditional leakage                               | 218 |
| conditional mpw                                   | 218 |
| constraint async probe internal                   | 218 |
| constraint bisection mode                         | 219 |
| constraint check final state                      | 219 |
| constraint check final state threshold            | 220 |
| constraint check rebound                          | 220 |
| constraint_clock_gater                            | 221 |
| constraint_combinational                          | 221 |
| constraint combinational step limit               |     |
| constraint_combinational_step_size                |     |
| constraint_delay_degrade                          |     |
| constraint delay degrade abstol                   |     |
| constraint delay degrade abstol max               | 223 |
| constraint_delay_degrade_minimize_dtoq            |     |
| constraint delay degrade minimize dtoq clock only |     |
| constraint delay degrade minimize dtoq mode       |     |
| constraint delay degrade minimize dtoq tol        |     |
| constraint delay min check                        |     |
| constraint_dependent_recrem                       |     |
| constraint_dependent_setuphold                    | 226 |
| constraint dependent setuphold input threshold    |     |
| constraint_dependent_setuphold_margin             |     |
| constraint_dependent_setuphold_margin_ratio       |     |
| constraint dependent setuphold pessimism          |     |
| constraint_failed_value                           |     |
| constraint_glitch_hold                            |     |
| constraint glitch peak                            |     |
| constraint glitch peak internal                   |     |
| constraint glitch peak max                        |     |
| constraint glitch peak mode                       |     |
| constraint glitch peak report inherent            |     |
| constraint hold probe                             | 231 |

| constraint info                         |     |
|-----------------------------------------|-----|
| constraint_info_pass_fail               | 231 |
| constraint_linear_waveform              | 232 |
| constraint margin                       | 232 |
| constraint_merge_state                  | 232 |
| constraint_output_load                  |     |
| constraint output pin                   |     |
| constraint_output_pin_mode              | 234 |
| constraint_probe_internal               | 234 |
| constraint probe lower fall             | 234 |
| constraint_probe_lower_rise             | 234 |
| constraint_probe_mode                   | 235 |
| constraint probe upper fall             | 235 |
| constraint_probe_upper_rise             | 235 |
| constraint_search_bound                 | 236 |
| constraint search bound bisection mode  | 236 |
| constraint_search_bound_estimation_mode |     |
| constraint_search_bound_probe_mode      |     |
| constraint search time abstol           |     |
| constraint_slew_degrade                 | 237 |
| constraint snap to bound                |     |
| constraint tran end mode                |     |
| constraint user defined probe mode      |     |
| constraint_vector_equivalence_mode      |     |
| constraint vector mode                  |     |
| constraint_width_degrade                |     |
| constraint width degrade abstol         |     |
| constraint width degrade abstol max     |     |
| constraint worst vector abstol          |     |
| debug_flow                              |     |
| def arc drive side bidi                 |     |
| def arc msg level                       |     |
| def arc vector consistency check        |     |
| <u>default power avg mode</u>           |     |
| define_arc_ignore_mode                  |     |
| define arc preserve when string         |     |

| define duplicate cap mode           | 243 |
|-------------------------------------|-----|
| delay constrained by setup recovery | 244 |
| delay inp_fall                      | 244 |
| delay inp rise                      | 244 |
| delay out_fall                      | 244 |
| delay out rise                      | 244 |
| disable method                      | 245 |
| discard_timing_sense_after_merge    | 246 |
| disk_wait_time                      | 246 |
| driver cell acc mode                | 246 |
| driver_cell_all_inputs              | 247 |
| driver_cell_info                    | 247 |
| driver cell load all outputs        | 247 |
| driver_cell_load_ldb_cmd            | 247 |
| driver_waveform_arcs_only           | 248 |
| driver waveform pulse mode          | 248 |
| driver_waveform_wildcard_mode       | 248 |
| duplicate pin_attr_mode             | 249 |
| duplicate risefall power            | 249 |
| duplicate risefall power ccsp       |     |
| ecsm_cap_hidden_pin                 |     |
| ecsm cap input slew mode            |     |
| ecsm_cap_mode                       |     |
| ecsm cap use input transition       | 251 |
| ecsm invert gnd current             |     |
| ecsm_measure_output_range           |     |
| ecsm version                        | 252 |
| ecsmn mode                          | 252 |
| em calculation monitor rails        | 253 |
| em clock freq                       | 253 |
| em data file                        | 253 |
| em period                           | 254 |
| em_tech_file                        |     |
| em user string                      |     |
| enable command history              |     |
|                                     | 255 |

| extsim cells use nodeset for io pad | 255 |
|-------------------------------------|-----|
| extsim_cmd                          | 256 |
| extsim_cmd_option                   | 256 |
| extsim constraint option            | 257 |
| extsim_deck_dir                     | 257 |
| extsim_deck_header                  |     |
| extsim deck style                   | 259 |
| extsim_exclusive                    | 259 |
| extsim_flatten_netlist              | 259 |
| extsim immunity option              | 261 |
| extsim_interactive                  | 261 |
| extsim_leakage_option               | 261 |
| extsim lic keep                     | 262 |
| extsim_line_length_limit            | 262 |
| extsim_model_include                | 262 |
| extsim model include leakage        | 263 |
| extsim_model_include_mode           | 263 |
| extsim_monitor_deck_dir             | 264 |
| extsim monitor enable               | 264 |
| extsim_monitor_timeout              | 265 |
| extsim_mpw_option                   | 266 |
| extsim node name prefix             | 266 |
| extsim_option                       | 266 |
| extsim_option_presim                | 267 |
| extsim reuse ic                     |     |
| extsim_sanitize_param_name          | 267 |
| extsim_save_failed                  |     |
| extsim save passed                  |     |
| extsim_save_verify                  |     |
| extsim tar cmd                      |     |
| extsim timestep                     |     |
| extsim_tran_append                  |     |
| extsim_use_node_name                |     |
| floating channel bias               |     |
| floating_channel_mode               |     |
| force avg default select order      |     |

| force condition                     | 271 |
|-------------------------------------|-----|
| force_default_group 2               | 272 |
| force_edge_timing_type 2            | 272 |
| force leakage if no pg pin          |     |
| force_related_power_pin2            | 273 |
| force_unconnected_pg_pin2           | 273 |
| group attribute 2                   | 274 |
| heartbeat_initial_timeout2          | 274 |
| heartbeat_timeout                   | 274 |
| hidden power 2                      | 275 |
| ibis compensate odt                 | 275 |
| ibis has weak hold                  | 275 |
| ibis iv max step factor             | 276 |
| ibis iv mode                        | 276 |
| ibis iv step                        | 276 |
| ibis odt min current                | 276 |
| ibis sim duration                   | 277 |
| ibis t2b cmd                        | 277 |
| ibis tend factor                    | 277 |
| ibis vt_max_num_pts                 | 277 |
| ibis vt_min_num_pts                 | 278 |
| immunity glitch peak                | 278 |
| immunity noise skew ratio           |     |
| init clock period mode              |     |
| init comb num cycles                | 279 |
| init_comb_related_pin_period        |     |
| init constraint period              |     |
| init constraint period binning mode |     |
| init constraint period check mode   |     |
| init_delay_period                   |     |
| init pin hidden period              |     |
| init pin hidden period mode         |     |
| input_noise                         |     |
| input output voltage                |     |
| keep dcap leakage                   |     |
| keep default leakage group          |     |

| keep user defined arc failed data    |           | 284 |
|--------------------------------------|-----------|-----|
| Idb_checkpoint_dir                   |           | 284 |
| Idb_precision                        |           | 284 |
| Idb save all cells                   |           | 285 |
| leakage_accuracy_mode                |           | 285 |
| leakage_add_input_pin                |           | 285 |
| leakage add missing group            |           | 286 |
| <u>leakage_cell_attribute</u>        |           | 286 |
| leakage_float_internal_supply        |           | 286 |
| leakage force tristate pin           |           | 287 |
| leakage_merge_state                  |           | 287 |
| leakage_mode                         |           | 287 |
| leakage model internal pin           | ,         | 289 |
| leakage_precision                    |           | 289 |
| leakage_ramp_vsrc                    |           | 290 |
| leakage sim duration                 |           | 290 |
| library copyright                    |           | 290 |
| library_revision                     |           | 290 |
| library revision mode                |           | 291 |
| lic_max_timeout                      |           | 291 |
| lic queue_timeout                    | <b></b> . | 292 |
| logic and                            |           |     |
| logic not                            |           | 292 |
| logic_or                             |           |     |
| mac address query timeout            |           |     |
| mark failed data                     |           |     |
| mark_failed_data_replacement         |           |     |
| max capacitance attr limit           |           |     |
| max capacitance attr mode            |           |     |
| max capacitance auto mode            |           |     |
| max capacitance derive limit maxload |           |     |
| max_capacitance_factor               |           |     |
| max_capacitance_limit                |           |     |
| max leakage vector                   |           |     |
| max noise width                      |           |     |
| max transition                       |           |     |
|                                      |           |     |

| max transition attr limit    |     |
|------------------------------|-----|
| max_transition_factor        |     |
| max_transition_for_outputs   |     |
| max transition include power |     |
| measure_cap_lower_fall       |     |
| measure_cap_lower_rise       |     |
| measure cap upper fall       |     |
| measure_cap_upper_rise       | 298 |
| measure_ccs_cap_lower_rise   | 298 |
| measure ccs cap upper fall   | 298 |
| measure_output_range         | 299 |
| measure_output_range_abstol  | 299 |
| measure slew lower fall      | 299 |
| measure_slew_lower_rise      | 300 |
| measure_slew_upper_fall      | 300 |
| measure slew upper rise      | 300 |
| measure target occurrence    | 300 |
| mega_enable                  | 300 |
| merge related preset clear   | 301 |
| min_capacitance for outputs  | 301 |
| min_output_cap               | 301 |
| min period                   | 302 |
| min_period_when              | 302 |
| min_transition               | 302 |
| min transition attr limit    | 303 |
| min_transition_factor        | 303 |
| min_transition_for_outputs   |     |
| min transition include power |     |
| mpw_criteria                 |     |
| mpw_delay_use_active_edge    |     |
| mpw glitch peak              |     |
| mpw_input_threshold          |     |
| mpw_linear_waveform          |     |
| mpw search bound             |     |
| mpw_search_mode              |     |
| mpw skew factor              |     |

| mpw slew                           | 306 |
|------------------------------------|-----|
| mpw_slew_clock_factor              | 306 |
| mpw_table                          | 307 |
| mpw vector bin mode                | 307 |
| msg_level                          | 307 |
| msg_level_user_data_override       |     |
| msg limit per type per cell        | 308 |
| net_batch_mode                     |     |
| non_seq_copy_src_pin               | 308 |
| non seq copy dst pin               | 308 |
| non_seq_pin_swap                   | 309 |
| nonseq_as_recrem                   | 309 |
| output internal pin                | 309 |
| packet_arc_licensing_mode          | 309 |
| packet_arcs_per_thread             | 310 |
| packet client resubmit count       | 311 |
| packet_client_timeout              | 311 |
| packet_clients                     | 311 |
| packet log filename                | 311 |
| packet_mode                        | 312 |
| packet_rdb_mode                    | 312 |
| parenthesize not                   | 312 |
| parenthesize sdf_cond              | 313 |
| parse space bang is comment        | 313 |
| pin based leakage                  | 313 |
| pin_based_power                    | 313 |
| pin_capacitance_matching_mode      | 314 |
| pin type order                     | 314 |
| pin vdd supply style               | 315 |
| power add input pin                | 315 |
| power adjust for pin load          | 315 |
| power binate arc                   | 316 |
| power combinational include output | 316 |
| power info                         | 316 |
| power info log filename            | 317 |
| power model and waveform data mode | 317 |

| power multi output binning mode               | 318 |
|-----------------------------------------------|-----|
| power_sequential_include_complementary_output | 318 |
| power_sim_estimate_duration                   | 318 |
| power subtract leakage                        | 319 |
| power_subtract_leakage_msg_level              | 319 |
| power_subtract_leakage_mode                   | 320 |
| power subtract output load                    | 320 |
| power_subtract_output_load_mode               | 321 |
| power_tend_match_tran                         | 322 |
| predriver waveform                            | 322 |
| predriver_waveform_mode                       | 323 |
| predriver_waveform_ratio                      | 323 |
| preserve user function                        | 324 |
| prevector_period                              | 324 |
| prevector_slew                                | 324 |
| prevector voltage waveform mode               | 325 |
| process match pins to ports                   | 325 |
| ramp_vsrc                                     | 325 |
| rc floating cap mode                          | 326 |
| rcp cmd                                       | 327 |
| rdb_checkpoint_dir                            | 327 |
| rdb exit if source differ                     | 327 |
| rechar_chksum                                 | 328 |
| removal_glitch_peak                           | 328 |
| res merge                                     | 328 |
| res open_tol                                  | 329 |
| res_tol                                       | 329 |
| reset leakage current mode                    | 329 |
| reset negative constraint                     | 330 |
| reset negative delay                          | 330 |
| reset negative leakage power                  | 330 |
| reset negative power                          | 330 |
| resolve collision                             | 331 |
| retry count                                   | 331 |
| retry count file operation                    | 332 |
| rsh cmd                                       | 332 |

| scale load by template                            |     |
|---------------------------------------------------|-----|
| scale_tran_by_template                            |     |
| scan_dummy_include_leakage_power                  | 330 |
| sdf cond equals                                   | 334 |
| sdf_cond_prefix                                   | 334 |
| sdf_cond_style                                    | 335 |
| sdf logic and                                     | 335 |
| sdf logic not                                     | 33! |
| sdf_logic_or                                      | 336 |
| server timeout                                    | 336 |
| sim_duration                                      | 336 |
| sim_estimate_duration                             | 336 |
| sim init condition                                | 337 |
| sim_init_condition_estimation_mode                | 337 |
| sim_init_duration                                 | 337 |
| sim power duration extend                         | 338 |
| sim_use_init_duration                             | 338 |
| simultaneous_switch                               | 339 |
| simultaneous switch from cell when                | 339 |
| simultaneous switch offset                        |     |
| simultaneous switch use arc when                  |     |
| simultaneous switch worst vector                  |     |
| ski clean mode                                    |     |
| ski_compatibility_mode                            |     |
| ski enable                                        |     |
| ski mdlthreshold exact                            |     |
| ski power subtract output load match extsim       |     |
| <u>ski reset cnt</u>                              |     |
| slew lower fall                                   |     |
| slew lower rise                                   |     |
| slew normalize                                    |     |
| slew_upper_fall                                   |     |
| slew_upper_rise                                   |     |
| sort cells                                        |     |
| sort groups under pin                             |     |
| sort pins                                         |     |
| OUIL DILIU TETETETETETETETETETETETETETETETETETETE |     |

| sort pins under when                        | 346 |
|---------------------------------------------|-----|
| spectre_dash_log                            | 346 |
| spectre_use_char_opt_license                | 347 |
| spice character map / spectre character map | 347 |
| spice_delimiter                             | 348 |
| spice_delimiter_replacement                 | 348 |
| spice instance name require x prefix        | 348 |
| spice_logical_netname_mode                  | 349 |
| subtract_hidden_power                       | 349 |
| subtract hidden power use default           | 349 |
| supply_define_mode                          | 350 |
| switch_cell_bounded_dc_current              | 351 |
| switch cell dc current                      | 351 |
| switch_cell_dc_current_output_offset        | 351 |
| switch_cell_powerdown_function              | 351 |
| template unique power mode                  | 352 |
| test_cell_at_end                            | 352 |
| timing_group_unateness                      | 352 |
| <u>tmpdir</u>                               | 353 |
| toggle_leakage_state                        | 353 |
| tran_tend_estimation_mode                   | 354 |
| tristate disable transition                 | 354 |
| tristate_pin_cap_always_on_res_mode         | 354 |
| use_pid_tmpdir                              | 354 |
| user data attr order                        | 355 |
| user_data_override                          | 355 |
| user_data_quote_attributes                  | 355 |
| user data quote simple attr                 | 355 |
| vector_estimate_dump                        | 356 |
| vector_side_input                           | 356 |
| verilog cg filter edge                      | 356 |
| voltage_map                                 | 357 |
| vsrc_slope_mode                             | 358 |
| waveform report                             | 359 |
| <u>wnflag</u>                               | 359 |
| write_library_sync_ldb                      | 359 |

| write logic function                  |     |
|---------------------------------------|-----|
| write min transition attr             |     |
| write template force power            |     |
| while template lorde power            | 000 |
| <u>6</u>                              |     |
| Library Comparisons                   | 361 |
| Panel Buttons                         |     |
| Pull-Down menus                       |     |
| Graphical Library Comparisons         |     |
| Style: X/Y                            |     |
| Style: Accuracy                       |     |
| Style: ErrorBound                     |     |
| <u>Data Selection</u>                 |     |
| Cell Type Selection                   |     |
| • •                                   |     |
| Data Type Selection                   | 367 |
| 7                                     |     |
| <u>7</u>                              |     |
| <u>Liberate Details</u>               | 369 |
| Delay Models                          | 371 |
| NLDM                                  |     |
| <u>CCS</u>                            |     |
| <u>ECSM</u>                           |     |
| Pin Capacitance                       |     |
| NLDM Capacitance                      |     |
| CCS Receiver Capacitance              |     |
| ECSM Capacitance                      |     |
| ·                                     |     |
| Timing Constraints                    |     |
| Setup and Hold                        |     |
| Dependant constraint characterization |     |
| Recovery and Removal                  |     |
| Non-sequential Setup and Hold         |     |
| Min Pulse Width                       |     |
| Power Models                          |     |
| Leakage Power                         | 381 |

| Switching and Hidden Power                                                   |
|------------------------------------------------------------------------------|
| Power Subtraction                                                            |
| Power Validation                                                             |
| Common Usage Modes for Power and Leakage                                     |
| Signal Integrity Models                                                      |
| Steady State Current                                                         |
| Noise Immunity Curves                                                        |
| Hyperbolic Input Noise, DC Noise Margin                                      |
| Composite Current Source Noise (CCSN) Models                                 |
| CCSN DC Current                                                              |
| CCSN Output Voltage                                                          |
| CCSN Miller Capacitance                                                      |
| CCSN Propagated Noise                                                        |
| <u>IBIS Models</u>                                                           |
| IBIS model content                                                           |
| IBIS modeling flow                                                           |
| Truth Table Example for IBIS400                                              |
| Electromigration Models                                                      |
| Electromigration Model Content                                               |
| Electromigration Modeling Flow                                               |
| <u>Data Table Index Determination</u> 405                                    |
|                                                                              |
| A                                                                            |
| Truth Table Format                                                           |
|                                                                              |
| <u>Truth Table Format – Basic</u>                                            |
| <u>Liberate Truth Table format</u>                                           |
| <u>Truth Table Format – IBIS</u>                                             |
| Notes on command syntax                                                      |
| IBIS Truth Table Commands                                                    |
| Creating an IBIS file with multiple [Model] sections for a single device 428 |

| <u>B</u>                                                  |             |
|-----------------------------------------------------------|-------------|
|                                                           | 420         |
| Ochonanii Tolatoa Bolay ana Olook I atii Moacaromoni      | 720         |
| <u>C</u>                                                  |             |
|                                                           |             |
| External Simulator Options and Settings                   |             |
| <u>Spectre</u>                                            | 431         |
| General Spectre Settings for Accuracy and Performance     |             |
| Spectre Kernel Interface (SKI)                            |             |
| Correlation between stand-alone Spectre & SKI             | 433         |
| Special Licensing                                         | 433         |
| HSPICE                                                    | 434         |
| Accuracy settings for 28nm and below                      | 434         |
| ECSM Accuracy and Correlation Settings for 20nm and Below |             |
| <u>Driver Cell</u>                                        | 435         |
| Recommended Liberate Settings for ECSM                    | 435         |
| CCS Accuracy and Correlation Settings                     | 436         |
| Driver Waveform                                           | 436         |
| Recommended Liberate Settings for CCS                     | 436         |
|                                                           |             |
| <u>D</u>                                                  |             |
| Deprecated and Legacy Variables                           | 437         |
| Deprecated Variables                                      |             |
| bundle count                                              |             |
| <u>default_capacitance</u>                                |             |
| default_group_method                                      |             |
| <u>default leakage</u>                                    |             |
| default power                                             |             |
| default_timing                                            |             |
| <u>default_unateness</u>                                  |             |
| define em                                                 |             |
| rc sort mode                                              |             |
| set client                                                |             |
| set_em_imax                                               |             |
| <u>ski_alter_mode</u>                                     |             |
| <u>oni andi indug</u>                                     | <del></del> |

| Backward Compatibility Variables       | 442 |
|----------------------------------------|-----|
| ccsn_active_ccr_recognition_mode       | 442 |
| ccsn_check_valid_noise_prop            | 443 |
| ccsn compatibility mode                | 443 |
| ccsn_compatibility_multi_corners       | 443 |
| ccsn_dc_estimate_mode                  |     |
| ccsn dc sweep mode                     | 444 |
| ccsn_fanout_select_mode                | 444 |
| ccsn_io_skip_channel_inputs            | 444 |
| ccsn input xfr probe mode              | 445 |
| ccsn_model_unbuffered_output           | 445 |
| ccsn_pin_unconditional                 |     |
| ccsn prefer two sided stages           | 446 |
| ccsn_probe_mode                        |     |
| ccsn_prop_retry_duration_incr          | 446 |
| ccsn redundant pin stages              | 446 |
| cell leakage power legacy mode         |     |
| <u>char mos term cap ski mode</u>      |     |
| constraint search time reltol mode     |     |
| default non unate rcvr cap adjust      |     |
| default power subtract hidden mode     |     |
| default timing tristate enable         |     |
| def arc delay metric mode              |     |
| disable current measure effort         |     |
| driver waveform lib mode               | 449 |
| ecsmp_invert_gnd_current               |     |
| extsim_model_include_multi_vector_mode |     |
| extsim save driver                     |     |
| floating_node_consistency_check        |     |
| ignore dummy fets                      |     |
| non seg probe mode                     | 452 |
| power multi vector mode                |     |
| power subtract leakage tran mode       |     |
| reset negative power mode              |     |
| set pin slew threshold mode            |     |
| switch cell infer unateness from Idb   |     |

| tristate pin cap use arc4                              | .54 |
|--------------------------------------------------------|-----|
| user data keep simple attr quotes4                     |     |
| write logic function async mode4                       |     |
| voltage map ldb char mode4                             |     |
| Legacy Debug Variables                                 | 56  |
| ccs_retry_info                                         | 56  |
| ccs retry mode4                                        | 56  |
| ccs_retry_multi_peak_tol4                              | 57  |
| ccs_retry_voltage_tail_tol4                            | 58  |
| extsim ccs retry option4                               | 58  |
| extsim_ccs_retry_tran_append4                          | 59  |
| <u>COMMAND</u> 4                                       | 59  |
| set ccs retry thresholds4                              | 59  |
| 4                                                      | 60  |
|                                                        |     |
| <u>E</u>                                               |     |
| Variables to Use When Qualifying and Migrating Between |     |
| <u>Versions</u>                                        | 64  |
| <u>versions</u> 4                                      | וס  |
| _                                                      |     |
| <u>E</u>                                               |     |
| Glossary 4                                             | 69  |

1

## Introduction

The *Virtuoso Liberate Reference Manual* describes the Cadence<sup>®</sup> Virtuoso<sup>®</sup> Liberate solution. The document includes opening chapters that describe what Liberate does and how to get started with it. Later chapters discuss the commands and variables that can be used with Liberate.

## **System Requirements**

The programs Liberate, Liberate MX, Liberate LV, Variety, and ALAPI run exclusively on Linux Operating Systems. Below is a listing of supported platforms:

| Architecture   | Development OS | Supported Environments |
|----------------|----------------|------------------------|
| x86_64 (32/64) | RHEL 5.5       | RHEL 6                 |
|                |                | SLES10                 |
|                |                | SLFS11                 |

For detailed information about the requirements, see **Computing Platforms**.

## The Role and Importance of Libraries

Creation of electrical views is a necessary pre-requisite for any digital design flow. The electrical information stored in the library views is used throughout design implementation from logic synthesis, through design optimization to final signoff verification. Accurate library

Introduction

view creation is essential to ensure close correlation between the design intent and final silicon.

# Digital Implementation Flow



Figure 1: The Digital Design Implementation Flow

### What is Liberate?

Liberate is an accurate, highly efficient and easy-to-use library characterizer that creates electrical views (timing, power and signal integrity) in industry standard formats such as Synopsys Liberty (.lib) format. It requires only the foundry device models and the extracted cell netlists (in SPICE format) from which it will create all the required electrical views. By automating the process for generating views, Liberate ensures that the library's functional, timing, power and signal integrity values are both accurate and complete thus avoiding potential chip failures caused by missing or bad library data.

## **A Growing Problem**

In nanometer geometries (65nm or below) the required number of library views is growing dramatically because of issues related to leakage power and process variation. To minimize leakage power at deep submicron nodes, we see process variations such as LVT, RVT, and HVT (low/regular/high Vt) being utilized. For example, to manage power at 65nm, it is common to have library cells with two or three different threshold values (high threshold to reduce leakage power, lower thresholds to improve performance), and to use two or more onchip supply voltages. In this scenario, the number of views needed for 65nm will be six times greater than for 130nm.

| Nanometer<br>Requirements | 130 nm            | 65 nm             | 28 nm             |  |
|---------------------------|-------------------|-------------------|-------------------|--|
| PVT                       | 3 (fast,typ,slow) | 3 (fast,typ,slow) | 3 (fast,typ,slow) |  |
| Leakage                   | n/a               | 3 Vths            | 3 Vths            |  |
| Voltage Scaling           | n/a               | 2 Voltages        | 2 Voltages        |  |
| Temperature               | n/a               | n/a               | 2 Temperatures    |  |
| Yield                     | n/a               | n/a               | 2 Yield           |  |
| Total Views               | 3                 | 18                | 72                |  |

Figure 2: Library Views Required for Nanometer Process Nodes

In addition, at 28nm, it will be common to use different physical libraries that tradeoff performance for yield, where the higher-yielding libraries will use feature sizes that are greater than minimum. At 28nm, on-chip temperature gradients and temperature inversion effects will also need to be accounted for. This combination will lead to a further increase in library views, potentially 24 times or more than those for 130nm.

## **Performance is Key**

Given this increase in views it is paramount that the characterization for nanometer technologies is very efficient. Liberate deploys a number of techniques to improve turnaround time for library creation, including use of a built-in circuit simulator, **Alspice**, that is specially optimized for the simulation of digital circuits. As the creation of a typical standard cell library view often requires over a million simulations, using a simulator which is optimized for characterization can significantly reduce runtimes. In addition, Liberate uses intelligent techniques to reduce the number of simulations required by eliminating unnecessary vector sequences and deploying smart searching techniques to characterize timing constraints

Introduction

(setup, hold etc.) within sequential cells, which is typically the major bottleneck in the characterization process.

To further improve turnaround times, Liberate supports both multi-threaded and distributed parallel processing. The distribution occurs at a very fine grained level so that the characterization effort is optimally distributed amongst all the available processors.

In addition to using **Alspice**, Liberate supports using external SPICE simulators such as **HSPICE**®, **Eldo**® and **Spectre**®. Liberate can utilize its internal simulator to reduce the work load of the external simulator. This maintains consistency with 'golden' circuit simulators while leveraging much of Liberate's speed advantage.



Figure 3: Using Liberate with an external SPICE simulator

Liberate includes the ability to graphically compare libraries. This can be used to verify the results of Liberate against an existing 'golden' library. It also provides early feedback on how foundry model updates will impact a library's electrical characteristics.

# **Getting Started**

This chapter describes how to start using Liberate.

Before using Liberate, make sure that it is installed correctly and that all the necessary prerequisite data is available. (See the **Cadence Installation Guide**, and **Cadence License Manager** manuals.)

## **Environment Variables**

#### Path to Executable

Set the following environment variables to include Liberate in your executable path:

```
% setenv ALTOSHOME <install_dir>/<liberate_release_name>
% set path=($path $ALTOSHOME/bin)
```

### 64-bit Machine Support

Liberate also ships with support for 64-bit machines. To use a 64-bit port, set the **ALTOS\_64** environment variable before running Liberate, as shown below.

```
% setenv ALTOS 64 1
```

If you are using Spectre Kernel Interface (SKI), the Liberate and Spectre binaries must be compatible. This is defined as the same style of binary (32- vs 64 bit) and version. For the version of MMSIM (also known as, Spectre) that is tested for compatibility with Liberate, see the README which ships with the Liberate release. Do not use a version of MMSIM older than the tested compatible version. To enable 64-bit support in MMSIM:

```
setenv CDS AUTO 64BIT 1
```

## **Shell Environment Variables for Controlling Licensing Checks**

■ ALTOS\_LIC\_MAX\_TIMEOUT setenv ALTOS LIC MAX TIMEOUT <value>

**Getting Started** 

where,

value is time in seconds

This shell environment variable specifies for how long Liberate (both server and client) will wait to obtain a license.

For a server process, if the ALTOS \_QUEUE variable is enabled, Liberate will attempt to check out 1 server license. If the max timeout is reached, and no server license has been checked out, then Liberate will reset the timer and loop back to continue waiting for a license. For a client, when the max timeout is reached and at least one license was checked out, then the Liberate client will start to run with the licenses it has. No additional licenses are checked out.

### ■ ALTOS\_LIC\_CHECK\_ALT\_TIMEOUT

setenv ALTOS\_LIC\_CHECK\_ALT\_TIMEOUT <value>

where,

value is time in seconds

Some Cadence characterization products can run using more than one product license. This shell environment variable controls both the server and client timeout before trying to check out an alternative license feature if there are any such licenses in the license pool.

## **Server-Client Licensing**

Liberate uses a server/client licensing scheme. A server license is used for invoking and monitoring the characterization run on the server machine while the client licenses are used for running characterization on the client machines and for any post-processing of the library database. Each Liberate server can access all the available client licenses. For example, with two server licenses and forty client licenses the following configurations are all valid:

| L | J | 1 | cna | racte | rization | run | using | 40 | client | processes | 3 |
|---|---|---|-----|-------|----------|-----|-------|----|--------|-----------|---|
|   |   |   |     |       |          |     |       |    |        |           |   |

- 2 simultaneous characterization runs, each with 20 client processes
- 2 simultaneous characterization runs, 1 with 30 client processes, 1 with 10 client processes

**Getting Started** 

### **Wait for Available License**

When a Liberate job is submitted, a request is made for a license. To request that Liberate wait until a license becomes available, it is necessary to set the following CSH environment variable:

```
setenv ALTOS QUEUE 1
```

Liberate clients run using different types of client license features, depending on the product names. Some product licenses can be mixed and matched together. Liberate clients can run using the following product licenses: Liberate\_Client, Liberate\_LX\_Client, and Variety\_LX\_Client. For example, to run Liberate with 4 threads, two Liberate\_Client and 2 Liberate\_LX\_Client features could be utilized.

When a Liberate server starts, it checks out 1 server license – Liberate\_Server, Variety\_LX\_Server, or Liberate\_LX\_Server. Later, when simulations are ready to begin, Liberate tries to check out N clients, where N is the number of threads specified in the char\_library -thread command option. Liberate tries to check out a combination of:

Liberate\_Client + Liberate\_LX\_Client + Variety\_LX\_Client

- ☐ If Liberate acquires all N licenses, then it starts simulations using N threads.
- ☐ If Liberate acquires M licenses, 0 < M < N, and ALTOS\_QUEUE is not set to 1, then it starts M thread of jobs.
- If Liberate does not acquire a license and ALTOS\_QUEUE is not set to 1, then it quits.
- If Liberate acquires fewer than N licenses and ALTOS\_QUEUE is set to 1, then it waits for up to the value of the lic\_max\_timeout variable, trying to get all N licenses. After lic\_max\_timeout is reached, if Liberate acquires M licenses and M > 0, then it starts M threads.
- If M is 0, then it again waits for another lic\_max\_timeout seconds to acquire client licenses. This process is repeated until at least one client license can be checked out (since ALTOS\_QUEUE is set to 1).

## **Invoking Liberate**

Users may do a quick version check of Liberate by executing this from the command line: 
% liberate -v

This will print the current version of Liberate and exit.

**Getting Started** 

Liberate utilizes stdout and stderr for all messages. By default, no log file is created. To invoke Liberate while creating a log file:

```
% liberate my.tcl |& tee my.log
```

It is possible to pass arbitrary strings into Liberate. This is done by added any strings to the Liberate command after the filename. Example:

```
% liberate my.tcl /home/user/liberate/my run dir |& tee my.log
```

Then to access the strings in a Liberate run:

```
#puts "Number of Tcl arguments = $argc"
#puts "Tcl Command line = $argv0 $argv"
#for {set i 0} {$i < $argc} {incr i} {
# set curr_arg [lindex $argv $i]
# puts "arg $i = $curr_arg"
#}
if {$argc == 0} {
    set run_dir [exec pwd]
} else {
    set run_dir [lindex $argv 0]
}
puts "Set run_dir to $run_dir"</pre>
```

## **System Libraries**

Liberate is shipped enabled with dynamic linked system libraries. To verify **Liberate** is capable of running on your system, just try executing it. If Liberate fails to start properly, it may be possible that you have an old system and that there are missing or incorrect system libraries. If this occurs, and you have already checked your environment setup is correct, you can try using static linked binaries by setting the following environment variable. Example:

```
setenv ALTOS USE STATIC BINARIES 1
```

## **Preparing For Characterization**

Three pieces of data are required to run Liberate. These are:

- 1. Extracted standard cell netlists in SPICE format
- 2. Foundry device models in SPICE format
- 3. A Liberate command file in Tcl format

#### **Extracted Cell Netlist**

The transistors, diodes, resistors, capacitors and extracted parasitic elements (RCs) that comprise the cell are passed to Liberate in SPICE format. Extracted SPICE netlists can be

**Getting Started** 

created directly from the cell layout by device and interconnect parameter extraction tools. Standard SPICE and Hspice as well as some Spectre and Eldo netlist formats are currently supported. Multiple cells can be specified in a single file or as a group of files. Each cell to be characterized must have a **.subckt** definition in the files passed to Liberate. To specify the cell netlists use the **read\_spice** Tcl command.

```
read spice {nand2x4.spi nor2x2.spi}
```

#### **Device Models**

The device models are supplied by the foundry and represent the electrical parameters of the target process. The device models include models from transistors (P and N channel), diodes, capacitors, and resistors. Most device model files include different parameters for different process corners such as a typical corner, fast corner, and a slow corner.

To specify the voltage and temperature to use for characterization, use the **set\_operating\_condition** command. The operating conditions, including the temperature and voltages should be specified before reading in the netlist.

```
set operating condition -voltage 1.2 -temp 25
```

To read device models into Liberate, use the **read\_spice** Tcl command:

```
read_spice {models.spi nand2x4.spi nor2x2.spi}
```

#### **Tcl Command File**

Liberate uses the Tcl scripting language to control the characterization process. The Tcl script is used to specify the cell netlists, SPICE models and operating conditions. In addition, the Tcl script defines the range of data that the characterization is to be performed over, such as input slew and output-loading conditions. Liberate will simulate and measure each cell using each of the specified input slews and loads and will generate the appropriate delay tables, timing checks (setup, hold etc) and power information (switching power, hidden power, state-dependent leakage). Liberate can also generate library information for industry recognized formats such as the Composite Current Source (CCS) model and the Effective Current Source Model (ECSM), among others. The Tcl commands available for controlling Liberate are given in Chapter 3.

A sample Tcl script for running Liberate is shown below. This script will characterize the cells NAND2x4, NOR2x2 and DFFX1:

```
# Define templates for characterization.
# Delay template for 3 input slews and 3 loads
define_template -type delay \
    -index_1 {0.025 0.1 0.25} \
    -index_2 {0.0010 0.015 0.100} \
    delay_3x3
# Power template for 3 input slews and 3 loads
```

**Getting Started** 

```
define template -type power \
    -index_1 {0.025 0.1 0.25} \
-index_2 {0.0010 0.015 0.100} \
power_3x3
# Timing constraint template for 3 input slews
define template -type constraint \
    -index 1 \{0.025 0.1 0.25\} 
    -index^{2} \{0.025 \ 0.1 \ 0.25\} \setminus
    constraint 3x3
# Specify the PVT for this characterization run
set operating condition -voltage 1.2 -temp 25
# Read in the SPICE subckts and models
read spice {models.spi nand2x4.spi nor2x2.spi dffx1.spi}
# Define how to characterize each group of cells
define cell \
    -i\overline{n}put {A1 A2 D} \
    -output {Z Q QN} \
    -clock {CK} \
-async {SN} \
    -delay delay_3x3 \
-power power_3x3 \
    -constraint constraint 3x3 \
    {NAND2X4 NOR2X2 DFFX1}
# Perform characterization and write out the library
char library
write library tt 1p2 25.lib
```

Liberate can automatically create a list of template and cell definitions from an existing library. An example Tcl file for template creation is show below:

```
# Read in an existing library to create templates
read_library existing.lib
write_template liberate_templates
```

The above will create a file called liberate\_templates.tcl. This file can be used in a subsequent Liberate characterization run. For example:

```
# Read templates and cell definitions for characterization
source liberate_templates.tcl

# Specify the PVT for this characterization run
set_operating_condition -voltage 1.2 -temp 25

# Read in the SPICE subckts and models
read_spice {models.spi nand2x4.spi nor2x2.spi dffx1.spi}

# Perform characterization and write out the library
char_library
write library tt 1p2 25.lib
```

Liberate can also be used to re-characterize an existing library to update the models or for a different PVT condition. To do this, use the **verbose** option to **write\_template**. This will create a template with additional **define\_arc** commands that adhere to the existing library structure. An example is shown below:

**Getting Started** 

```
# Read in an existing library to create verbose templates
read_library existing.lib
write template -verbose existing templates
```

The above will create a file called existing\_templates.tcl. This file can be used in a subsequent Liberate characterization run. For example:

```
# Read templates and cell definitions for characterization
source existing_templates.tcl

# Specify the PVT for this characterization run
set_operating_condition -voltage 1.2 -temp 75

# Read in the spice subckts and models
read_spice {models.spi nand2x4.spi nor2x2.spi dffx1.spi}

# Perform characterization and write out the library
char_library
write library tt 1p2 75.lib
```

The re-characterization flow shown above will honor all of the arc conditions that pre-exist in a given library. The re-characterization flow is useful for updating an existing Liberate created library with a new PVT (process/temperature/voltage). However, if using a non-Liberate created library, be aware that the input library may not cover all the logical states that Liberate derives from the transistor level description. It is recommended instead to use an existing library to only create the cell and template definitions to be used in a Liberate run. This is to ensure consistent and complete logic-state coverage.

## **Running Liberate**

To perform a characterization, simply type **liberate** followed by the Tcl command file. A trial run of Liberate can be performed as follows:

```
% cd $ALTOSHOME/examples/liberate
% liberate char.tcl |& tee char.log
% vi example.lib
```

The example library will contain delay, power and leakage power constructs for a few example cells. To re-characterize this library at a different temperature use:

```
% liberate gen_template.tcl |& tee gen_template.log
% liberate char.tcl |& tee char.log
```

To compare the two libraries use:

```
% echo "compare_library -gui example.cmp.gui \
    -report example.cmp.txt ref.lib example.lib" > comp.tcl
% liberate comp.tcl |& tee comp.log
% vi example.cmp.txt
% lcplot example.cmp.gui
```

**Getting Started** 

## **Packet Mode**

Liberate keeps all the cell library data in memory for improved efficiency. However this limits the size of the cell library (~1000 cells) that can be characterized in a single run using 32 bit machines. The alternative is to use only 64 bit machines or to break the library into smaller chunks of cells to use a network of 32 bit machines. Liberate can automate the later process using *packet mode*.

Liberate will initially estimate the memory required to characterize all of the cells that are loaded. If the estimate exceeds the limit specified by the parameter **bundle\_mem\_limit** the cells will be partitioned into separate packets. Each packet will use a separate Liberate run (without needing additional licenses), to characterize the cells in each packet. The output of each *packet* run will be a library database (**Idb**) as a directory rather than a single file.

The final model generation step (write\_library, write\_verilog, and so on.) should then be performed on a 64-bit machine using the read\_ldb command. The read\_ldb command requires a value. This value can be an ldb file or a directory. The read\_ldb command automatically adjusts and handles the data. There is no option needed (or available) for read\_ldb to specify if it is loading a file or a directory.

3

# **Parallel Processing**

This chapter describes how to use Liberate across multiple CPUs.

Cell libraries today typically contain more than 1000 cells with some having as many as 5000 (or more) cells. The cells range from simple inverters to very complex AOI and OAI cells to sequential cells to multibit flop arrays. To characterize these libraries, a server farm is often utilized. In general, the greater the number of CPUs utilized, the faster the run time. Liberate supports concurrent application of both multi-threading and distributed processing.

# **Multi-threading**

In multi-threading, multiple CPU cores residing on the same physical machine operate on the same memory image. This is the simplest way to use parallel processing with Liberate. The <code>-thread</code> argument to the **char\_library** command specifies how many multi-threaded CPUS Liberate can use. The default value of the <code>-thread</code> argument is 0, which allows Liberate to use all of the CPUs on each machine. Liberate does not observe the machine loading and can easily overload a machine when the number of threads is allowed to default to 0.

# **Distributed Processing**

Distributed processing occurs when a program distributes the work across many hosts. Liberate partitions the characterization task into a group of related simulations to be performed on each of the available CPUs. Liberate supports the following two forms of distributed processing: Client and Packet.

## **Using a Queuing System**

For starting remote jobs on a client machine, use the <u>rsh\_cmd</u> (default ssh) parameter to specify the shell command.

Parallel Processing

### **Packet Mode**

Packet mode pre-processes only those cells that will be characterized on each client machine. This mode is more suitable for a large number of cells.

## **Arc Packet Flow**

When Liberate is called in the Arc Packet flow, a characterization job (the server) is initiated. The server analyzes each cell to sort the cells to be characterized from largest to smallest. Then it sends a request to the queuing system to initialize each client. Set the <u>packet clients</u> parameter to the total number of clients Liberate can submit. The client does the actual simulation work. As each client starts, it will notify the server when it is initialized and ready. The server optimally divides the cells to be characterized between the available clients. This means some of the cells will be characterized on a single client while others might be spread over multiple clients. The threshold at which a cell is divided across multiple clients is controlled by the following formula:

```
packet arcs per thread * threads
```

where:

packet\_arcs\_per\_thread is a parameter.

threads is the value of the -thread argument supplied to the char library command.

The benefits of the Arc Packet flow are as following:

## Scalability

Instead of dividing the characterization run into cells, it is now divided into jobs (groups of arcs). Each cell in a library can contain 10 to 200+ arcs. Therefore, we have the choice of running 200 simulations on a single client with 4 CPUs (50 arcs per CPU) or we can run 25 clients with 4 CPUs each (2 arcs per CPU). The simulation wall clock time might be reduced by 25x. However, due to the overhead in preprocessing, there might be a small increase in the CPU time.

### Load balancing

As each cell is now divided into its component arcs when doing job distribution, the server can balance work better between all available clients.

#### Fault tolerance

The Arc Packet flow has numerous redundancy built-in features, such as following, to handle the potential machine issues:

Parallel Processing

- All clients communicate regularly with the server and send statistics about load and free memory and so on.
- An unfinished job can be reassigned to a different client.
- □ A stalled or killed client will be resubmitted to the queue.
- Both the server and the clients will wait when an NFS disk is too slow or busy. The server forces NFS synchronizations for distributed jobs to make sure that files are visible to clients even if the NFS disk system is slow.
- The server regularly monitors the status of all client hosts and prints warning messages if the host is overloaded or about to run out of memory.

## **Enabling the Arc Packet Flow**

The steps to enable the Arc Packet flow are as following:

1. Set up a basic run.

Run Liberate on a handful of cells without using any batch queue, Arc Packet flow, or SKI. Think of this run as a pipe cleaner run to test the interface to the simulator and the basic characterization settings such as power supplies, templates, netlists, and models.

When using Spectre, here are some commonly recommended production settings. Your production settings can be different due to changes over time in the recommended settings, and your specific simulation needs.

```
# Set the path to the simulation binary
                  "/proj/tools/MMSIM/MMSIM131/tools.lnx86/bin/spectre"
set var extsim cmd
# Specify the simulator command line arguments
set var extsim cmd option
                        "+spice"
# Enable the reuse of initial conditions to improve run time
set var extsim reuse ic
# The Deck Header is used to include arbitrary Spectre syntax commands.
set var extsim deck header simulator lang=spectre\nSetOption1 options
       reltol=1e-4\nsimulator lang=spice"
## Simulator Options
set var extsim option
                     "method=gear save=nooutput gmin=1e-15
       redefinedparams=ignore"
## Tran Append
set var extsim tran append "lteratio=10"
```

**Note:** See the README file in the release directory for the compatible version of Spectre. If the Spectre version that you are using is different from the qualified release,

Parallel Processing

a message advising which version is qualified will be printed in the log file.

#### **2.** Enable Arc Packet flow.

```
# When using an active driver, enable reuse of the driver waveform
# (see set_driver_cell)
set driver waveforms file driver waveforms.wave
# For optimal throughput, always use multi-threading.
set THREADS 2
# Specify the maximum number of batch queue submissions (for example, LSF bsub
# commands)
# The total number of Liberate Client and Simulator licenses required is
# packet clients * THREADS = 4\overline{0} for this run
set_var packet_clients
set_var packet_mode
                        20
# Specify the batch submission command.
# The number of threads should be specified if greater than 1. All threads must
# also run on the same host.
set var rshcmd "bsub -q qname -R \"span\[hosts=1\]\" -n ${THREADS} -o %B/log
        -e %B/log"
char library -thread $THREADS -cells $cells
```

**3.** Analyze the run-time statistics by using the logs2x1sx utility.

The logs2x1sx utility analyzes the run-time logs from an arc or cell packet characterization run for overall CPU utilization. A report is generated to map the packet run time. This utility takes the following two arguments:

- The path to ldb directory. This can be a full or relative path.
- ☐ The path and name of the .xlsx file where the results will be saved.

## For example:

```
${ALTOSHOME}/bin/logs2xlsx ${rundir}/my.ldb.gz ${rundir}/runtime.xlsx
```

The logs2x1sx utility automatically detects if the ldb directory contains cell-packet or arc-packet log files, parses them, and saves the data into the named .x1sx file. The .x1sx file can be opened with Microsoft Excel (2007 or later) or OpenOffice Calc on Linux machines. The .x1sx file has the following three workbooks (tabs):

Parallel Processing

■ Summary: The first section on this tab includes important settings used for arc-packet or cell-packet flow. The second section below it includes a summary for each group of arcs or cell in the arc-packet flow or each cell in the cell-packet flow.



□ **ChartData:** This tab contains the data that is used to create the chart in the next workbook.

Parallel Processing

□ **Chart:** This tab has a bar or column chart depending on the number of machines and total run time. It shows the wall clock time used for each host machine.



## Interpreting the logs2xlsx Results

- A run might benefit by changing the <u>packet\_arcs\_per\_thread</u> variable from the default setting.
  - □ When many hosts are idle at the end, a smaller value might be better.
  - If the colored regions are very small in comparison to the total run time, a larger value might improve the wall clock time.
- The red on the left indicates dead time where the client is waiting to be assigned to a host. If there is significant startup time for each host, there might be significant latency in the queuing system.

Parallel Processing

## Licensing

The Arc Packet flow offers flexibility in how the Liberate\_Client and SPICE licenses are checked out. The optimal method depends on the number of Liberate servers, Liberate clients, Spectre licenses, and demand from other users on the Spectre licenses. A block check out of licenses reduces the number of accesses to the Cadence license daemon that can prevent hitting a simultaneous access limit on extremely large installations. For flows not using Spectre, only the number of Liberate\_Client licenses will be considered. To have the Liberate server manage the licenses for the Arc Packet flow, use the following command:

```
set var packet arc licensing mode wait for clients
```

#### Where:

wait\_for\_clients means that the Liberate server will check out a block of Liberate\_Client and Spectre\_Char\_Opt licenses based on availability at the start of the job. If there are not enough licenses available, the server will continue to query the license DAEMON for additional licenses. (Recommended)

## File Organization for the Arc Packet Flow

In the Arc Packet flow, the files are organized as described below.

## ■ LDB files

- The LDB files in the Arc Packet flow are stored in a directory called altos.<ID>.ldb.gz. The ID is a Liberate-generated code that is primarily based on the timestamp and the process ID. At the end of the run, use the write ldb command to rename the temporary directory to a name of your choice.
- □ The temporary directory can contain one or more actual LDB files (one per cell). Each LDB file is named in the format <*CELL*>.1db.gz where CELL is the name of the cell whose characterized data is stored in that particular file.

## Log files

The client log files in Arc Packet flow capture the stdout and stderr from a particular client and are named in the format  $client\_<id>.log$  where id is a number that goes from 0 to n-1 (n is the number of  $packet\_clients$ ). As there might also be messages from the queuing system, the LSF log is stored in the LDB in a file called log.<N> when requested by the user setting of -o or -e in the bsub command. It should be a copy of  $client\_<N>.log$ , but can also include LSF messages.

#### RDB files

Parallel Processing

The LDB directory can also contain some RDB data that is used to facilitate distributed characterization of cells. The RDB files get removed after the assembly job completes.

## **Recovery Flow**

If an Arc Packet flow-based run fails to complete, the run can be restarted. To do this, locate the LDB file from the run. Load the LDB file using the <u>read\_ldb</u> command before the **char\_library** command and restart the run.

The LDB filename can be controlled using:

set var ldb filename prefix MyDB

The LDB location can be controlled using:

set var ldb checkpoint dir <path>/ldbDir

To restart an Arc Packet flow:

read\_ldb <path>/ldbDir/MyDB.ldb.gz

## Frequently Asked Questions

■ INFO (PRL-36): The time out for a remote job to respond is 3600 seconds.

**Answer:** This means that Liberate will wait for 3600 seconds before warning the user that their clients are not getting assigned to a host. If no hosts are being assigned, it might be due to incorrect settings in the <u>rsh\_cmd</u> parameter. If a few hosts are getting assigned, the root cause might be an overloaded server farm.

■ Performance statistics for each cell show only CPU time. How can one know the wall clock time for each cell?

**Answer:** Wall clock time is only relevant for the full run in the Arc Packet flow. Given that all cells "start" at the beginning of the run, the wall clock time for any particular cell is meaningless. You should look at the total wall clock time for all your cells.

## set client Mode (Non-Packet Mode)

Th **set\_client** mode pre-processes all cells in each client machine. This mode allows Liberate to manage multiple hosts in a distributed processing flow without using a queuing system. However, this mode is not suitable for large libraries because it keeps all characterization data in memory possibly requiring 64-bit software and hosts with a significant amount of memory and swap.

Parallel Processing

In this mode, the <u>set\_client</u> commands specify the names of client host machines to be used. For each machine, a directory in which Liberate can temporarily store data must also be specified.

The **rcp\_cmd** (default scp) parameter can be used to specify the command for copying files from the host to the client machines. Before starting a parallel-processing job based on a **set\_client** command, ensure that the following commands can be run to access the host machines without requiring any password or passphrase:

- ssh or rsh from the server to the client (For more information, see the <u>rsh\_cmd</u> parameter.)
- scp or rcp a file from the server to the client (For more information, see the <u>rcp\_cmd</u> parameter.)

## Following is an example of set\_client mode:

```
# Specify three client machines to use for job distribution
# Use /tmp/liberate_%N to store intermediate files
set_client -dir /tmp/liberate_%N LinuxHost1
set_client -dir /tmp/liberate_%N LinuxHost2
set_client -dir /tmp/liberate_%N LinuxHost2
set_var rsh_cmd rsh
set_var rcp_cmd rcp
char library
```

# **Spectre Kernel Interface**

The Spectre Kernel Interface (SKI) is used to improve the run time. With SKI, there is a significantly less disk I/O and better license management.

## **Enabling SKI**

Liberate must be run with a compatible version of Spectre. To know which version of Spectre has been qualified for use with the Liberate release that you are using, refer to the README file in the release documents. Do not use a version of Spectre that is older than the qualified version. If an incompatible version of Spectre is in use, a warning message will be printed in the log file and SKI will be disabled automatically.



The set client command cannot be used with SKI.

Parallel Processing

After checking the Spectre version, run the following steps to enable SKI with Liberate:

- 1. Run Spectre in standalone mode. A lot of basic issues can be prevented by just getting Liberate working with standalone Spectre.
- 2. Configure the following environment settings:
  - □ Both Liberate and Spectre must use the same type of binary (32- or 64-bit). Set either both of the following environment variables or neither of them:

```
setenv CDS_AUTO_64BIT all
setenv ALTOS 64 1
```

□ Use the following Tcl settings:

**Note:** Ensure that the first line in the model\_include.sp file is a comment. In addition, use the <u>define\_leafcell</u> command for all instances (X\*) and elements (M\*) in the netlist file.

# **Liberate Commands**

This chapter describes the Tcl commands that control library creation

All command arguments that are preceded with a dash (-) are optional except where explicitly indicated. All commands support the **help** option. When this option is specified with a command, a help message lists all currently available options for that command. In the help output, you might see options that are officially not supported. Only the options documented in this manual are supported. Therefore, ignore the undocumented command options.

## add lib attribute

{attributes}

Specify attribute(s) to add to a library.

## add cell attribute

{cells} {attributes}

Specify attribute(s) to add to cell(s) in a library.

## add\_pin\_attribute

**{cells} {pins} {attributes}** Specify attribute(s) to add to the pin(s) of cell(s).

These commands provide the ability to add user-specified attributes to the ldb. Attributes may be applied to a library, a cell, or a pin, and may be simple or complex.

Example of adding attributes to a library:

```
add_lib_attribute {
    wire_load ("5000") {
        resistance : 2.500000e-03;
        capacitance : 0.001000;
        area : 3.000000;
        fanout_length("1.0000000", "5.0000000");
    }
}
```

Example of adding attributes to a **cell**: (notice the use of wild cards for cell names)

```
add_cell_attribute {AN??D* AO3*} {
    test_cell () {
```

Liberate Commands

```
ff (IQ,IQN) {
          clocked_on : "cp";
          next_state : "d";
          clear : "rn";
     }
}
```

Example of adding attributes to a **pin**: (wild cards used to match cell groups and pin names)

```
add_pin_attribute lv_buffer* a* {
    level_shifter_data_pin : true;
    input_signal_level : "dvdd2v8to1v8";
}
```

## Sample usage:

```
# Read in ldb file
read_ldb test.ldb.gz
# Apply user data
add_lib_attribute {myAttribute1}
# Write .lib
write library -ccs -overwrite test.lib
```

## add\_margin

-abs <value> Specify an absolute margin. Default 0.0 (no margin)

-cells {list} List of cells

-direction <rise | fall | both> Specify direction of data to add margin. Default: "both"

-pin {list}
List of pins

**-related {list}** List of related pins

**-rel <value>** Specify a relative margin. Default 0.0 (0%)

-sensitivity file <filename>

Specifies the sensitivity file to be loaded. The sensitivity file is created by Variety using the write\_variation command with the -format "sensitivity" option. The -sensitivity\_file option can be used only with one of following valid values of the add\_margin -type option: constraint, setup, hold, recovery, and removal. Both the add\_margin -

recovery, **and** removal. **Both the** add\_margin - sensitivity\_file **and** write\_library -

sensitivity\_file options can be used in the same run.

-type {list} Valid types include: cap, constraint, delay, delay\_ccs,

hidden, hold, leakage, mpw, power, recovery, removal, retain, retain\_ccs, retain\_trans, setup, trans, and

minimum\_period. Default: apply margin to all types.

**-when "string"** State dependent arc.

Liberate Commands

This command adds margin (padding) to values in the library. The margin is added to all cells in the library with two exceptions: power (all types of power) and hidden (input pin power) which can be added to specific cells.

**type** specifies the type of data to be modified. Supported types are: **delay, trans, cap, constraint, leakage, power, hidden, setup, hold, recovery, removal** or **mpw**. If the type option is not specified, the requested margin will be applied to all data types.

**constraint** applies the same margin to <u>all</u> constraint types: **setup, hold, recovery, removal** and **mpw.** 

**abs** (absolute) specifies the amount of margin to add in standard units. Default: 0.0 (no margin).

**rel** (relative) specifies a relative ratio amount of margin to add. If set to a positive number, the resulting library values becomes larger where larger is defined as more positive and smaller is more negative. If set to a negative number, the resulting library values is smaller if positive and larger if negative. Default 0.0 (0%). For example, 0.05 = 5% margin.

The types **power** and **hidden** are keywords used by add\_margin -type. If you want to use these **types**, you may also use the -cells option. All other **types** can only be applied globally.

```
add_margin \
    -type {power|hidden} \
    -cells {celllists} \
    -pin {pin lists} \
    -related {related_pin list} \
    -when "when_condition" \
    -rel rel \
    -abs abs
```

This command can be used after **char\_library**, **read\_ldb** and **read\_library**, **but** it <u>must</u> be used before model generation such as with **write\_library**. Multiple **add\_margin** commands can be specified.

## Examples:

```
read_ldb test.ldb.gz
write_library no_margin.lib

# Add 10% to power
add_margin -type power -rel 0.1

# Add 50ps to delay
add_margin -type delay -abs 50e-12
write_library margin.lib
read_ldb my.ldb
# Can also use read_library or char_library
add_margin -type setup -sigma 3 -sensitivity_file MySensitivity.dat { Cell1 }
write_library -filename_my.lib_slow
```

Liberate Commands

## append\_library

-allow\_conflict Allow libraries to be appended even if there are conflicts.

-filename <file\_name> Output file name. Default: libname>.lib

**-overwrite** Overwrite existing .lib file. Default: do not overwrite and create a

unique file name.

-user data <file name> Use this argument to add additional attributes and groups to the

library-level data of the final library. No attributes are added to the

cell-level data.

{libraries} List of libraries to append.

Library name.

This command appends the cells from separate libraries into the output library. The cells should be unique in each library. The action is executed in the following manner:

- □ Appends the cell-level data "as-is".
- Combines the library-level data (attributes and groups) from multiple libraries including the templates and driver waveforms into a single library header.

**Note:** The command does not merge data from a cell in one library to a cell with the same name in another library. To merge library data, use the merge\_library command.

## **Handling Driver Waveform Conflicts**

When appending libraries with driver waveforms any conflicts in driver waveforms (normalized\_driver\_waveform groups with the same driver\_waveform\_name in different libraries) are treated as follows:

**Same index\_2** (normalized\_voltage) **but different slews** (input\_net\_transition index\_1): If the conflicting normalized driver waveform refers to a different set of slews to the original normalized driver waveform, those slews are merged with the original to form a new normalized waveform group using the original driver\_waveform\_name name. For example:

If the original normalized driver waveform group with driver\_waveform\_name 'active\_driver' has slews (index\_1 entries): **0.1 0.3 0.5** 

...and the conflicting waveform group with <code>driver\_waveform\_name</code> 'active\_driver' has slews: **0.2 0.4 0.6** 

...the output normalized driver waveform group 'active\_driver' will include slews: 0.1 0.2 0.3 0.4 0.5 0.6.

**Same index\_2** (normalized\_voltage) **with same slews** (input\_net\_transition index\_1): If the conflicting waveform has some of the same slews as the original waveform, then the waveform values must match with the original waveform within a 1ps tolerance. If all the

Liberate Commands

normalized\_driver\_waveform values match then no change is made to the original waveform and the conflicting normalized waveform group is not written to the output library.

**Different values**: If the conflicting waveform has different values (one or more values differ by more that 1ps from the original) then the name of the conflicting waveform is changed to original\_waveform\_#<num> when <num> represents the number of the library being appended. For example, if the conflict occurs in the 2nd library being appended (3rd in the list passed to append library) then <num> will be 2). All references to the conflicting templates will be renamed to use the new waveform name. A message like this is output:

```
INFO (append_library): Conflicting definition of a driver waveform template found in library 'test.lib'. Changing all occurrences of 'ACTIVE-WAVEFORM_INV:rise' to 'ACTIVEWAVEFORM_INV:rise_#1' for the cells appended from this library.
```

append\_library permits driver waveform lookup templates to have different index sizes and will output the first definition found, all others ignored.

## Libraries not appended under these conditions

Other template conflicts: If there are other conflicts (a lookup template that uses the same name but refers to a different number of index entries) the library with the conflicting template is not appended. A warning message is output.

<u>Voltage map conflicts</u>: append\_library checks voltage\_map attributes and omits libraries that have voltage map attributes in conflict with the first definition.

Option **-allow\_conflict** permits libraries with conflicts to be appended. <u>However</u>, resulting library *will have errors* that require fixing before being used by downstream tools.

## **Command Example**

```
append library -filename allCells.lib {a Cells.lib b Cells.lib} allCells
```

## char\_library

-auto\_index Automatically generate table indices

-auto\_max\_capacitance Automatically generate max\_capacitance attribute

-ccs Characterize CCS delay data
 -ccsn Characterize CCS noise data
 -ccsp Characterize CCS power data
 -cells {cell\_names} List of cell names (Default: all cells)
 -client\_postproc "string"Command to execute after a client exits

**-ecsm** Enables characterization of ECSM timing data. This option is on

by default and is provided for script readability.

**-ecsmn** Characterize ECSM noise data

Liberate Commands

**-ecsmp** Characterize ECSM power data

**-em** Requests electromigration characterization.

**-exclude** Exclude **-cells** from characterization

**-extsim <simulator\_name>** Name of external simulator to use for characterization

-extsim\_leakage <simulator\_name>

Name of external simulator to use for leakage calculation

-ibis < 0 | 1 | 2 | typ | min | max > Enables IBIS model characterization

-io Characterize without "Inside View"-si Characterize old signal integrity data

-skip {delay | power | leakage | constraint | mpw | cin | setup | hold}

Skip characterization of selected categories.

Default: Do not skip any data types

-skip\_list {mycell {list of pins} {items to skip} <...> }

List of items to skip for a list of cells, or pin-wise for a list of cells.

**-thread <number>** Number of different CPU threads to use

**-trial** Generates a "dummy" lib with Verilog models. Only supports

NLDM.

**-user\_arcs\_only** Only characterize user specified arcs.

The **char\_library** command performs library characterization. Each cell listed in a define\_cell command will be characterized providing the SPICE subckt definition for that cell is defined in the netlists passed to the read\_spice command. Only one char\_library command is permitted per Liberate run.

Basic non-linear table lookup models for timing (including effective current source delay models (ECSM), constraints and power are characterized by default, in addition to pin capacitance and state dependent leakage.

auto\_index instructs Liberate to automatically create the indices for all constructs (except si\_immunity) overriding the values specified in the given templates. The number of entries for each index is taken for the appropriate pre-defined template. This feature uses the max\_transition parameter to determine the range of output loads for each cell. To automatically generate si\_immunity indices set the max\_noise\_width parameter. Important: The auto\_index option utilizes the inside\_view algorithm and cannot be used with the -io option (since the -io option disables the inside\_view). See Data Table Index\_Determination for detailed information on determining data table index values.

Liberate Commands

# /Important

If your script includes the <u>define\_index</u> command, it is applied <u>after</u> auto\_index completes. If define\_index is successful (correctly specified with cell/pin etc), it will <u>override</u> the index values determined by auto\_index.

The auto\_index option of char\_library now requires min\_transition and min\_output\_cap defined if <u>Packet Mode</u> is being used. If these are not defined, Liberate will generate an Error.

<u>Note</u>: In non-Packet Mode, min\_transition and min\_output\_cap do not need to be defined, however, Liberate will output a Warning encouraging the user to set these variables.

auto\_max\_capacitance requests the explicit computation of the pin-based attribute <code>max\_capacitance</code> using the same method as the <code>auto\_index</code> option. This option incurs the same run time increase as if <code>char\_library -auto\_index</code> is enabled without modifying the actual index\_\* values. Only the <code>max\_capacitance</code> related attributes are updated. Further, if both <code>auto\_max\_capacitance</code> and <code>auto\_index</code> are enabled at the same time, then <code>auto\_index</code> supersedes.

**ccs** instructs Liberate to characterize composite current source (CCS) delay data. The **ccsn** argument will instruct Liberate to characterize composite current source noise (CCSN) data. The **ccsp** argument will instruct Liberate to characterize composite current source (CCSP) power data. The **ccsp** option is required when advanced power constructs are needed.

**cells** instructs Liberate to only characterize cells named in the list. By default, Liberate will characterize all the cells defined by define\_cell commands. When used with the **exclude** argument, Liberate will exclude the cells in the list from characterization.

**client\_postproc** instructs Liberate to execute the given shell command string after a client finishes running in "distributed" mode. For example, this can be used to free up external SPICE licenses as soon as a client finishes rather than waiting until all the clients finish.

**ecsmn** instructs Liberate to characterize the effective current source model noise (ECSMN) data.

**ecsmp** instructs Liberate to characterize the effective current source model power data. The ecsmp and **ccsp** options enable the same characterization so only one of these two options is really required.

em requests Liberate to characterize electromigration models. This is a standalone characterization that cannot be combined with other data formats such as -ccs, -ccsn, -ccsp, -ecsm, -ecsm, and -ecsmp. This feature requires that Spectre to be used with APS (see the -extsim option of the char library command and the variable extsim cmd option).

Liberate Commands

For more information, see the <u>Electromigration Models</u> section in the Liberate Details chpater.

**extsim** instructs Liberate to use an external SPICE simulator rather than Alspice. Alspice is the default built-in SPICE simulator. The license for the external simulator must be available. Currently, the following external simulators are supported

| _         | 1101 IOL |  |  |  |  |  |
|-----------|----------|--|--|--|--|--|
|           | Spectre  |  |  |  |  |  |
|           | Eldo     |  |  |  |  |  |
|           | FineSim  |  |  |  |  |  |
|           | XA       |  |  |  |  |  |
| Important |          |  |  |  |  |  |

HSPICE

The setting for **-extsim** must correspond to the setting for the <u>extsim\_cmd</u> variable.

When the **extsim** option is specified, temporary run directories named altos.<br/>  $<unique_id>.0$ , altos.<br/>  $<unique_id>.1$ , and so on will be created to store the external simulation run-time files based on the thread number (0, 1, and so on). The  $<unique_id>$  is a unique ID based on the date, time, and the Liberate process ID.

If distributed processing is requested using the <u>set\_client</u> command, these temporary run directories will be created in the directory specified by the **-dir** option of the **set\_client** command.

If distributed processing is requested using the <u>packet\_clients</u> parameter, the  $\mathtt{TMPDIR}$  environment variable and the  $\mathtt{tmpdir}$  parameter determine where the temporary simulation files will be stored. If the specified directory does not exist, Liberate tries to create it using the  $\mathtt{mkdir}$  -p system command.

**extsim\_leakage** specifies an external SPICE simulator to use for leakage calculations. (This is for leakage simulations only – all other simulations will use the default simulator, Alspice.) The user may also set the variable, <a href="mailto:extsim\_model\_include\_leakage">extsim\_model\_include\_leakage</a> to specify a separate set of models for leakage calculations. If this is not set, Liberate will use the same set of models for all simulations.

**IBIS** enables the IBIS characterization for IO cells. The value tells Liberate which corner is to be characterized for IBIS format data.

io enables cell characterization without the use of "Inside View". This is useful for cells that contain analog or that are too large for digital vector analysis using Inside View. Using this

Liberate Commands

option turns off Liberate's automatic arc-determination and vector-generation. For I/O cells each of the arcs and associated logic conditions must be expressed explicitly using the define\_arc and define\_leakage commands.

# /Important

In io mode, the probe option is required for all constraint  $define\_arc$  commands, including MPW.

si instructs Liberate to create signal integrity data. At least a template of type si\_iv\_curve must be pre-defined using the define\_template command. If a template exists for si\_immunity then noise immunity rejection curves will also be characterized.

**skip** can be used to disable characterization of specific categories of data. Supported categories are: delay, power, leakage, constraint, mpw and cin. A list containing multiple categories is supported. It is recommended that this option only be used to improve runtime while studying the characterization output from Liberate for a specific category. For example, while tuning the setup for constraint characterization, use -skip {delay power leakage cin hold} to speed up the runtime for constraints.

# /Important

Skipping a category may have undesirable affects. For example, skipping <code>delay</code> and <code>power</code> will impact <code>cin</code> by reducing the number of vectors used to measure <code>cin</code>. We do *not* recommend skipping any categories while generating a production library since this can lead to an incomplete library. The value <code>setup</code> will skip <code>setup</code>, <code>recovery</code>, <code>non\_seq\_setup</code>. The value <code>hold</code> will skip <code>hold</code>, <code>removal</code>, <code>non\_seq\_hold</code>.

**skip\_list** allows the user to specify a list of data types to skip for a list of pins of a list of cells. If more granularity is needed, the user can specify a list-of-items to skip on a list-of-pins on a list-of-cells. The skip list may be any item the skip option supports. Examples:

## To skip items on cells:

```
char_library -skip_list {mycell {items to skip} <...> }
```

## To skip items on pins on cells:

```
\verb|char_library -skip_list {mycell {list of pins} {items to skip} <...> }|
```

The {list of pins} supports \* for a wildcard. Regular expressions such as "\*1" are not supported at this time. Liberate will automatically recognize if the group after the cell is a list of skip items or a list of pins.

**thread** defines the maximum number of threads to use on the current machine. Even if the thread argument is not specified Liberate will automatically use multiple threads based on

Liberate Commands

the available CPUs. Running on two or more threads will provide a significant reduction in characterization time.

trial instructs Liberate to run all of the preprocessing without running the actual simulations. The database will consist of NLDM format library data with proper structure but dummy data values. All other output formats are disabled including: ccs, ccsn, ccsp, ecsm, ecsmn, ecsp. When combined with a write\_ldb and write\_library command, this will result in a library file that is structurally valid. This library can be used with commands such as write\_template and write\_verilog.

**user\_arcs\_only** skips the automatic addition of arcs by the "inside view" of Liberate. This option requires that the user provide all required arcs using the define\_arc command. This option is used so that the write\_template verbose flow will more closely match the reference library structure.

The char\_library command should never be called after the API is initialized using ALAPI\_init. All commands that create models call ALAPI\_init.

## Examples:

```
# Characterize for CCS and SI
char_library -ccs -si
# Use Spectre for characterization of ECSM and CCSN and CCSP
char_library -ecsm -ccsp -extsim Spectre
# Only characterize DFFX1 and INVX1
char_library -cells {INVX1 DFFX1}
# Free up the Hspice license once each client exits
char library -client postproc "hspice -C -K"
```

## check\_delay\_monotonicity

-adjust Amount to adjust the delay or transition by when fixing non-

monotonic data. Default: 0.001ps

**-ecsm** Check ECSM waveforms

**-exit** Exit if non-monotonic delay data (by load) is found

**-fix** Fix non-monotonic transitions

**-fix\_ccs\_delay** Fix any monotonicity problem caused by output load and/or

transition for CCS delay.

-slew Check monotonicity based on input slew

**-transition** Check rise and fall transitions

The check\_delay\_monotonicity command checks cell\_rise and cell\_fall delay data to ensure that all the delay entries are monotonically increasing with respect to output load (index\_2). That is, the table is checked for monotonicity for all loads for each slew. The checks

Liberate Commands

are performed as the library is being written out using write\_library. The ecsm argument checks ecsm\_waveform data while the transition argument checks rise\_transition and fall\_transition data. If the slew argument is specified then the checks are also performed with respect to input slew. That is, for a given load, all slews are checked. The exit argument will cause write\_library to exit if an error is found such that the library is incomplete. The warnings or errors are written to the screen and indicate the bad table entry, the values involved and the arc type including the when condition.

The **fix** argument will repair any rise/fall transition and any delay monotonicity problems (with respect to output load) by making the non-monotonic table entry equal to the previous entry plus 1 added to the least significant digit. The **exit** option will override the **fix** option.

The **fix\_ccs\_delay** argument controls whether the CCS delay data should be adjusted. This option should be used in combination with the **-fix** option whenever the library contains both NLDM and CCS timing data. This can help avoid mismatches between NLDM and CCS timing.

This command can be used after **char\_library**, **read\_ldb**, and **read\_library**. It should be used before model generation such as with **write\_library**.

## Example:

```
\begin{array}{lll} \texttt{read\_ldb} & \texttt{my.ldb} \\ \texttt{check\_delay\_monotonicity} & -\texttt{ecsm} & -\texttt{transition} & -\texttt{fix} \\ \texttt{write\_library} & \texttt{my.lib} \end{array}
```

### Warnings and errors will look like:

```
*Warning* (write_library): Non-monotonic (by load) rise_transition values: (3, 4) 0.35 < 0.37 for DFFX1:CLK->Q
*Error* (write_library): Non-monotonic (by load) cell_fall values: (2, 5) 0.254 < 0.257 for DFFX1:CLK->Q
```

## compare\_ccs\_nldm

-absolute\_average-abstol <value>Report absolute average. Default: report relative averageSet the absolute tolerance for the CCS vs. NDLM error

comparison. Default: 0.002 × time\_unit

-cells {cell names} List of cell names. Default: all cells

**-exclude** Exclude the list of cells from the comparison.

-format < txt | xls | htm > Format the output for text, Excel, or HTML. Default: txt

**-group <dirname>** Directory name to store cell comparisons for each cell group.

Default: all cells in a single report

-gui <filename> Generate a file for graphical comparison with Icplot

**-Icplot** Display GUI output file using **Icplot**.

Liberate Commands

**-nworst <number>** List the top <number> cells with outliers per data-type.

Default: 5

**-percent\_max\_diff** Report the percent error of the max difference.

Default: report the maximum percent difference

**-reltol <value>** Percentage tolerance for the CCS vs. NLDM error comparison.

Default: 0.02

**-report <filename>** Output comparison file name. Default: *library\_name>.cmp.txt* 

**-verbose** Report comparison of all data in the library, regardless of

tolerances

clibrary\_name> Library name

The **compare\_ccs\_nldm** command compares the **CCS** data to the **NLDM** data in a single library and reports the differences that exceed the defined tolerances.

The **verbose** argument generates a report showing every comparison including those that did not exceed a tolerance. The output is written to the **report** filename, default <**library\_lib>.cmp.txt**. An overall comparison summary is also written to the standard output. The **nworst** argument (default 5) defines the number of failing cells to report for each data type in the report summary. For the top **nworst** cells, the worst absolute and relative outlier is reported. The **gui** filename defines the name of an intermediate file that can be used for graphical comparisons of data with the **lcplot** utility (see Chapter 5). The **lcplot** argument will invoke the **lcplot** utility for viewing the comparison results graphically. When using the **lcplot** argument, the **gui** argument is not required since a comparison data file called <*li>library\_lib>.gui* will automatically be created.

The arguments **abstol** and **reltol** define absolute and relative tolerance limits for each comparison. Any comparison that exceeds both these tolerances is considered an outlier and will be reported. The default for **reltol** is 0.02 (2%). The default for **abstol** is 0.002 \* *time\_unit* (typically 2ns).

The **cells** option can be used to specify a list of cells to compare. By default, all cells will be compared. This option supports the use of a wildcard. If the **exclude** option is used, then the list of cells will be excluded from the comparison.

The **format** option can be used to specify the format for the output report. The default (**txt**) is a standard textual format. The **xls** value can be used to get an output format that is more suitable for import into Microsoft Excel®. The htm value can be used to request an HTML output format. The default directory name is "./html" and can be changed using the **group** option. A one page comparison will be generated for each cell group. Open the file **index.html** in a web browser to view the report.

The **group** argument will request a group by group comparison, storing the results in the given directory name. A cell group is determined by the **define\_group** command or by the

Liberate Commands

footprint attribute. The comparison report for each group is stored in the file <dir\_name>/
<group\_name>.cmp.txt

This command should be run by itself in a separate Liberate run. Example:

```
# Set relative tolerance to 1%, delay tolerance to 1ps compare_ccs_nldm -reltol 0.01 -abstol "delay 1e-12" comp.lib
```

## compare\_library

-absolute\_average Report absolute average. Default: report relative average

-abstol <value | {list}> Set absolute difference tolerance.

Default: 1e-3 × data\_type\_unit

-cells {cell\_names} List of cell names. Default: all cells

-comp\_adjust\_tristate\_load <value>

Adjust tristate load of comparison library before comparing.

Default: -1 (follow variable adjust\_tristate\_load)

**-exact\_match** Only compare arcs with identical logic ('when') conditions

**-exclude** Exclude the list of cells from the comparison.

-format < txt | xls | htm > Format the output for text, Excel, or HTML. Default: txt

**-group <dirname>** Directory name to store cell comparisons for each cell group.

Default: all cells in a single report

**-gui <filename>** Generate a file for graphical comparison with **Icplot** 

-index1\_range <range> index1 range to use for comparison. Default: use all indices-index2\_range <range> index2 range to use for comparison. Default: use all indices

**-Icplot** Display GUI output file using **Icplot**.

-lib <abs | rel> Request a Liberty formatted report with absolute or relative data

differences.

**-multiple matches** Report comparison of all arcs that have functional overlap with a

reference arc

**-no\_interpolation** Skip comparisons on tables with different indices. No

interpolation between index points will be performed.

**-nworst <number>** List the top <number> cells with outliers per data type,

default 5

**-padding** Pad delay, transitions and constraints by ½ input slew. Pad power

by an additional ½CV<sup>2</sup>

-padding\_index-percent\_max\_diffSelect same, mid, or end slew index for padding.-percent\_error of the max difference.

Default: report max percent difference

Liberate Commands

## -ref\_adjust\_tristate\_load <value>

-type {list}

Adjust tristate load of reference library before comparing.

Default: -1 (follow variable adjust\_tristate\_load)

List of data-comparison types to include. Default: all

-reltol <valuel{list}>
 -report <filename>
 -skip {list}
 Set percentage difference tolerance Default: 0.01
 Output report file name. Default: <comp\_lib>.cmp.txt
 List of data-comparison types to skip. Default: none

**-unmatched** Report unmatched data entries

**-verbose** Report all comparisons regardless of tolerances

<ref\_lib> Reference library <comp\_lib> Comparison library

The **compare\_library** command compares the **comp\_lib** library against the **ref\_lib** reference library and reports the differences that exceed the defined tolerances. The report includes the comparison of SI, ECSM and CCS, and CCSN data in addition to the comparison of attributes, capacitance, leakage, delays, transitions, power and timing constraints. For CCS, the current waveforms are converted to voltage waveforms and the comparisons performed using delay and slew thresholds rather than for each current measurement. If the table indices in the comparison library are different from the reference library, bi-linear interpolation will be used prior to performing the comparison. For CCSN, the following data types are supported: ccsn\_dc, ccsn\_vout and miller\_cap (propagation tables are not yet implemented). For ccsn\_dc and ecsm, 5 points of the dc current data are compared: the first point, the last point and 3 intermediate points.

The output will report when reference and comparison values are zero (including cap, max\_tran, max\_cap etc.). If the reference value is zero and the comparison value is not zero then the percent difference is reported using a question mark ("?") This data point is not included in the computation of the overall average but it is counted as an outlier.

When comparing libraries, the data entries must have equivalent conditions. Two entries are deemed equivalent if they have the same or overlapping logic conditions, related pins and data-type. In some instances not all the data in the reference library will have an equivalent in the comparison library. To report these entries use the **unmatched** argument. To compare entries only when there is an exact match in the *when* conditions, use the **exact\_match** argument. If comparing libraries with different cell names use the **define\_map** command to map the names in the comparison library to the reference library. Note that all the pin names must match. Specify the **multiple\_matches** argument to report comparison of all arcs that have functional overlap with a reference arc. The default is to report the table that gives the best match. Multiple arcs will be shown in the output file as (N of M) after the "when:" line e.g.

```
\mid when : !M1 Vs (!(M1) * !(M2)) (1 of 2), Timing : combinational
```

Note: The exact\_match argument will override the multiple\_match argument.

Liberate Commands

The **verbose** argument generates a report showing every comparison, including those that did not exceed a tolerance. The output is written to the **report** filename, default <**comp\_lib>.cmp.txt**. An overall comparison summary is also written to the standard output. The **nworst** argument (default 5) defines the number of failing cells to report for each data type in the report summary. For the top **nworst** cells, the worst absolute and relative outlier is reported. The **gui** filename defines the name of an intermediate file that can be used for graphical comparisons of data with the **Icplot** utility (see Chapter 5). The **Icplot** argument will invoke the **Icplot** utility for viewing the comparison results graphically. When using the **Icplot** argument the **gui** argument is not required, as a comparison data file called **<** comp\_lib>.gui will automatically be created.

The **padding** argument can be useful when comparing very small or even negative delay values. The reference and comparison delay, transition and constraint data is padded by a ½ input slew before comparison. In addition, the power values are now padded by an additional ½CV2 (where C=output capacitance, V=Vdd for that pin) to the power numbers before performing the comparison. This will not apply to hidden power because the output is not toggling. The **padding\_index** option can be used to specify which slew index to use when adding padding. Legal values are: same, mid, and end. The default is to use the same slew index as for delay.

The **no\_interpolation** argument can be used to disable the comparison of data groups that have mismatched numbers of indices. By default, if the number of index values is different then the comparison values will be interpolated.

The arguments **abstol** and **reltol** define absolute and relative tolerance limits for each comparison. These options accept a single value or a paired list of type and value. Any comparison that exceeds both these tolerances is considered an outlier and will be reported. Individual tolerances can be set for each different data type by assigning values to the following compare types:

```
all, cap, ccs, ccs_cap, ccsn_dc, ccsn_vout, constraint, delay, ecsm, ecsm_cap, hyper, leakage, max_cap, max_trans, miller_cap, noise, power, siv, trans, timing, capacitance, voltage, current
```

If the argument only has a single value, then the type for that value is assumed to be *all*. The **abstol** value should be given standard units (not library units) i.e. "*delay 5e-12*" to set the **abstol** for delay to 5ps. The default of **reltol** is 0.01 (1%). The default of **abstol** is 0.001 times the default unit for each data type. For example, if the **time\_unit** is in nS, the abstol for delay will default to 0.001nS or 1ps.

The **cells** option can be used to specify a list of cells to compare. By default, all cells will be compared. This option supports the use of a wildcard. If the **exclude** option is used, then the list of cells will be excluded from the comparison.

The **format** option can be used to specify the format for the output report. The default (**txt**) is a standard textual format. The **xIs** value can be used to produce an output format that is more

Liberate Commands

suitable for import into Microsoft Excel®. The htm value can be used to request output in HTML format. The default directory name is "./html" and can be changed using the **group** option. A one-page comparison will be generated for each cell group. Open the file *index.html* in a web browser to view the report.

**comp\_adjust\_tristate\_load** and **ref\_adjust\_tristate\_load** control if pin capacitance should be added to the load indices on tristate pins. Accepted values are:

- -1: Follow setting of variable adjust tristate load
- **0**: Do not adjust the load indices.
- 1: Add the **rise\_capacitance** and **fall\_capacitance** of the tristate pin to the associated load indices.
- 2: The same as 1 except that the pin attribute **capacitance** will be added to the load indices.
- **21**: The same as **1**, but only timing arc loads will be adjusted (not power arc loads.)
- 22: The same as 2, but only timing arc loads will be adjusted (not power arc loads.)

The **group** argument will request a group by group comparison, storing the results in the given directory name. A cell group is determined by the **define\_group** command or by the *footprint* attribute. The comparison report for each group is stored in the file *dir\_name*/

The **type** argument specifies a list of data comparison types to compare. The default is *all*. The **skip** argument specifies a list of data comparison types to skip. The default is *none* (don't skip any comparison types).

## Valid comparison types are:

```
attributes, cap, ccs, ccs_cap, ccs_retain, ccsn_dc, ccsn_prop, ccsn_vout, ccsp, ccsp_cap, ccsp_dc, ccsp_lc, ccsp_res, clear, delay, delay_variation, ecsm, ecsm_cap, ecsm_cap_variation, ecsm_variation, hidden_power, hold, hyper, in_cap, leakage, max_cap, max_trans, miller_cap, mpw, noise, nonseq_hold, nonseq_setup, power, preset, recovery, removal, retain, retain_slw, setup, siv, three_state, three_state_disable, three_state_enable, time_const, trans, trans_variation, tristate
```

In addition, a small collection of "macro-types" are available. These are simply convenient groupings of some of the basic types:

```
all (this is the default)
capacitance = {cap ccs_cap ccs_retain ecsm_cap ecsm_cap_variation in_cap
max_cap miller_cap}
constraint = {setup hold recovery removal mpw nonseq_setup nonseq_hold}
current = {ccs ccsn_dc ccsp siv}
timing = {delay delay_variation ecsm ecsm_variation max_trans time_const
retain retain_slw trans trans_variation}
voltage = {hyper noise ccsn vout}
```

The **skip** and **type** arguments separate dynamic power from hidden power. Specifying **-skip** {**power**} will skip dynamic power, specifying **-skip** {**hidden\_power**} will skip hidden power, and **-skip** {**power** hidden\_power} will skip both.

Liberate Commands

The **index1\_range** and **index2\_range** arguments can be used to limit the comparison to a range of *index1* or *index2* values. The range is either two values separated by a "-" e.g. "1-3" to compare the first three indices or a single value e.g. "2" to compare the second index only.

When comparing two libraries that have different index values, slew thresholds and units, the values in the **comp\_lib** will be scaled accordingly before comparison. The following characters are used to indicate that some form of data manipulation has occurred before the comparison:

```
* : scaling due to slew thresholds or units
^ : input slews extrapolated
~ : output loads extrapolated
! : the indices were switched
+ : both the ref lib and comp lib values were padded.
```

When comparing libraries that have different *when* conditions, the data groups that have overlapping conditions will be compared. If the number of indices (dimensions) differs between two data groups then the data in the smaller dimension table is expanded to fit the larger dimension table. For example, if comparing delay data based only on input slew versus delay data based on slew and load, the 1-D slew table will be expanded to a 2-D slew/load table by using the first value of the load indices from the 2-D table.

When the reference and comparison library values are 0 (including for cap max\_tran, max\_cap etc.) a report will be generated. If the reference value is zero and the comparison value is non-zero, then the percent difference is reported as a "/0". This point is not included in the overall average equation but it is counted as an outlier.

The lib option can be used to request an output report formatted like the comp.lib, where the values in the data table represent the absolute or relative differences between the two libraries. The output report will be named *<comp.lib>\_<abs | rel>.cmp*.

#### Example:

## Sample Output Report

```
Legend: < outlier, * scaled, ! indices switched, ^ slews extrapolated, ~ loads extrapolated, + padding added, /0 divide by zero Legend: / slews interpolated, # loads interpolated

*** BEGIN INVX1 COMPARISON ***

INVX1 Delay Comparison in ns
```

| Row #|

Pin Name | Ref Value | Comp Value | Diff | Diff % | Type | Index\_1 | Index\_2 |

## Liberate Commands

| +                             |                                                                                                       | +                                                                                                            | +                                                        |                                                                    | .+                                                                                                  | -+                                          | +                                                            |                                  | +                                              |                                                             | -+                                           |
|-------------------------------|-------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|--------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|---------------------------------------------|--------------------------------------------------------------|----------------------------------|------------------------------------------------|-------------------------------------------------------------|----------------------------------------------|
| 1                             | INVX1:A->ON<br>INVX1:A->ON                                                                            | FR   0.18179<br>FR   0.23988                                                                                 | 0   0.                                                   | 171756<br>227162                                                   | -0.010034<br>-0.012718                                                                              | 4  <br>8                                    | -5.52%  <br>-5.30%                                           | d<br>d                           | elay  <br>elay                                 | 0.304<br>0.612                                              | 0.05                                         |
| 3  :                          | INVX1:A->ON                                                                                           | RF   0.14902                                                                                                 | 0   0.                                                   | 138183                                                             | -0.01083                                                                                            | 7                                           | -7.27%                                                       | d                                | elav                                           | 0.612                                                       | 0.05                                         |
| VX1 Delay SUMMA               |                                                                                                       |                                                                                                              |                                                          |                                                                    |                                                                                                     |                                             |                                                              |                                  |                                                |                                                             |                                              |
| Data Type                     | Entries                                                                                               | Avg Diff                                                                                                     | Avg                                                      | Diff%                                                              | Sigma                                                                                               | 18                                          | Max Di                                                       | ff                               | Ma                                             | x Diff%                                                     | Outliers                                     |
| delay(ns)                     | 98                                                                                                    | -0.00166                                                                                                     | ! -                                                      | -2.30%                                                             | 4.27                                                                                                | '%                                          | -0.012                                                       | 72                               |                                                | -7.27%                                                      | 3                                            |
| rst delay outli               | er: Max Abs:                                                                                          | -0.01272,                                                                                                    | Row # :                                                  | +                                                                  | 2; Max Rel:                                                                                         | +-                                          | -7.27%,                                                      | Row                              | #:                                             | 3                                                           |                                              |
| VX1 Transition                |                                                                                                       |                                                                                                              |                                                          |                                                                    |                                                                                                     |                                             |                                                              |                                  |                                                |                                                             |                                              |
| Row #                         | Pin Na                                                                                                | me   Ref Valu                                                                                                | e   Comp                                                 | o Value                                                            | Diff                                                                                                | Εİ                                          | Diff %                                                       | -                                | Type                                           | Index 1                                                     | Index                                        |
| 1   2   3   4   5   6   7   7 | INVX1:A->ON<br>INVX1:A->ON<br>INVX1:A->ON<br>INVX1:A->ON<br>INVX1:A->ON<br>INVX1:A->ON<br>INVX1:A->ON | FR   0.21942<br>FR   0.21922<br>FR   0.21955<br>FR   0.21933<br>FR   0.21934<br>FR   0.23846<br>FR   0.31677 | 0   0.<br>0   0.<br>0   0.<br>0   0.<br>0   0.<br>0   0. | 201528<br>201360<br>201632<br>201455<br>202950<br>225337<br>301474 | -0.017892<br>  -0.017892<br>  -0.017986<br>  -0.017918<br>  -0.016510<br>  -0.013123<br>  -0.015296 | 2  <br>0  <br>8  <br>5  <br>0  <br>3  <br>6 | -8.15%   -8.15%   -8.16%   -8.15%   -7.52%   -5.50%   -4.83% | ri<br>ri<br>ri<br>ri<br>ri<br>ri | sing   sing   sing   sing   sing   sing   sing | 0.004<br>0.013<br>0.032<br>0.072<br>0.148<br>0.304<br>0.612 | 0.05<br>  0.05<br>  0.05<br>  0.05<br>  0.05 |
| VX1 Transition                | SUMMARY                                                                                               |                                                                                                              |                                                          |                                                                    |                                                                                                     |                                             |                                                              |                                  |                                                |                                                             |                                              |
| Data Type                     | +<br>  Entries                                                                                        | +<br>  Avg Diff                                                                                              | +                                                        | +<br>Diff%                                                         | Sigma                                                                                               | +-<br>18                                    | Max Di                                                       | +<br>ff                          | Ma                                             | <br>x Diff%                                                 | Outliers                                     |
| trans(ns)                     | +<br>  98                                                                                             | -0.00242                                                                                                     | +                                                        | +<br>-2.1%                                                         | 2.94%                                                                                               | +-<br>;                                     | -0.0179                                                      | +<br>92                          |                                                | <br>-8.16%                                                  | 7                                            |
| rst trans outli               | +er: Max Abs:                                                                                         | -0.01792,                                                                                                    | +<br>Row # :                                             | +                                                                  | 3; Max Rel:                                                                                         | +-                                          | -8.16%,                                                      | Row                              | #:                                             | 3                                                           |                                              |
|                               | Entries                                                                                               | Avg Diff                                                                                                     | Avg                                                      | Diff%                                                              | Sigma                                                                                               | 18  <br>+-                                  | Max Di                                                       | ff                               | Ma                                             | x Diff%                                                     | Outliers                                     |
| leakage(nW)                   | Z<br>                                                                                                 | +                                                                                                            | +                                                        | 0.00%                                                              |                                                                                                     | +-                                          |                                                              | +                                |                                                | 0.00%                                                       |                                              |
| Data Type                     | +<br>  Entries                                                                                        | +<br>  Avg Diff                                                                                              | +<br>  Avg                                               | +<br>Diff%                                                         | Sigma                                                                                               | +-<br>18                                    | Max Di                                                       | +<br>ff                          | Ma                                             | <br>x Diff%                                                 | Outliers                                     |
| cap(pf)                       | 2                                                                                                     | 0.00000                                                                                                      | +<br> <br>+                                              | 0.00%                                                              | 0.00                                                                                                | )%  <br>+-                                  | 0.000                                                        | 000                              |                                                | 0.00%                                                       | (                                            |
| Data Typo                     | +                                                                                                     | t                                                                                                            | +                                                        | +                                                                  |                                                                                                     | +-                                          | May Di                                                       | +<br>ff                          |                                                |                                                             | Outlions                                     |
| Data Type<br>delay(ns)        | +                                                                                                     | -0.00166                                                                                                     | +                                                        | +<br>-2.30%                                                        | 4.27                                                                                                | '8                                          | -0.012                                                       | +<br>272                         |                                                | -7.27%                                                      | 3                                            |
| rst delay outli<br>+          | er (one per<br>                                                                                       | goll):                                                                                                       | Row #                                                    | <br> <br>                                                          | Cell  <br>INVX1                                                                                     | <br>1                                       | <br>Max Diff%<br>                                            | -+<br> <br>-+                    | Row #                                          | <br>-+<br>                                                  |                                              |
|                               |                                                                                                       |                                                                                                              |                                                          |                                                                    |                                                                                                     |                                             |                                                              |                                  |                                                |                                                             |                                              |
|                               | +                                                                                                     | Avg Diff<br>+                                                                                                | +                                                        | +                                                                  |                                                                                                     | +-                                          |                                                              | +                                |                                                |                                                             |                                              |
|                               |                                                                                                       | +                                                                                                            |                                                          |                                                                    |                                                                                                     |                                             |                                                              |                                  |                                                |                                                             |                                              |
| rst trans outli               |                                                                                                       | +                                                                                                            |                                                          |                                                                    |                                                                                                     |                                             |                                                              |                                  |                                                |                                                             |                                              |
| #  <br>+                      | +                                                                                                     | Max Diff  <br>                                                                                               |                                                          | +                                                                  | +                                                                                                   |                                             |                                                              | +                                |                                                | -+                                                          |                                              |
| +                             | +                                                                                                     | -0.01/92                                                                                                     |                                                          |                                                                    | +                                                                                                   |                                             |                                                              | +                                |                                                | -+                                                          |                                              |
|                               |                                                                                                       | +<br>  Avg Diff                                                                                              |                                                          |                                                                    |                                                                                                     |                                             |                                                              |                                  |                                                |                                                             |                                              |
|                               | +                                                                                                     | 0.00003                                                                                                      | +                                                        | +                                                                  |                                                                                                     | +-                                          |                                                              | +                                |                                                |                                                             |                                              |
|                               | +                                                                                                     |                                                                                                              | i                                                        |                                                                    |                                                                                                     |                                             |                                                              |                                  |                                                |                                                             |                                              |

#### Liberate Commands

| +       |           | +            | ++         |  |
|---------|-----------|--------------|------------|--|
| Entries | Avg Diff% | Sigma%       | Outliers   |  |
| 298     | -0.82%    | +<br>  5.18% | ++<br>  10 |  |
|         | i e       | 1            |            |  |

<sup>\*\*\*</sup> LIBRARY Comparison of comp.lib to ref.lib completed on Wed May 31 14:39:41 PDT 2006

## Explanation of the report terminology:

- Ref Library: The first library listed in the compare\_library command comp Library: The second library listed at the end of the compare\_library command.
- Library and Cell Attribute Comparison groups:
- Level: The level in the library where the attribute was found, either library level or particular to a cell.
- Attribute: The name of the attribute.
- Ref Value: The attribute value from the reference library Comp Value: The attribute value from the comparison library
- Data Comparison Table
  - □ Row #: The row index number.
  - Pin Name: This field identifies the arc being compared. It can contain a pin, related\_pin and their directions. If a single pin is listed then this is a hidden power or an MPW arc.
  - □ Ref Value: The data value as extracted from the ref (reference) library.
  - □ Comp Value: The data value as extracted from the comp (comparison) library
  - □ Diff: Ref\_Value Comp\_Value
  - □ Diff %: Diff / Ref Value
  - ☐ Type: The type of the data. Example: leakage, delay, rising, falling and power.
  - ☐ Index\_1: The value of the index\_1 in the Ref Library
  - □ Index\_2: The value of the index\_2 in the Ref Library

**Note:** If the index\_1 and index\_2 values are not exactly matching, then the right side of the row will show a ^, ~, / or # to indicate either extrapolation or interpolation occurred. See the Legend at the top of the report for a detailed description.

- Data Comparison Summary:
  - Data Type: The type of the data.
  - □ Entries: The number of entries compared.

Liberate Commands

- Avg Diff: The sum of the Diff values in the table divided by the number of entries in the table.
- Avg Diff%: The sum of the Diff% values in the table divided by the number of entries in the table.
- Sigma %: Sqrt(Abs(((Sum of Diff%^2)/ #Entries) ( Avg Diff% ^2)))
- Max Diff: The largest Diff value
- Max Diff%: The Diff% related to the Max Diff.
- Outliers: This is the total number of outliers. An outlier is a data comparison where both diff > abstol and diff% > reltol for the data type. Each outlier in the report is indicated by a "<" character at the end of the row.

### Sample Summary

| verall LIBRARY SU | JMMARY          |          |                 |        |          |           |          |
|-------------------|-----------------|----------|-----------------|--------|----------|-----------|----------|
| Data Type         | Entries         | Avg Diff | Avg Diff%       | Sigma% | Max Diff | Max Diff% | Outliers |
| leakage(nW)       | 2               | 0.00000  | 0.00%           | 0.00%  | 0.00000  | 0.00%     | 0        |
| cap(pf)           | 2               | 0.00000  | 0.00%           | 0.00%  | 0.00000  | 0.00%     | 0        |
| delay(ns)         | 98              | -0.00166 | -2.30%          | 4.27%  | -0.01272 | -7.27%    | 3        |
| trans(ns)         | 98              | -0.00242 | -2.18%          | 2.94%  | -0.01792 | -8.16%    | 7        |
| constraint(ns)    | 0               | 0.00000  | 0.00%           | 0.00%  | 0.00000  | 0.00%     | 0        |
| power(pJ)         | 98              | 0.00003  | 1.99%           | 6.54%  | 0.00000  | 0.00%     | [ 0<br>+ |
|                   | +-<br>.va Diff% | '        | +<br>  Outliers | '      | '        |           |          |

| Entries | Avg Diff% | Sigma% | Outliers |
|---------|-----------|--------|----------|
| 298     | -0.82%    | 5.18%  | 10       |

## Explanation of the report terminology:

Entries: The total number of entries that were compared.

Avg Diff%: See above

Sigma % See above

Pass%: (#Entries - Outliers) / #Entries

Outliers: See Above

## copy\_arc

-from cell <name> Cell to copy from. -from\_pin <name> Pin to copy from.

-from\_related <name> related\_pin to copy from.

Default: copy arcs regardless of related pin

Liberate Commands

-from\_timing\_sense <value> Timing sense to copy from. (Example: positive\_unate)

Default "" (Copy regardless of timing sense)

-from\_timing\_types {list} Timing types to copy. Default: copy regardless of timing type

**-from\_when <value>** When condition of arc to copy from. Default: "\*" (all conditions)

-margin {list} Amount of absolute margin to add after copying the arc. Default

0.0 (no margin.)

-method < replace | append | augment >

Copy method to use "replace, append, or augment". Default is to

replace existing matching arc.

**-rel\_margin {list}** Relative amount of margin to add after copying the arc.

Default: 0.0 (0%)

-to\_cell <name>-to\_pin <name>Cell to copy to. Default: -from\_cell-to\_pin <name>Pin to copy to. Default: -from\_pin

**-to\_related <name>** related\_pin to copy to. Default: -from\_related

-to\_timing\_sense <value> Timing sense to copy to. Default: "" (use -from\_timing\_sense)

-to\_timing\_types {list} Timing types to copy to. Default: use -from\_timing\_types

**-to when <value>** When condition to use after copying the arc.

Default: use the -from\_when condition

**-type {list}** Specifies the type of data to be copied. Default: copy all data

types.

The **copy\_arc** command is used to copy one or more arcs from one cell to another (or from one arc to another in the same cell).

**from\_cell**, **from\_pin**, **from\_related**: these options specify the cell, pin, and relate\_pin for the arc to be copied.

**to\_cell**, **to\_pin**, **to\_related**: these options specify the cell, pin, and related\_pin where the arc information will be copied to.

**margin** specifies the absolute margin to be added to the arc and accepts a list of values. A single value will be applied to all tables in a timing group. If multiple values are specified there must be one value for each table in the timing group for the "from" arc. (Example: for a delay table, specify margin to add in this order: rise\_delay, fall\_delay, rise\_transition, fall\_transition.)

**rel\_margin** specifies the relative margin to be added to the arc and accepts a list of values. rel\_margin can specify a single value, or a list of values (similar to margin.)

**type** specifies the type of data to be copied. Supported types are: ccs, ccs\_retain, constraint, delay, hold, mpw, power, recovery, removal, retain, setup, and timing.

Liberate Commands

## define arc

-attribute {list} List of user-defined attribute/value pairs

**-constraint** <value> Logic constraint (Deprecated. Use -logic\_condition)

-delay\_threshold {in\_rise in\_fall out\_rise out\_fall}

List of four delay threshold values

-dependent\_load {<pin load\_value>...} List of pin-load pairs to add to dependent side pins.

(See set dependent load)

-dual\_dir <U | D | B> Switching direction of dual pin (Up, Down or Both) used to set

load direction.

-dual\_pin <name> Name of the other pin in a differential output pair

-dual\_related <name> Name of the related differential input

**-extsim\_deck\_header** Includes arbitrary spice syntax commands in the extsim deck.

-ic <"ic list"> Initial conditions for each pin in the pinlist

-ignore-load\_dir <U | D | B>Flag to indicate that this arc should be ignored.Output load direction (pullUp, pullDown or Both)

-logic\_condition <value> Logic condition

**-margin** Allows a user-specified backoff margin

-metric {list} Specifies a list of one or more metric types for measuring timing

constraints.

-metric\_thresh {list} When combined with -metric option, overwrites the value set

by set\_constraint\_critera, or by the relevant variable for this arc. This list must have one value corresponding to each

criteria in the metric list:

-pin {pins}-pin\_dir <R | F>List of pin names (REQUIRED)-pin\_dir <R | F>

-pin\_gnd {pin voltage ...} Arc specific input pin gnd by pin/voltage pairs.-pin\_load <template> Predefined pin loading. (See <u>define\_pin\_load</u>)

**-pin\_load\_dir** {pin template dir}Applies specific pin\_loads to specific output pins.

**-pin\_probe** {pins} List of pin monitor node names

-pin\_probe\_dir {pins}List of pin monitor node directions [RIF]-pin\_probe\_threshold {pins} List of pin monitor node thresholds.

**-pin\_vdd** {pin voltage ...} Arc specific input pin vdd by pin/voltage pairs.

-pinlist {list of pins} List of pins corresponding to vector

**-pg\_pin** <value> Assign a value to this power/ground pin only

-prevector\_pinlist {list} User specified pin list for pre-vectors.

-prevector "<vector... >" User specified initialization vectors (Default: no prevectors)

Liberate Commands

-probe < {names} | altos\_internal >

List of names of nodes to monitor for sequential cells constraint

characterization or keyword.

-probe\_dir <R | F> Monitor node direction.-related\_pin {pins} List of related pin names

-related\_pin\_dir <R | F> Transition direction of related pin(s)-related\_probe {pins} List of related monitor node names.

-related\_probe\_dir {R | F} List of related\_probe monitor node directions [RIF]

-related\_probe\_threshold {pins} List of related monitor node thresholds.

-sdf\_cond <"function"> Logic conditions of side inputs for sdf\_cond

-slew\_threshold { lower\_rise upper\_rise lower\_fall upper\_fall }

List of four slew threshold values

-type < async | combinational | disable | edge | enable | hidden | hold | mpw | non\_seq\_hold

| non\_seq\_setup | power | recovery | removal | setup >

Type of arc (Default: combinational)

**-value** <value> Overrides characterized values (Default: use characterized

values)

**-value trans** <value> Overrides values in the transition table. (Default: use

characterized values.)

-vector <"stimulus"> Vector stimulus used to simulate this arc, each bit can be one of:

R|F|X|1|0

**-when** <"function"> Logic conditions of side inputs

{cell\_names} List of cells

The define\_arc command specifies a user-defined arc to override Liberate's automatic arc determination. An "arc" represents library data between a given pin and a related pin. Typically this command is only required for the characterization of complex I/O cells. When used without the ignore option, the pin directions must be specified using a vector or the appropriate define\_arc options such as pin\_dir and related\_pin\_dir.

define\_arc can be applied to a single cell or a list of cell names. The templates to use for each arc will default to the template defined for the cell unless a <u>define\_index</u> command is specified for that particular arc.

Liberate can measure the path from the pin to a user defined pin\_probe and from the related\_pin to a user defined related\_probe. The pin\_probe and related\_probe options can be used to specify the measurement target nodes. The pin\_probe\_dir, and related\_probe\_dir options can be used to specify the transition direction of the pin\_probe and related\_probe nodes. The pin\_probe\_threshold and related\_probe\_threshold specify a ratio of supply and can be used to specify the

Liberate Commands

measurement thresholds for the pin\_probe and related\_probe nodes. See <u>Constraint-related Delay and Clock Path Measurement</u> for more information and an example.

**attribute** accepts a list of attributes/value pairs. These attributes and their values will be added to the .lib for this specific arc.

**delay\_threshold** and **slew\_threshold** arguments define a list of delay and slew percentage measurement points (a ratio of VDD normalized to between 0 and 1) for the arc. Each argument consists of a list of four values.

For delay\_threshold these values represent the measurement thresholds:

```
input_rise_delay, input_fall_delay, output_rise_delay,
output_fall_delay
```

in that exact order. If not specified, then all delays are measured at the values defined by the delay\_\*\_\* parameters.

For slew\_threshold the values in the list represent the measurement thresholds:

```
lower_rise_slew, upper_rise_slew, lower_fall_slew,
upper_fall_slew
```

in that exact order. If not specified, then all slews are measured at the values defined by the measure\_slew\_\* parameters.

**dependent\_load** provides user control over the load applied to side outputs that impact the arc. These are specified as a list of pin-load pairs, i.e: {pin1 load1 pin2 load2 ...}. Dependent loads in the define\_arc command will supersede those specified by the set\_dependent\_load command.

**dual\_pin** specifies the other pin in a pair of differential output pins. The <code>dual\_dir</code> argument is the equivalent of the <code>load\_dir</code> argument as it defines the direction of the load circuitry to apply to the <code>dual\_pin</code> of this <code>define\_arc</code> command. The <code>dual\_dir</code> can be <code>U</code> (up), <code>D</code> (down) or <code>B</code> (both).

dual\_related argument specifies the other pin in a pair of differential input pins. When differential pairs are specified for inputs using dual\_related or for outputs using dual\_pin, the delay measurements can be made using the voltage crossover between the differential signals. To request that the delay measurements use the crossover point, the delay\_threshold option must be specified with a value of cross instead of a ratio. For example:

```
-delay threshold { 0.5 0.5 cross cross }
```

Liberate Commands

-extsim\_deck\_header allows to provide external simulator commands directly to the external simulator on an individual arc basis without using the Liberate process or reviewing them. This argument is intended to be used when an external simulator is used (refer to the -extsim argument of the char\_library command). It is a local arc specific version of the variable extsim\_deck\_header. As Liberate does not parse the string specified by this argument, ensure that the contents are valid and consistent with the arc simulation. The value string can contain the return character ("\n"). The value string is included at the top of simulation deck. For example:

```
define arc -extsim deck header ".ic n128 0" -related pin ck -pin Q ...
```

**ic** defines initial conditions to be applied during simulation. There should be one voltage value for each pin in the pinlist.

**ignore** prevents characterization of all arcs originating from the related\_pin and ending at the pin. When this option is used, only the pin and related\_pin options are required. All other options, including the vector option are not required and will be ignored. This option can be used to disable the internal view in Liberate from analyzing the specified arc.

**logic\_condition** option is used to provide logic states for static side pins. It uses the same syntax and affects vector selection in the same manner as the -when option. But unlike the when, it does not appear in the output library. This option can be used with or without the vector option.

The when, logic\_condition and vector option must be consistent or the define\_arc command will be ignored. That is, a given pin must have either 0 / X or 1 / X in all three options.

margin allows a user-specified backoff margin to be added on a per-arc basis. This only applies to timing constraint arcs characterized using the path-delay method, such as define\_arc commands that use the pin\_probe and related\_probe options and set\_constraint commands with the pin\_probe\_factor, related\_probe\_factor, min\_margin, and max\_margin options.

**metric** is used for setting constraint criteria for timing constraint arcs and may contain a list that includes the following keywords corresponding to Liberate variables:

```
delay | constraint_delay_degrade
glitch | constraint_glitch_peak
slew | constraint_slew_degrade
width | constraint_width_degrade
constraint_delay_degrade_abstol
constraint_delay_degrade_abstol_max
constraint_delay_degrade_minimize_dtoq_tol
constraint_delay_degrade_minimize_dtoq
```

Liberate Commands

path\_delta removal\_glitch\_peak

**Note:** path\_delta may not be used together with other metrics in the same define\_arc command.

- When set to delay the arc will be in violation when a delay change at the probed pin exceeds constraint\_delay\_degrade parameter.
- When set to slew, the arc will be in violation when the slew change at the probed pin exceeds either: the constraint\_slew\_degrade parameter; the threshold set with option metric\_thresh (below); or the threshold set with the set\_constraint\_criteria command.
- When set to glitch the arc will be in violation when the glitch-peak at the probed pin exceeds constraint\_glitch\_peak parameter.
- When set to width, the arc will be in violation when the output pulse width degrades beyond the percentage set in either: the constraint\_width\_degrade variable; the threshold set with option metric\_thresh (below); or the threshold set with the set\_constraint\_criteria command.
- ☐ If both delay and glitch criteria is set for hold time, the glitch crteria is used.
- The metric path\_delta causes Liberate to measure the data path, (path from the pin to the pin\_probe) and the clock path (the path from the related\_pin to the related\_probe) and report the difference between these two paths as the constraint value. For more information, see <a href="Appendix B">Appendix B</a>, "Constraint-related Delay and Clock Path Measurement".

### Example:

```
define_arc \
-type setup \
-metric path_delta \
-pin D -pin_dir R \
-pin_probe n1 -pin_probe_dir R \
-related_pin clk -relate_pin_dir R \
-relate_probe n2 -related_probe_dir F \
{ myFF }
```

metric\_thresh takes a list of threshold values and is used on combination with metric to override values specified by set\_constraint\_critera, or by the corresponding global variable:

```
slew: constraint_slew_degrade
```

Note: When a list of metrics is used in conjunction with a list of metric\_thresh values, the order and number of the variables and values must match between these lists.

### Example:

Liberate Commands

**pin\_gnd** and **pin\_vdd** options can be used to specify arc specific input voltages. These commands accept a list of pin/voltage pairs. These options can be used without the vector option.

pin\_load argument can be used to specify additional circuitry to be applied to all the destination pins of the define\_arc command. The pin\_load argument refers to a template that defines the loading circuitry to be placed prior to the loading capacitance for the pin. The loading template must be pre-defined using the define\_pin\_load command. The additional circuitry can include pullup and pulldown resistances and series resistance. The load\_dir argument defines whether one or both of the pullup or pulldown resistances should be applied to this arc. Setting it to U (up) will include the pullup resistance, setting it to D (down) will include the pulldown resistance, while setting it to B (both) means both pullup and pulldown resistors are included.

<code>pin\_load\_dir</code> applies specific loads to specific output pins, providing more granularity of control than <code>pin\_load</code>. This option takes a triplet of arguments: <code>pin\_name</code>, <code>load\_template</code>, <code>direction</code>, and may be specified as a list of triplets. <code>load\_template</code> is the name of the loading configuration defined with <code>define\_pin\_load</code>, and direction is specified with <code>U</code> (pullup resistance), <code>D</code> (pulldown resistance), or <code>B</code> (both pullup and pulldown resistances).

Note: pin load dir overrides any pin load that may be present. Example:

```
-pin load dir {pin1 load template1 U pin2 load template2 D}
```

**prevector** specifies an arbitrary simulation stimulus to be applied before the actual vector where the characterization will be measured. Pre-vectors are used to put a device in a user-defined state before proceeding with characterization. Prevector values must be 0 or 1. See related variables: <u>prevector\_period</u>, and <u>prevector\_slew</u>.

This option must be used in conjunction with prevector\_pinlist. The following illustrates how prevectors are specified with the prevector\_pinlist:

Liberate Commands



# /Important

- 1. The last state of the prevector must match the beginning state of the vector for a given pin, otherwise an unintended transition will occur.
- 2. When prevector is specified, Liberate disables Inside View for this arc and operates as if it is in io mode for this arc. In io mode, probe is required for all constraint arcs, including mpw. (See <u>char\_library</u>)

### Example 1:

```
# Define the IOCELL
define_cell \
    -input { D } \
    -output { Q } \
    -clock { CK } \
    -pinlist { D CK Q } \
    -delay delay_template_3x3 \
    -power power_template_3x3 \
    MYCELL

define_arc \
    -prevector_pinlist {D CK} \
    -prevector "00 01 00 10" \
    -vector "1RR" \
    -related_pin CK \
    -pin Q \
    MYCELL
```

### Example 2:

```
# constraint arcs from CK => CK using prevector min_pulse_width
define_arc \
    -type min_pulse_width \
    -prevector_pinlist {D CK Q} \
    -prevector {100 111 001} \
    -vector {0RF} \
    -related_pin CK \
    -pin CK \
    DFF

# constraint arcs from CK => CK using prevector min_pulse_width define arc \
```

Liberate Commands

```
-type min_pulse_width \
-prevector_pinlist {D CK Q} \
-prevector {100 111 011} \
-vector {0FF} \
-related_pin CK \
-pin CK \
DEF
```

**probe** is used for timing constraints and defines the node(s) to monitor when determining the constraint. It can be an external pin such as the Q pin in a flip-flop or an internal node name. Use the probe altos\_internal option when a constraint can be measured at both an internal node and an output pin. This instructs Liberate to use the internal probe node. If the probe argument is not specified then the pin defined by the <u>constraint output pin</u> parameter is probed.

**probe\_dir** is used with the probe option and specifies the direction that the probe nodes will be transitioning. Legal values are:  $R \mid F$ . One direction can be provided for each probe node.

**related\_pin** is a list of related pins (typically input pins for combinational arcs, clock pins for timing constraint arcs) while the pin argument is a list of destination pins for the arc (typically output pins for combinational arcs, input pins for timing constraint or hidden power arcs).

**related\_probe** The pin\_probe and related\_probe options are used to specify the measurement target nodes.

**sdf\_cond** defines the logic conditions of the other pins of the cell to enable this arc using SDF compatible syntax.

Note: If sdf\_cond is specified by the user via define\_arc -sdf\_cond, Liberate will leave it intact and perform no replacement. A warning message indicating that the SDF conditions have been overwritten by user when write\_library. Any special characters (ie: " +l&\*") will be kept.

### Sample message:

```
*Warning* (write_library): The sdf_cond has been overridden by user supplied values (see define_arc -sdf_cond) in one or more timing groups. These user supplied values are not checked for consistency by Liberate.
```

If msg\_level >0, liberate will dump the details for <u>all</u> cells that contain user-defined arcs with sdf\_cond.

type defines the type of arc. The arc can be a combinational path from input pins (related\_pin) to output pins (pin) for combinational cells. It can also be a timing constraint of type setup, hold, recovery, removal and mpw between data (pin) and a clock (related\_pin) for sequential cells. Other valid types include async, combinational, disable, edge, enable, hidden, non\_seq\_hold, non\_seq\_setup and power. An async arc corresponds to a preset or clear transition. An edge arc between an input and an output pin will be an edge-triggered transition. The enable and disable types are used

Liberate Commands

for specifying arcs that enable and disable tristate gates. A hidden arc specifies an internal\_power group found under the input or bidi pin that does not cause any output to transition and is used to characterize the hidden power for that pin. The non\_seq\_hold and non\_seq\_setup types are used for specifying setup and hold arcs between a pin and a non-clock related pin. The power arc specifies an internal\_power group found under the output or bidi pin where one or more outputs transition.

**value** overrides the results of characterization and forces a value for all entries into the data table for the specified arc. value takes either a list or a single point; if a single point is given, Liberate interprets this as a list with a length of one. For a time-based arcs, the value is in seconds. (i.e.: 5e-9 = 5ns.)

**value\_trans** is similar to value except that it applies to transition tables. This option allows the user to provide transition values to items into the transition table. If a single value is provided, then the table will get a scalar type of data. If a list of values is provided, then there must be one value for each table entry (ex: a 7x7 table would require 49 values).

vector defines the stimulus to simulate this arc. It is defined as a string of bits where each bit can have the values R (rising), F (falling), X (don't care), 1 (logic high), 0 (logic low). The order of the bits must correspond to the pin list order defined by the define\_cell pinlist argument or the define\_arc pinlist argument. White space is permitted in the vector for readability. Note if a side input is specified as X but the when condition requires it to be logic high (1) then the side input will be set to 1. In addition, all stimulus vectors that satisfy the when condition will be enumerated and simulated.

<u>Caution</u>: The user should not define a vector that drives a node such that it cannot be resolved (i.e.: a given node is driven both high and low.) This is called a "collision", resulting in the node voltage becoming unknown and causing high leakage. If this occurs Liberate will ignore the define\_arc command that caused this condition, and output a warning message.

when defines the logic conditions of the other pins of the cell to enable this arc using the Liberty when syntax. It corresponds to the Liberty when attribute.

This command must be used before **char\_library**.

### Examples:

```
# Define the IOCELL
define_cell \
    -input {IN OEN } \
    -output {OUT} \
    -bidi {PAD} \
    -pinlist {IN OEN PAD OUT} \
    -delay delay_template_3x3 \
    -power power_template_3x3 \
    IOCELL

define_arc \
    -vector {XXRR} \
```

Liberate Commands

```
-related pin PAD \
        -pin OUT
        IOCELL
define arc \
        -vector {XXFF} \
        -related pin PAD \
        -pin OUT \
       IOCELL
define arc \
        -type hidden \
        -when "OEN * !PAD" \
        -vector {R10X} \
        -pin IN \
        IOCELL
define_arc \
       -type hidden \
-when "OEN * !PAD" \
        -vector {F10X} \
        -pin IN \
        IOCELL
# Define additional loading for the PAD pin
define pin load \
         -pullup_voltage 3.3 \
-pullup_resistance 1000 \
         -pulldown resistance 1000 \
         -series resistance 50 \
        load template
define arc \
        -vector {RORX} \
        -pin_load load_template \
        -related_pin I\overline{N} \setminus
        -pin PAD
        IOCELL
define_arc \
        -vector {F0FX} \
        -pin load load template \
        -related_pin I\overline{N} \setminus
        -pin PAD
       IOCELL
define arc \
        -type enable \
        -vector {1FRX} \
        -pin load load template \
        -related pin OEN \
        -pin PAD \
       IOCELL
{\tt define \ arc \ } \backslash
        -type enable \
        -vector {OFFX} \
        -pin load load template \
        -related pin OEN \
        -pin PAD
        IOCELL
define_arc \
        -type disable \
        -vector {ORRX} \
        -pin load load template \
        -related_pin OEN \
        -pin PAD
        IOCELL
define arc \
```

Liberate Commands

```
-type disable \
       -vector {1RFX}
       -pin load load template \
       -related pin OEN \
       -pin PAD
       IOCELL
# For differential output signals into a cell
# I -> PAD
# Pinlist : I PAD PADN
define arc \
        -vector "FFR" \
        -delay threshold {0.5 0.5 CROSS CROSS} \
        -related pin I \setminus
        -dual pin PADN \
        -pin PAD \
        OCELL diff
```

## define\_bundle\_pins

-use\_pin <pin\_name> Specifies the "representative" pin

<cellName> The name of the cell.
<bur><burd>tolde\_pin> The name of the bundle.
{pins} List of pins in the bundle

Instead of including each of the input and/or output pins, the pins are treated as if they were from equivalent latches or flip-flops in a bank. For example, pins SE1 and SE2 are from separate flip-flops that are identical, so the bundle syntax merges them together in a single bundle with shared timing and power models. The resulting model is more compact than one in which all pins are uniquely specified. By using this method, all cells share a single model. It should only be used if each cell in the bank is identical.

**use\_pin** specifies the name of the pin used to acquire all timing and power models related to a bundle. This saves considerable cell analysis and simulation time, because arcs involving all other pins in the bundle will be ignored.

#### Note:

If this option is used with define\_bundle\_pins then the command must be used <u>before</u> **char\_library**.

If this option is not used, then define\_bundle\_pins may be used after char\_library, but before **write\_library**.

### Examples:

```
define_bundle_pins -use_pin D1 $cellname D {D4 D3 D2 D1}
define_bundle_pins -use_pin Q1 $cellname Q {Q4 Q3 Q2 Q1}
```

Liberate Commands

### define bus

-by <integer> Specifies the bus increment (Default:1)-dont\_overwrite Don't overwrite previous bus definition

(Default: overwrite)

-from <integer> Specifies where the bus starts (Default: 0).-to <integer> Specifies where the bus ends (Default: 0)

**-use\_bit** Specifies the bus bit to use to characterize the bus (Default: the

value of the -from option)

**cellName** Specifies the cell name (Default: "cell name"). **bus\_name** Specifies the bus name (Default: "bus name").

The **define\_bus** command is used to group bus bits into a bus in the output library. It is not required if buses are explicitly defined in **define\_cell**.

The **bus\_name** should be the name of the pins minus the bus index.

The **-from** argument can be higher or lower than the **-to** argument, but not equal. These arguments define the bus start and ending range.

The **-by** argument defines the bus bit increment.

The **-use\_bit** option specifies the bus bit whose characterized data will be applied to the entire bus.

The **-dont\_overwrite** option specifies that multiple define\_bus commands for the same bus will be merged.

This command must be used before **write\_library** and can also be used after **char\_library** or **read\_ldb**.

### define cell

-async {pin\_names}-bidi {pin\_names}List of asynchronous pin namesList of bi-directional pin names

-clock {pin\_names}
List of clock pin names

-constraint <name> Name of template for constraint tables-delay <name> Name of template for delay tables

-harness <load\_subckt\_name>Name of subckt containing custom load

-ignore\_input\_for\_autocap {pin\_names}List of input pin names

-ignore\_pin\_for\_ccsn {pin\_names}List of input pin names not to have ccsn data.

-input {pin\_names}
List of input pin names

Liberate Commands

-internal {pin names} List of internal pin names

**Note**: This argument is available only in Liberate AMS.

-internal\_supply {supply\_names}List of switched supply pin names

**-mpw <name>** Name of template for mpw tables

-output {pin\_names} List of output pin names

-pinlist {pin\_names}-power <name>-scan {pin\_names}Pin name order, used by define\_arcName of template for power tablesList of scan related pin names

and a self in a selfine illateria and Christian and also and af diversary assess

-scan\_cell\_postfix "string" String added to end of dummy scan cell and footprint names

-scan\_cell\_prefix "string" String added to beginning of dummy scan cell and footprint

names

-scan\_disable {pin value, ...}List of pin/value pairs that will disable scan mode

-scan\_scale\_power\_factor <factor>Scale applied to power in scan dummy cell

(Default: number\_of\_total\_pins / number of non-scan pins

-si\_immunity <name> Name of template for signal integrity immunity tables

-type <normal | mega | io>The type of cell (Default: normal)

Note: In **define\_cell**, -type uda has been renamed to io. Both io and uda are accepted and executes the same code.

This means that they are synonymous.

**-user\_arcs\_only** Skips the automatic addition of arcs by the "inside view" of

Liberate. This argument has been provided to support the **char\_library** -user\_arcs\_only functionality for a specific cell list. It affects only the cells listed in the **define\_cell** command. You must provide all required arcs by using the **define\_arc** 

command.

**Note**: This argument is often used with the write\_template-verbose command to ensure that the new library exactly

matches the reference library structure.

-when <"function"> User-specified cell level logic constraints

**{cell\_names}** List of cell names to be characterized

The **define\_cell** command defines how a cell is to be characterized. Each cell can have a unique **define\_cell** command or a **define\_cell** command can be shared amongst a group of cells.

Liberate uses a unique algorithm for automatic vector generation of larger (**mega**) cells that involves a more detailed pre-characterization analysis than is required for typical cells (**normal**). Mega cells are cells with a large number of pins, a large number of transistors, or both. Liberate will use the normal cell algorithm by default. If the mega cell algorithm is

Liberate Commands

chosen, a message will appear in the log file. The **type** option can be used to override the built-in selection criteria. The default is to let Liberate automatically choose which algorithm to use when characterizing each cell. Using mega mode will typically reduce both preprocessing and characterization time for large cells. Note that mega mode is currently in beta phase, as the primary focus is on timing and not power. Using **uda** disables Liberate's automatic vector generation and characterizes only user-defined arcs (**uda**).

The **input/bidi/output/clock/async** arguments define the pin type for the given list of pin names. All pins of a cell must have a defined pin type. If a pin name or pin type does not apply to a particular cell it will be ignored. For example, combinatorial cells such as NOR or NAND gates may not have **clock** or **async** pins so any definition for these pins will be ignored. Likewise, if a pin name is specified but not used by a particular cell it will be ignored by that cell. The same pin name cannot appear in multiple pin types within a single **define\_cell** command. For example, if one cell has an input Y and another has an output Y then they must be defined uniquely with separate **define\_cell** commands.

The **pinlist** argument is used to define the pin-order and is used by the **vector** argument of **define\_arc** when specifying a user-defined timing arc. The pin list can contain internal pins as well as input, inout and output pins.

The **delay**, **power**, and **constraint** arguments define which template to use for characterizing each library construct. If a template is specified then the appropriate construct is characterized for the given set of cells. If a template is omitted then this construct is not characterized.

The **delay** argument enables characterization of cell delay and output slew for the non-linear delay model (NLDM). The range of input slews and output loads to use for this construct is defined by the given template name where the template is pre-defined using the **define template** command.

The **power** argument enables characterization of switching power and hidden power (power dissipated when the output doesn't switch). The range of input slews and output loads to use for this construct is defined by the given template name where the template is pre-defined using the **define\_template** command.

The **constraint** argument enables characterization of timing constraints (setup, hold, recovery, removal). The range of input slews to use for the data and clock signals is defined by the given template name where the template is pre-defined using the **define\_template** command.

The **mpw** argument enables characterization of a two dimensional mpw table. The range of input slews to use for the data and clock signals is defined by the given template name where the template is pre-defined using the **define\_template** command.

Liberate Commands

The **si\_immunity** argument defines the template to use for characterization of noise immunity rejection curves. The range of input noise widths and output loads to use are defined by the given template name where the template is pre-defined using the **define\_template** command. The **si** argument to **char\_library** must also be set for signal integrity characterization.

The **harness** argument has been added to allow the user to specify an arbitrary spice format circuit to "wrap" around the cell that is being characterized. The user provides a subcircuit containing an arbitrary input circuit and/or an arbitrary output load. The harness sub-circuit must have been loaded with **read\_spice**. The harness sub-circuit must be defined with pins that have the identical names as the port names of the cell being characterized since the harness pin names are name mapped to the subcircuit being characterized. The following table indicates a naming convention used to refer to connections from the original characterization setup that should be shifted to new connections in the harness (see example).

| Harness Parameter Description | Harness Name                         |
|-------------------------------|--------------------------------------|
| Input stimulus                | <subckt_pin>_altos_stim</subckt_pin> |
| Cell input port               | <subckt_pin>_altos_in</subckt_pin>   |
| Cell output port              | <subckt_pin>_altos_out</subckt_pin>  |
| Output Load                   | <subckt_pin> _cap</subckt_pin>       |
| Supply Voltage                | <subckt_pin>_voltage</subckt_pin>    |

The **internal** argument is used to define pins that are internal to the cell, that is, they are not part of the port list of the top level subckt definition for the cell. Such pins must be defined when they are used as -pin or -rel pins argument of the define\_arc command.

The **internal\_supply** argument is used for cells such as power switch cells to identify output pins that are to be treated as switched power nets. The internal\_supply net must be a port in the subckt definition of the cell. When this option is used, Liberate will characterize additional dc\_current data for CCCs connected to the specific internal supply pin(s), post process the dc\_current() groups into the correct format recognized by LC, and output the powerdown function attribute. All internal\_supply pins must also be identified as a supply using the <u>set\_gnd / set\_vdd</u> commands.

The **scan\_\*** options are required when a dummy cell (one with the scan pins removed) is required. The **scan** option specifies the names of the scan-related pins that are to be removed. The **scan\_disable** option provides the state information that will disable scan mode. If the application of the **scan\_disable** constants results in 2 or more data groups with the same states, then the group data will be merged according to the rules specified by the

Liberate Commands

default\_leakage, default\_power, and default\_timing parameters. (If the default group is turned off, then the group data will be merged using the default setting of max) The scan\_cell\_prefix and scan\_cell\_postfix options provide a string to attach to the beginning or end of the cell name when the scan pins are removed. If either of these options is specified, the library will contain both the original cell and the scan dummy cell with the modified name. When the write\_library scan\_dummy\_scale\_power option is enabled the power data in the scan dummy will be scaled according to the factor specified by the option scan\_scale\_power\_factor. This option specifies a scale to be applied to the remaining power tables when the scan pins are removed. The default power scaling factor is computed as the number of total pins divided by the number of non-scan pins.

The user\_arcs\_only argument skips the automatic addition of arcs by the "inside view" of Liberate. This option requires that the user provide all required arcs using the define\_arc command. This option is used so that the write\_template verbose flow more closely matches the reference library structure.

The **when** argument enables specification of user defined logic constraints using the Liberty format *when* syntax, constraining Liberate's automatic vector generation for this cell. The **define\_cell -when** logical condition applies only to steady state signals such as leakage states and side input states that are non-switching. Liberate does not automatically infer simultaneous switching inputs based on the logical condition. You can use **define\_arc** to specify simultaneous switching inputs, or specify a truth table to be translated automatically.

The **ignore\_input\_for\_auto\_cap** argument accepts a list of input/bidi pins. Any timing arcs which originate at pins specified in this list will not be considered for **auto\_index** and **auto\_max\_capacitance** calculations.

The **ignore\_pin\_for\_ccsn** argument accepts a list of input/bidi pins. No CCSN data will be characterized for the specified pins.

This command must be used before char\_library.

#### Examples:

```
define cell -input {A1 A2} -output {Z} \
-delay delay 3x3 -power power 3x3 \
\{NAND2X4 NOR\overline{2}X2\}
define cell \
    -input {D}\
    -output {Q QN} \
    -clock {CK} \
    -async {SN} \
-delay delay_5x5 \setminus
-power power 5x5 \
-constraint constraint 3x3 \
{DFFX1}
define cell \
    -input {A1 A2 A3 A4 SLP}\
    -output {Y}\
    -pinlist {A1 A2 A3 A4 SLP Y} \
```

### Liberate Commands

```
-delay delay 5x5 \
-power power_5x5 \
-when "!SLP" \
{MTAND2 MTAND3 MTAND4}
# The following example attaches a 100 Ohm resistor between
# the PAD and PADN pins in addition to the load caps
# (from index 2) added to PAD and PADN.
=====template.tcl===
define cell \
     -input {I} -output {PAD PADN} \
     -pinlist {I PAD PADN} \
     -harness "Obuff_load" \
    -delay delay_template_OL \
-power power_template_OL \
    OBUFF
=====char.tcl=====
lappend spicefiles /home/work/custom load/testload
=====testload======
.subckt Obuff load PAD altos out PADN altos out
C1 PADN_altos_out 0 'PADN_cap'
C2 PAD_altos_out 0 'PAD_cap'
R1 PAD altos out PADN_altos_out 100
.ends
# Here is an example of a mux testcase with an
# un-buffered input and one-hot data selectors that use
# the define cell -harness capabilities.
=====template.tcl===
define cell \
     -input { S0 S0_B S1 S1_B I0 I1 } \
    -output { X } \\
-delay delay_template_3x3 \\
-power power_template_3x3 \\
-when "((S0 !S1) + (!S0 S1)) & \\
          (S0 ^ S0 B) & \
          (S1 ^ S1_B)"\
     -pinlist {I0 I1 S0 S0 B S1 S1 B N X} \
     -harness mux harness √
     { MUXI21 }
=====char.tcl=====
lappend spicefiles mux harness.spi
=====harness subckt=====
.subckt mux harness
+ IO altos in IO altos stim II altos in
+ I1 altos stim X altos out S0 altos in
+ SO altos stim SO B altos in
.inc^-'INV\overline{1}.spx'
* driver \overline{f}or pin IO,
* IO_altos_stim -> IO_altos_tmp -> IO_altos_in

XdriverO 1 IO_altos_tmp IO_altos_stim vdd vss INV_1

XdriverO 2 IO_altos_in IO_altos_tmp vdd vss INV_1

* driver for pin I1,
* I1 altos stim -> I1 altos tmp -> I1 altos in
Xdriver1_1 I1_altos_tmp I1_altos_stim vdd vss INV_1
Xdriver1 2 I1 altos in I1 altos tmp vdd vss INV \overline{1}
* driver for \overline{pin} SO and SO B,
* SO altos stim -> SO B altos in -> SO altos in
Xdrivers01 S0 B altos in S0 altos stim vdd vss INV 1
Xdrivers02 S0_altos_in S0_B_altos_in vdd vss INV_1
* VDD voltage is defined as a parameter by
* Liberate, <supply net> voltage
```

Liberate Commands

```
* .global is not supported to avoid net name
* conflicts with the cell being characterized
* and messing up power/leakage measurements
Vdd vdd 0 VDD_voltage
Vss vss 0 VSS_voltage
* X_cap is defined as a parameter by Liberate:
* <port_name>_cap
* Here we are defining a PI load based on the
* index_2 value.
.param c_near=X_cap/2
.param c_far=X_cap/2
.param rshield=5
Cnear X_altos_out 0 c_near
Rsh X_altos_out far_end rshield
Cfar far_end 0 c_far
.ends
```

### define\_cell\_leakage

-echo Echo each generated define\_leakage command into the log

file.

**-active\_pinlist {list}** List of pin names to expand into different states.

-prevector\_list {list of values}

List of prevectors. For example, {"0 1 0" "1 0 1"}

-prevector\_pinlist {list}

List of pins corresponding to -prevector.

-prevector when list {list}

List of 'when' conditions corresponding to each prevector. For

example, {"CK" "!CK"}

**-static** pinlist {list} List of pins that remain static (do not toggle).

-static\_vector {list} Vector string containing a value for each pin in the static pinlist.

**{cell\_names}** Required list of cell names to which the **define\_leakage** 

commands are applied.

Use this command to create define\_leakage states. This command supports the complete iterative expansion of a list of pins while holding a separate list of pins at a static (DC) level.

Use this command to expand a list of pins into separate **define\_leakage** commands. This command supports the complete iterative expansion of a list of pins in the active\_pinlist while holding a separate list of pins specified in the static\_pinlist at the values specified in the static\_vector. In addition, different prevector sequences can be provided using the prevector\_pinlist and prevector\_list. The prevector\_when\_list associates specific prevector sequences from the prevector\_list with a specific "when".

This command must be specified after the **define\_cell** command for the cells listed in the **define\_cell\_leakage** command and before the **char\_library** command.

Liberate Commands

### **Examples:**

### Example1

# Generate **define\_leakage commands** by expanding active pin "b" while holding pin "a" as static.

# The following commands will be echo'd into the log file and executed:

```
define_leakage -when "!b" -vector "10x" na3
define leakage -when "b" -vector "11x" na3
```

### Example 2

# Generate **define\_leakage commands** for two active pins and one static pin with prevectors associated with the state of clk.

# The following commands will be echo'd into the log file and executed:

```
define_leakage -when "!d*!clk" -prevector_pinlist "clk" -prevector "0 1 0" -vector
"001x" dff

define_leakage -when "!d*clk" -prevector_pinlist "clk" -prevector "1 0 1" -vector
"011x" dff

define_leakage -when "d*!clk" -prevector_pinlist "clk" -prevector "0 1 0" -vector
"101x" dff

define_leakage -when "d*clk" -prevector_pinlist "clk" -prevector "1 0 1" -vector
"111x" dff
```

Liberate Commands

## define\_duplicate\_pins

**<cellname >** The cell name to apply the duplication to.

<pi><pin> The pin to be duplicated.

{ duplicate\_pins } List of pin names to be duplicated.

The **define\_duplicate\_pins** command specifies a list of pins for a cell that will not be directly characterized, but instead will be given duplicate data from a characterized pin. This command will copy all the pin data from the <pin> to each of the duplicated pins including any data where the <pin> is a related\_pin. If the pin is an input pin, the duplicate input pin will include pin cap, hidden power, constraints, and ccsn (CCS noise). In addition, all input to output arcs where the pin is a related\_pin will be duplicated for each duplicate\_pin. Example:

```
define_duplicate_pin mux A { B C D E F G H I }
```

This command also supports duplicating a complete bus. Example:

define duplicate pins myCell addrA addrB

...where addrA and addrB are buses. The following restrictions apply:

- addrA and addrB must have the same "direction" (cannot duplicate an input to an output.)
- addrB <u>cannot be of a lower</u> range than addrA, but addrB <u>can be of a larger</u> range than addrA. In this case, only the 1st *n* bits of addrB will be duplicates of A and the rest will remain unique. (In other words, if addrA is 16 bits, and addrB is 8 bits, you can clone addrA[7:0] to addB[7:0]. But if addrA is 8 bits, and addrB is 16 bits, you cannot clone anything into addrB[15:8] from addA, because addA doesn't contain that bit range.)
- addrB doesn't need to exist it can be created on the fly during write\_library.
- Duplicating bundles is not supported.

# define\_group

<group > Group name

<"description"> Text describing the group

{cell\_names } List of cells belonging to this group

The **define\_group** command defines a cell group and a text description for that group. This information is used by the datasheet generator (**write\_datasheet**) to group cells with similar functionality. The define group commands must occur after a **char\_library**, **read\_ldb** or **read\_library** command. To save the group definitions in the library database (ldb) a subsequent **write\_ldb** command must be used. If **define\_group** is not used, cells will be grouped based on their footprint. If no footprint information is available then all cells will belong to their own unique group.

Liberate Commands

The grouping information is accessible via two API functions **ALAPI\_cellgroups** and **ALAPI\_description**. The function **ALAPI\_cellgroups** will generate a list of groups from the library while **ALAPI\_description** will return the text description of a given cell. For more information on the API functions, see the ALAPI manual.

### Example:

```
# Define a group of OR gates
define group OR2 gates "2 input OR" {OR2 1 OR2 2 OR2 4}
```

### define\_index

-index\_1 {indices}-index\_2 {indices}List indices to use as index\_2List indices to use as index\_2

-pin {pins} List of pin names (REQUIRED). Accepts wildcards.

**-related\_pin {pins}** List of related pin names. Accepts wildcards.

**Note**: The <code>-related\_pin</code> is required for most arcs, but is not required for arcs that need only one pin, such as hidden power

arcs and mpw or min\_period arcs.

-type {data\_types} List of data types constraint, delay, mpw, power or si\_immunity

**-when <"function">** Logic state of side inputs.

**{cell\_names}** List of cell names. Accepts wildcards.

The **define\_index** command overrides the indices specified in the templates referenced by **define\_cell**, or created using the **auto\_index** argument of **char\_library**, for all the arcs between the **related\_pin** list and the **pin** list for the given **type**. Valid table types are: **constraint**, **delay**, **mpw**, **power**, and **si\_immunity**. The overrides apply only to the cells listed in the **define\_index** command.

pin, related\_pin and at least one of index\_1 or index\_2 must be specified.

Note: pin and related pin accept the asterisk "\*" wildcard. Example:

```
define_index -pin D*  # All pins beginning with "D"
define_index -pin *  # All pins
```

The size of the **index\_1** and the **index\_2** lists must be equal to the equivalent template type specified by **define\_cell**. The **when** option provides for defining unique indexes using the Liberty *when* syntax.

Multiple **define\_index** commands can be used to specify different overrides for different arcs for the same set of cells, or for different cells.

The **define\_index** command must follow the **define\_cell** command and it must precede the **char\_library** command.

Liberate Commands

<u>Note</u>: If your <u>char\_library</u> command used auto\_index, define\_index is applied <u>after</u> auto\_index completes. If define\_index is successfull (correctly specified with cell/pin etc), it will override the index values determined by auto\_index.

### Examples:

```
define_template \
    -type delay \
    -index_1 {0.025 0.1 0.25} \
    -index_2 {0.0010 0.015 0.100} delay_3x3

define_cell \
    -input {A1 A2} \
    -output {Z} \
    -delay delay_3x3 {NAND2X4 NOR2X2}

# Define different output loads for A1 to Z arcs define_index \
    -pin {Z} \
    -related_pin {A1} \
    -type delay \
    -index_2 {0.010 0.050 0.500} \
    {NAND2X4 NOR2X2}
```

# define\_input\_waveform

```
-direction < rise | fall > Direction of the input waveform. (REQUIRED)
```

**-gnd\_val <voltage>** gnd voltage value of the associated input pin(s) in volts.

(REQUIRED)

-pinlist {cell pin <cell pin> ...}

List of pins to apply the waveforms. Specified in cell/pin pairs.

-pwl {time voltage < time voltage> ...}

List of paired values of time and voltage in MKS units.

(REQUIRED)

-scale Scale the normalized voltages in the PWL by vdd. (Reserved

for write template flow - not a user option.)

-slew\_index <slew\_index> The slew from the index in ldb/lib units. (REQUIRED)

**-vdd val <voltage>** vdd voltage value of the associated input pin(s) in volts.

(REQUIRED)

Use this command to specify a piece-wise linear waveform to drive the input during characterization. Important: all input transition values must be specified as PWL for a given index of slews. It is not valid to specify one index value as PWL and have the others default to another alternative input waveform method. This command must be used before **char\_library**.

**direction** is used to specify the logical direction of a given input waveform. Valid direction values are rise and fall.

Liberate Commands

vdd and gnd voltages specify the input voltage full rail swing for the cell/pin.

**pinlist** is a list of cell-pin pairs. The cell and pins can be specified using wildcards. Examples are: Wildcards (\*) are supported in place of explicit cell/pin names. User Inputs for a cell/pin is searched for in the following order: cell:pin, cell:\*, \*:pin, and \*:\*. If Normalized Driver Waveform (NDW) data needs to be written in the output library, use of wildcards is not recommended in the pin names. For more information about use of wildcards and NDW, see driver waveform wildcard mode.

**slew\_index** specifies the index transition value that the pwl waveform is linked with.

### Example:

This sample shows a template file that has slew thresholds set at 10% and 90%, and slew index values set at 0.02 and 0.555:

```
set_var slew_lower_rise 0.1
set_var slew_upper_rise 0.9
set_var slew_lower_fall 0.1
set_var slew_upper_fall 0.9
set_var measure_slew_lower_rise 0.1
set_var measure_slew_lower_fall 0.1
set_var measure_slew_upper_rise 0.9
set_var measure_slew_upper_fall 0.9

define_template -type delay \
    -index_1 {0.02  0.555} \
    -index_2 {0.08  0.71 } \
    delay_template_2x2
```

Liberate checks that the PWL waveform supplied matches the <code>slew\_index</code>. In this example, the PWL waveform must be defined so the slew time measured from the <code>measure\_slew\_lower\_rise</code> to the <code>measure\_slew\_upper\_rise</code> thresholds matches the <code>slew\_index</code> value. If the <code>measure\_slew\_\*</code> and the <code>slew\_\*</code> variables are not the same, then the slew time derived from the waveform must be derated before it is checked against the <code>slew\_index</code>. The derate factor is computed as follows:

```
slew_derate = (measure_slew_upper_rise - measure_slew_lower_rise) / (slew_upper_rise
- slew lower rise)."
```

Liberate Commands

Both rising and falling waveforms must be defined. (Only rising waveforms shown in this example.)



```
# Definitions for rising PWL waveforms. Falling waveforms are similar.
define input waveform \
    -direction rise \
    0.0 0.0 lwg-
                   0.0025e-9 0.081 0.0225e-9 0.729 0.025e-9 0.81} \
    -vdd val 0.81 \setminus
    -gnd val 0.0 \
    -slew index 0.02 \
    -pinlist {INV X1 A}
define input waveform \
    -direction rise \
    -pwl {0.0 0.0 0.069e-9 0.081 0.624e-9 0.729 0.693e-9 0.81} \
    -vdd val 0.81 \setminus
    -gnd val 0.0 \
    -slew index 0.555 \
    -pinlist {INV X1 A}
```

### define leafcell

- -area "parameter\_name" Name of area diode parameter (default 'area')
- **-element** Enables circuit element based leaf cells. Model name(s) must be specified.
- **-extsim model** Allows for partial include and partial read spice
- -length "parameter\_name" Name of the Length mos parameter (default 'l')
- **-multiple "parameter\_name"** Name of Multiple mos parameter (default 'm')
- -nfin "parameter\_name" nfin parameter for FinFets. Default: 'NFIN'

Liberate Commands

### -pin\_position {list of pin positions}

Pin positions usually start from 0 < drain gate source [bulk(s)]> |

<terminal\_p terminal\_n [bulks]>(REQUIRED)

-pj "parameter\_name" Name of pj diode parameter (default 'pj')-scale "value" mos param scale factor (default '1.0')

-type <nmos | pmos | diode | r | c | nmos\_stk | pmos\_stk | npn | pnp | black\_box > Type of cell

-width "parameter\_name" Name of Width mos parameter (default 'w')

{leaf cell names} List of leaf cell names

This command specifies the bottom level (leaf) of the hierarchy in a cell level netlist. It is the boundary between the cell netlist and the model file. It also specifies the device type of the leaf devices so that the Inside-View algorithm can correctly identify the circuit functionality. This allows Liberate to correctly identify devices in the cell netlist even when the process model file cannot be parsed by Liberate but can be parsed by the external circuit simulator. This command can be used in combination with the <code>extsim\_model\_include</code> variable to enable external simulation (see <code>-extsim</code> argument of the <code>char\_library</code> command) with the process models and the compiled netlist. This command supports identification of mosfets, diodes, resistors, capacitors, and other device types.

area provides the name of the diode area parameter in the cell. The default name is: 'area'.

**element** enables circuit element based leaf cells. Without this option, the define\_leafcell applies only to instances in the netlist. An instance in Spice format has a name beginning with "X". When this option is turned on, the define\_leafcell is applied only to circuit elements (such as R, C, M) instead of instances. This option supports circuit elements with a model, and a pin count greater than 2 (for example, 3-terminal R's and C's). Use this option when the netlist contains elements such as "M" (Mosfet), "D" (Diode), etc. If the netlist has instances (preceding "X"), then this option should not be used.

extsim\_model loads the model files for the leafcell(s). If this argument is used, the leafcell being defined also needs to have <code>extsim\_deck\_header</code> insert a ".inc'<path>/ modelfile.inc'" to load a model for this cell — most likely a Verilog model. If one or more leafcells does not have the <code>extsim\_model</code> argument nor the <code>extsim\_model\_include</code> present, the tool will output an error requesting use of the <code>extsim\_model\_include</code> variable/parameter and quits.

length provides the name of the mos Length parameter in the cell. The default name 'l'.

multiple provides the name of the mos Multiple parameter The default name is 'm'.

**nfin** provides the name of the parameter in the netlist instance (or element) that maps to the number of fingers of a FinFet process.

Liberate Commands

**pin\_position** maps the pins of the leafcell in the netlist to the pins of the corresponding subckt or model in the model file. There should only be one number for each pin in the leafcell. The first pin is designated by 0.

pj provides the name of the diode pj parameter in the cell. The default name is: 'pj'.

**scale** provides the scale in the cell. The default is: '1.0'. This scale factor is used only by the Liberate "Inside View" to determine device sizes, and is not applied to the device sizes in the simulation netlist.

type specifies the type of the cell. Supported settings are nmos, pmos, diode, r, c, nmos\_stk, pmos\_stk, npn, pnp, and black\_box. The nmos\_stk and pmos\_stk types support 5 pin stacked NMOS/PMOS transistors. For 7 pin stacked MOS, the extra 2 pins are internal pins. Note that the pin\_position for stacked MOS is: 'd g1 g2 s b'.

The npn, and pnp types identify circuit instances that are Bipolar npn or pnp transistors. These types support a pin\_position with 3 positions (0, 1, and 2).

The black\_box instance type supports as many pins in -pin\_position as are required. The Liberate internal simulator, Alspice does not support BJT devices or black boxes. If the circuit has any of these devices, then an external simulator must be used with -io (see char library -extsim -io). In addition, extsim\_model\_include, define\_leafcell, extsim\_flatten\_netlist (=0) and define\_arc must be used.

Note: each type requires a minimum number of pins/element in the pin position option.

width provides the name of the mos width parameter in the cell. The default name is: 'w'.

If **define\_leafcell** commands in the char script have the <code>extsim\_model</code> argument included, there are two ways to load model files for these leafcells – by using the <code>extsim\_model\_include</code> variable or using the <code>extsim\_deck\_header</code> variable. All other device models may be loaded by using <code>read spice</code>.

This command must be used before read\_spice. If the extsim\_model argument is used with this command, it must be used before char\_library and write\_library as well.

### Example 1:

Liberate Commands

PCH\_map

### Example 2:

```
set_var extsim_deck_header ".hdl /support/diode.va"
define_leafcell -extsim_model -type diode\
    -pin_position {0 1} {diodeva}
set spicefiles "netlist.sp"
lappend spicefiles "/support/sp_models.inc"
# Read in spectre netlists
read spice -format spectre $spicefiles
```

# define\_leakage

-extsim deck header

Allows to provide external simulator commands directly to the external simulator on an individual arc basis without having Liberate process or review them. This argument is intended to be used when an external simulator is used (refer to the <code>-extsim</code> argument of the <code>char\_library</code> command). It is a local arc specific version of the variable <code>extsim\_deck\_header</code>. As Liberate does not parse the string specified by this argument, ensure that the contents are valid and consistent with the arc simulation. The value string can contain the return character ("\n"). The value string is included in the top of simulation deck. For example:

define\_leakage -extsim\_deck\_header ".ic n128 0" related pin ck -pin Q ..

-prevector <"vector"> User-specified initialization vectors (Default: no prevectors)

-prevector\_pinlist {list} User-specified pin list for pre-vectors.

-when <"function"> User-specified logic conditions (REQUIRED)

-vector <"stimulus"> Vector stimulus used to simulate the leakage, each bit can be

one of X | 1 | 0

{cell\_names} List of cell names

The **define\_leakage** command defines the logic conditions to use for calculating leakage power for the given cells. Using this command turns off Liberate's automatic determination of leakage conditions for the listed cells.

**prevector** specifies an arbitrary simulation stimulus to be applied before the actual vector where the characterization will be measured. Pre-vectors are used to put a device in a user-defined state before proceeding with characterization. Prevector values must be 0 or 1. See related variables: <u>prevector period</u>, and <u>prevector slew</u>.

This option must be used in conjunction with prevector\_pinlist. The following illustrates how prevectors are specified with prevector\_pinlist:

Liberate Commands



# /Important

- 1. The last state of the prevector must match the beginning state of the vector for a given pin, otherwise an unintended transition will occur.
- 2. When prevector is specified, Liberate disables Inside View for this arc and operates as if it is in io mode for this arc. In io mode, probe is required for all constraint arcs, including mpw. (See <u>char\_library</u>)

### Example 1:

```
# Define the IOCELL
define_cell \
   -input { D } \
   -output { Q } \
   -clock { CK } \
   -pinlist { D CK Q } \
   -delay delay_template_3x3 \
   -power power_template_3x3 \
   MYCELL

define_leakage \
   -prevector_pinlist {D CK} \
   -prevector "00 01 00 10" \
   -vector "1RR" \
   -related_pin CK \
   -pin Q \
   MYCELL
```

### Example 2:

```
# constraint arcs from CK => CK using prevector min_pulse_width
define_leakage \
    -type min_pulse_width \
    -prevector_pinlist {D CK Q} \
    -prevector {100 111 001} \
    -vector {0RF} \
    -related_pin CK \
    -pin CK \
    DFF

# constraint arcs from CK => CK using prevector min_pulse_width define leakage \
```

Liberate Commands

```
-type min_pulse_width \
-prevector_pinlist {D CK Q} \
-prevector {100 111 011} \
-vector {0FF} \
-related_pin CK \
-pin CK \
DFF
```

The **-when** argument specifies the logic conditions using the Liberty *when* format syntax. This command should be used when characterizing I/O cells that do not use automatic vector generation (**char\_library –io**).

The **-vector** argument allows for partial when conditions for leakage in the output library, while having secondary pins set to a mix of 0s and 1s.

Note: Enhanced leakage characterization is also achievable by the tool honoring the **-when** condition specified in the **define\_cell** command.

This command must be used before read\_spice, char\_library, and write\_library.

### Examples:

# define\_map

<map filename> Name of the map file

The **define\_map** command defines a file for mapping cell names prior to writing out the template, library, Verilog, VITAL, or datasheet files. It can also be used to map cell names when doing a library comparison using the **compare\_library** command. It also changes the cells name(s) returned by the API functions: **ALAPI\_inputs**, **ALAPI\_outputs**, **ALAPI\_internals**, **ALAPI\_clocks**, **ALAPI\_pinnames**, **ALAPI\_name**, **ALAPI\_cellnames**, and **ALAPI\_cellgroups**.

If the specified file contains only cell name mapping, this command can be used before model generation (see write\_library, write\_verilog, and write\_vital) and before the write\_template command. However, if the specified file contains pin mapping, it must be used before the read ldb and read library commands.

The specified file should contain separate lines of one of the following formats:

<original\_cell\_name> <new\_cell\_name>

Liberate Commands

<original\_cell\_name:pin\_name> <new\_pin\_name>

### Example:

# Define a mapping file before writing the library

# The map\_file would contain the following information:

```
cell_1 cell1_new
cell_1:ck CLK
```

Liberate maps the cell named cell1 to cell1\_new and the pin named ck in cell\_1 to CLK.

# define\_max\_capacitance\_attr\_limit

```
-cells { }
-pinlist { }
List of cells.
List of pins.
```

< **limit** > The max capacitance attribute limit value.(in Farads)

This command is used to set a pin-specific maximum capacitance attribute limit. The values set by **define\_max\_capacitance\_attr\_limit** override the calculated max\_capacitance attribute when the limit is exceeded. Multiple **define\_max\_capacitance\_attr\_limit** commands can be specified. A wildcard \* is supported to allow the cell name to reference all cells. Only cells with the given pin name(s) will be effected. A wildcard cannot be used for the pin.

This command must be used before model generation (write\_library).

#### Example:

```
# Set the max capacitance for pin Y of the cell AND1
define_max_capacitance_attr_limit \
    -cell AND -pinlist Y 100e-15
```

# define\_max\_capacitance\_limit

```
<value> Maximum allowable capacitance (in Farads).
```

```
{<cell> <pin> ... } List of cell pin pairs
```

This command is used to set a pin-specific maximum capacitance. This command only has effect when using the **auto\_index** option to **char\_library**. The values set by **define\_max\_capacitance\_limit** override the calculated max\_capacitance when the limit is exceeded. Multiple **define\_max\_capacitance\_limit** commands can be specified. A wildcard \* is supported to allow the cell name to reference all cells. Only cells with the given pin name will be effected. A wildcard cannot be used for the pin.

Liberate Commands

This command must be used before char\_library.

### Example:

```
\# Set the max capacitance for pin Y of the cell AND1 define max capacitance limit 100e-15 { AND Y }
```

### define max transition

```
<value> Maximum allowable transition time (in seconds).
```

```
{<cell> <pin> ...} List of cell/pin pairs
```

This command is used to set a pin-specific maximum transition. This command only has effect when using the **auto\_index** option to **char\_library**. The values set by **define\_max\_transition** override the global value set by the **max\_transition** parameter. Multiple **define\_max\_transition** commands can be specified. A wildcard \* is supported to allow the cell name to reference all cells. Only cells with the given pin name will be effected. A wildcard cannot be used for the pin.

<u>Caution</u>: If this command is used with the VDB flow, care should be taken to not apply double-scaling. For example, the **write\_vdb** command should <u>not</u> use -auto\_index. Instead, your characterization script (i.e.: char.tcl) should have a read\_vdb -> char\_library -auto\_index flow. If both scripts use -auto\_index then the resulting library will have max\_transition scaling applied twice.

This command must be used before **char\_library**. Example:

```
# Set the default maximum transition time
set_var max_transition 1e-9
# Set maximum transition time for some clock pins
define_max_transition 0.5e-9 {DFFX1 CK LTX1 LCK}
define_max_transition 0.75e-9 {GATER CLKIN * CLK}
char library -auto index
```

## define\_min\_transition

**<value>** Minimum allowable transition time (in seconds).

```
{<cell> <pin> ...} List of cell/pin pairs.
```

This command is used to set a pin-specific minimum transition. This command only has effect when using the auto\_index option to char\_library. The values set by define\_min\_transition override the global value set by the min\_transition parameter. Multiple define\_min\_transition commands can be specified. A wildcard \* is supported to allow the cell name to reference all cells. Only cells with the given pin name will be effected. A wildcard cannot be used for the pin.

Caution: If this command is used with the VDB flow, care should be taken to not apply double-scaling. For example, the write\_vdb command should not use -auto\_index. Instead, your

Liberate Commands

characterization script (i.e.: char.tcl) should have a read\_vdb -> char\_library -auto\_index flow. If both scripts use -auto\_index then the resulting library will have min\_transition scaling applied twice.

This command must be used before char\_library.

## define out to out arc

-related <pin> The related\_pin for both forward arcs.-related\_out <pin> The intermediate transitioning output.

**-out <pin>** The last transitioning output.

-cells {list of cells} List of cells

Use this command to tell Liberate to characterize an arc from an output pin to an output pin. This command will merge a characterized arc A->X with arc A->Y into arc X->Y.

related is the name of the input pin whose transition triggers the arc.

**related\_out** is the first output to switch and becomes the related\_pin for the out-to-out arc.

**out** is the output pin for both forward arcs and is the pin in the output library.

This command must be used before **write\_library**. Example:

```
define out to out arc -related A -related out X -out Y -cells { mycell }
```

# define\_pin\_load

- -pullup\_voltage <value> Pullup voltage
- -pulldown\_voltage <value> Pulldown voltage
- -pullup\_resistance <value> Pullup load resistance in ohms
- -pulldown\_resistance <value> Pulldown load resistance in ohms
- -series\_resistance <value> Series load resistance in ohms
- <pin\_load\_name>
  Name of pin load definition (REQUIRED)

The **define\_pin\_load** command defines additional loading that can be applied to a particular pin prior to the output load. The loading of the pin can consist of a pullup voltage source via

Liberate Commands

a pullup resistance, a series resistance and a pulldown resistance tied to a pulldown voltage source. Resistances must be specified in ohms.



The load definition can be referenced by the **define\_arc** command to specify additional loading to be applied to a specific arc. This can be particularly useful for characterizing I/O cells.

This command must be used before char\_library.

### Example:

```
# Define additional loading for a pin
define_pin_load \
    -pullup_voltage 3.3 \
    -pullup_resistance 4000 \
    -pulldown_resistance 4000 \
    -series_resistance 25 \
    pin load template
```

# define\_pulse\_generator\_arc

-when <"function"> Logic conditions of side inputs

-pin {pins}
List of pin names

**-related pin {pins}** List of related pin names

-cell {cell names} List of cells

Use this command to identify arcs that generate a pulse on an output pin. This command needs to be executed before running char\_library. For the specified arcs Liberate will subtract CV^2 from the fall power. Then Liberate will divide the fall power by two and copy the fall power into the rise power. This is done because the falling arc also captures the rising arc power.

If the -when is not specified, then this command is applied to all arcs that match the specified pin and related\_pin. If -when is specified, then this command is only applied to those arcs

Liberate Commands

that exactly match the specified when condition. An exact match occurs when all pins are present and are in the same state. The order of the pins is not considered.

This command must be used before **char\_library**.

## define\_template

-type {delay | power | ccs | ccsn\_dc | constraint | ecsm | mpw | si\_iv\_curve |

si\_immunity }

Template type (REQUIRED)

-index\_1 {values}
List values to be used as the first index (REQUIRED)

-index\_2 {values}-index\_3 {values}List values to be used as the second index-index\_3 the second index

<template> Name of template

The **define\_template** command defines a template to be used for characterization. The **type** argument specifies the type of template being defined. How each cell is to be characterized is defined by associating the defined template with the appropriate argument of the **define\_cell** command. Multiple **define\_cell** commands can reference a single template.

<u>Note</u>: Internally define\_template uses a fixed set of units (listed below). These <u>cannot</u> be changed, *however*, units may be changed when writing a library with the "set\_units" command.

current 1mA (milliamps)
power 1nW (nano watts)
resistance 1kohm (kilohm)

time 1ns (nano seconds)

voltage 1V (volts)

capacitence 1pf (pico farad)

The **delay** template type is used for delay characterization using input slew and output load. It requires both **index\_1** and **index\_2** to be specified, where **index\_1** represents the range of input slews and **index\_2** represents the range of output loads.

The **power** template type is used for switching and hidden (internal) power characterization using input slew and output load. It requires both **index\_1** and **index\_2** to be specified, where **index\_1** represents the range of input slews and **index\_2** represents the range of output loads.

The **ccs** template type can be used for composite current source model (CCS) delay characterization. It requires **index\_1** to be specified where **index\_1** represents the range of the normalized voltage values to measure.

Liberate Commands

The **ccsn\_dc** template type can be used for composite current source DC noise model characterization. It requires **index\_1** and **index\_2** to be specified where they represent a range of input/output voltages. If not specified Liberate uses a range of 29 voltage points from -Vdd to 2\*Vdd. DC simulations are very fast, especially on a small CCB group of transistors extracted for noise stage simulations and therefore does not use much CPU time compared to the transient CCS noise models. It usually is not necessary to change the size of these tables from the default 29x29. It can be useful to optimize the size of the tables to avoid non-convergence errors at the extremes of the voltage range. The ccsn\_dc template is global to all cells and is not included in the define cell command.

The **constraint** template type can be used for timing constraint (setup, hold, removal, recovery) characterization. It requires both **index\_1** and **index\_2** to be specified, where **index\_1** represents the range of input slews of the data signal and **index\_2** represents the range of input slews of the reference signal (clock, reset etc.).

The **ecsm** template type can be used for effective current source model (ECSM) characterization. It requires **index\_1** to be specified, where **index\_1** represents the range of the normalized voltage values to measure.

The **mpw** template type is used when a two dimensional mpw table is required. The user must provide both **index\_1** and **index\_2**. In addition, the **define\_cell -mpw** option must reference the mpw template. By default, if the user does not provide an **mpw** template, the **mpw** timing constraint will be characterized as a single attribute. If the variable **mpw\_table** is set to a **1**, then Liberate will output a one dimensional mpw table using the **define\_cell** constraint index\_1 list of values. Use the **define\_template type mpw** only when a 2 dimensional mpw table is required.

The **si\_iv\_curve** template type is used for steady state I/V characterization. It requires **index\_1** to be specified, where **index\_1** defines the number of sample voltage points between supply and ground for steady state high and between ground and supply for steady state low. Each sample point is equally spaced within the total voltage range.

The **si\_immunity** template type is used for noise immunity rejection curve characterization. It requires both **index\_1** and **index\_2** to be specified, where **index\_1** represents the range of input noise widths and **index\_2** represents the range of output loads.

All **index**\_\* entries for all the library constructs should be monotonically increasing.

This command must be used before **char\_library**.

### **Examples:**

```
\# Delay template for 3 input slews, 3 output loads define_template -type delay \backslash -index_1 {0.025 0.1 0.25} \backslash -index_2 {0.0010 0.015 0.100} \backslash delay_3x3
```

Liberate Commands

```
# Power Template for 3 input slews, 3 output loads
define_template -type power \
-index_1 {0.025 0.1 0.25} \
-index_2 {0.0010 0.015 0.100} \
power_3x3
# Timing constraint template for 2 input slews
define template -type constraint \
-index_1 \{0.025 \ 0.25\} \setminus
-index^{2} \{0.025 \ 0.25\} \ 
constraint 2x2
# ECSM template for 5 intervals
define_template -type ecsm \
-index_1 {0.05 0.2 0.5 0.8 .95} \
ecsm 5
# si iv curve template for 11 intervals
define_template -type si_iv_curve \
-index_1 {0 1 2 3 4 5 6 7 8 9 10} \
Si iv \overline{1}1
# si immunity template for 3 noise widths, 3 loads
define template -type si immunity \
-index^{-1} \{0.100 \ 0.50 \ 3.00\} \ 
-index^{2} \{0.0010 \ 0.015 \ 0.100\} \
Si immunity 3x3
# CCS Noise DC Curve with 11 input and 11 output voltages.
define template -type ccsn dc \
-index_1 {-1.0 -0.5 -0.2 -0.1 0.0 \ 0.1 0.2 0.5 1.0 1.2 1.5} \
-index 2 {-1.0 -0.5 -0.2 -0.1 0.0 \
 0.1 0.2 0.5 1.0 1.2 1.5}
ccsn dc template
```

### get\_var

<variable name> Liberate variable name

This command is used to return the current value of a Liberate variable, either the default value or the value set using **set\_var**. A list of Liberate variables can be generated using the **printvars** command. Example:

```
# Get the value of default_timing
get var default timing
```

# ibis\_define\_component

```
    -harness_pins {values}
    -manufacturer "value"
    -net_typ_vdd {values}
    -net_typ_vss {values}
    A list of {net typ_vss} pairs
    A list of {net typ_vss} pairs
```

-package\_C {values}
A list of package C at typ/min/max condition

Liberate Commands

| -package_L {values}       | A list of package L at typ/min/max condition            |
|---------------------------|---------------------------------------------------------|
| -package_R {values}       | A list of package R at typ/min/max condition            |
| -sim_fall "value"         | Simulation transition fall time in seconds. Default: 1n |
| -sim_rise "value"         | Simulation transition rise time in seconds. Default: 1n |
| -waveforms {values}       | A list of pullup/pulldown waveform templates            |
| <components></components> | IBIS component name(s) list                             |

The **ibis\_define\_component** command provides a means for specifying the component definitions that are used for Liberate IBIS characterization.

The **manufacturer** option is used to specify the manufacturer's name in the IBIS output file.

The package\_R, package\_L and package\_C options are used to specify the package R/L/C conditions. These options require a list with 3 values representing the typical, minimum, and maximum values in that order.

The **waveforms** option is used to specify a list of waveform templates. The templates must be defined by the ibis\_define\_component command.

The **net\_typ\_vdd** option specifies a list of pairs of nets and typical vdd values. The **net\_typ\_vss** option specifies a list of pairs of nets and typical vss values. For example, if you are using an IBIS truth table and use the SET\_NET\_GND command in the truth table to specify the gnd/vss values for the IBIS pin, such as:

```
SET NET GND={PAD:0,0,0 PADN:0,0,0}
```

then the following entry is automatically generated:

```
-net_type_vss {PAD 0 PADN 0}
```

Use the **harness\_pins** option to specify IBIS pins that have a harness attached. Note: The harness can be used to specify a special pullup/pulldown resistance/voltage setup for differential output pins.

The **component** option specifies a list of IBIS components this command will apply to.

This command must be used before char\_library.

### Example:

```
ibis_define_component \
    -manufacturer "Vendor" \
    -package_R { 0 0 0 } \
    -package_L { 0 0 0 } \
    -package_C { 0 0 0 } \
    -waveforms $wf_templates \
    -net_typ_vdd {A 1.1 PAD 3.3} \
    -net_typ_vss {A 0.0 PAD 0.0} \
{IO_cell_1 IO_cell_2}
```

Liberate Commands

## ibis define header

-comment char <value> IBIS comment character, default 'l'

-copyright <value> User specified copyright text
 -disclaimer <value> User specified disclaimer text
 -file\_rev <value> IBIS file version, Default: '0.1'

-filename <value> IBIS output file name
-ibis\_ver <value> IBIS version, default '4.2'

-notes <value> User specified notes

-source <value> User specified source description

<cellname> IBIS cell name

The **ibis\_define\_header** command provides a means for specifying the content of each section of the IBIS header at the top of the IBIS model file.

This command must be used before char\_library.

### Example:

# ibis\_define\_model

**-cfix** Rising waveform C\_fixture

**-component** this model is defined for these component(s) list

-cref Timing specification test load capacitance-cref\_diff Timing specification differential capacitance

-enable "Active-High" or "Active-Low"-lfix Rising waveform L\_fixture

**-model\_type** Pin model type : Input, Output, I/O, 3-state

-polarity "Non-Inverting" or "Inverting"

**-r\_load** Loading resistor for [Ramp] measurement

-rfix Rising waveform R\_fixture

-rref Timing specification test load resistance-rref\_diff Timing specification differential resistance

Liberate Commands

-vfix
 -vfix\_max
 -vfix\_min
 -vinh
 Rising waveform V\_fixture\_max
 Rising waveform V\_fixture\_min
 Minimum upper threshold voltage

**-vmeas** Reference voltage for timing measurements

**-vref** Timing specification test load voltage

**-when** When condition to match waveform's "when" logic

modelName IBIS model name

The **ibis\_define\_model** command is required for each IBIS model characterization setup. It is used to define global parameters that are used to acquire and write model data.

Maximum lower threshold voltage

This command must be used before **char\_library**. Example:

```
set cells {IO_cell_1}
# When 0.8V and 2.00V are measurement thresholds, set Vinl=0.8V and Vinh=2.00V.
ibis_define_model \
    -model_type 3-state \
    -polarity Non-Inverting \
    -enable Active-Low \
    -vinl 0.8 \
    -vinh 2.0 \
    -vmeas 1.65 \
    -vref 0 \
    -rref 100.00M \
    -cref 15p \
    -component $cells \
    IO_cell_1_model
```

## ibis define model selector

**-component** This model is defined for these component(s) list

**-model\_desc** List of model and description in pair(s)

**name** Model selector name

The **ibis\_define\_model\_selector** command may be used to specify the set of user-defined model types should be included in a specific IBIS model.

This command must be used before **char\_library**.

### Example:

-vinl

```
set cells {MyOBuff}
set mslist {
LOW_VOLT_PUPD "Low Voltage Pull_up enabled" \
LOW_VOLT_!PUPD "Low Voltage Pull_down enabled" \
}
```

Liberate Commands

```
ibis_define_model_selector \
-model_desc $mslist \
-component $cells \
LVDS OUT
```

# ibis define pin

**-net** Pin net/signal name from Spice netlist

**-model** Pin IBIS model name defined in ibis define model command

-enable
 -function
 -inv\_pin
 Enable pin signal (port) name from Spice netlist
 'when' condition to set pin to logic 1 (high) state
 The corresponding inverting pin name for I/O output

**-inv\_pin\_net** The inverting pin signal (port) name

**-vdiff** The differential receiver threshold voltage from pin to inv pin

-tdelay\_typ
 -tdelay\_min
 -tdelay\_max
 The typ launch delays of the inv\_pin relative to the pin
 The min launch delays of the inv\_pin relative to the pin
 The max launch delays of the inv\_pin relative to the pin

-R\_pin-L\_pin-C\_pinPin package L value-C\_pinPin package C value

**-components** IBIS component name(s) list which use this pin definition

**-cinpin** Specify the core-input-pin related to this pad pin:

core input pin (cell output pin) signal (port) name

(eg: pin Y of PAD->Y arc)

**-coutpin** Specify the core-output-pin related to this pad pin:

core output pin (cell input pin) signal (port) name

(eg: pin A of A->PAD arc)

<pin\_name>

The **ibis\_define\_pin** command is used to define pins that are required to generate electromigration models.



If PAD is a cell output pin and with arc A->PAD, then A is a core-output-pin (cell input pin). The signal goes from core to IO cell through pin A and then passes to the PAD pin. If PAD is the

Liberate Commands

cell input pin with arc PAD->Y, then Y is the core-input-pin (cell output pin). The signal goes from PAD to (through IO cell) pin Y and then passes into core.

This command must be used before char library.

### Examples:

```
ibis_define_pin \
    -net VDDS \
    -model POWER \
    -component $cells \
    VDDS

ibis_define_pin \
    -net PAD \
    -model IO_cell_1 \
    -enable "GZ" \
    -function "A" \
    -component $cells \
PAD
```

# ibis\_define\_waveform\_template

-type <R | F> Output waveform direction

-pull dir <U | D | B> Resistive load connected direction.

-vfix <value> Voltage of the fixture

-rfix <value> Resistance of the fixture
 -lfix <value> Inductance of the fixture
 -cfix <value> Capacitance of the fixture

**-pins {list of pins}** List of pins to apply this waveform

-nets {list of nets}
List of net names that correspond to the pins

**name** Waveform template name. Suggested names are:

pullup\_on\_data, pullup\_off\_data, pulldown\_on\_data, and

pulldown\_off\_data.

The **ibis\_define\_waveform\_template** command is used to define waveforms used by the **ibis\_define\_component** command.

If **type** and **pull\_dir** are not specified, then the waveform template name has to be one of: **pullup on data**, **pullup off data**, **pulldown on data** or **pulldown off data**.

The **nets** option is added to provide the net name of the corresponding IBIS pin name.

This command must be used before **char\_library**.

Liberate Commands

Here are details of the fixture parameters, taken from the IBIS 4.2 specification:

The 'fixture' subparameters specify the loading conditions under which the waveform is taken. The R\_dut, C\_dut, and L\_dut subparameters are analogous to the package parameters R\_pkg, C\_pkg, and L\_pkg and are used if the waveform includes the effects of pin inductance/capacitance. The diagram below shows the interconnection of these elements.

PACKAGE | TEST FIXTURE



NOTE: The use of L\_dut, R\_dut, and C\_dut is strongly discouraged in developing waveform data from simulation models. Some simulators may ignore these parameters because they may introduce numerical time constant artifacts.

Only the R\_fixture and V\_fixture subparameters are required, the rest of the subparameters are optional. If a subparameter is not used, its value defaults to zero. The subparameters must appear in the text after the keyword and before the first row of the waveform table.

### Example:

Here two waveform templates are defined, and both are used by the ibis define component

The vfix value should be set differently for individual corners.

```
# In the typ corner (char_typ.tcl), you should have:
set PULLUP_V_PAD 3.3
# In the min corner (char_min.tcl), you should have:
set PULLUP_V_PAD 3.0
# In the max corner (char_max.tcl), you should have:
set PULLUP_V_PAD 3.6
```

The template\_ibis.tcl which contains all IBIS related commands (like the following ibis\_define\_waveform\_template) is sourced by all char scripts.

```
# pulldown_on_data
ibis_define_waveform_template \
    -type F \
    -pull_dir U \
    -vfix $PULLUP_V_PAD \
    -rfix 50 \
    -pins "P1" \
    -nets "PAD" \
```

Liberate Commands

```
waveform PAD F U 50
ibis define waveform template \
    -type F
    -pull dir D \
    -vfix $PULLDN V DOUT \
    -rfix 50 \
    -pins "P3" \
    -nets "DOUT" \
    waveform DOUT F D 50
ibis_define_waveform_template \
    type R
    -pull dir D \
    -vfix $PULLDN_V_PAD \
    -rfix 50 \
    -pins "P2" \
    -nets "PAD" \
    waveform PAD R D 50
set wf templates {
    waveform DOUT R D 50 <not shown above>
    waveform DOUT F U 50 <not shown above>
    waveform DOUT R U 50 <not shown above>
    waveform DOUT F D 50
    waveform PAD R D 50
    waveform PAD F U 50 <not shown above>
    waveform PAD R_U_50 <not shown above>
    waveform PAD F D 50 <not shown above>
ibis define component \
    -manufacture "Cadence Design Systems, Inc." \
    -package R { 0.24\ 221m\ 0.3\bar{5} } \
    -package L { 2.1nH 4.2nH 3.2nH }
    -package C { 2.4pF 2.1pF 2.2pF } \
    -waveforms $wf templates \
    -sim rise 1.1 \overline{\setminus}
    -sim_fall 1.1 \
    -net_typ_vdd { P3 1.32 P2 3.6 } \
$ibisCellName
```

# merge\_library

**-arcs** Request merging of data by arc.

**-cells {cell\_names}** List of cell names to merge from the second library. Default: all

cells

**-driver\_waveform** Preserves the driver waveform associations present in the <u>from</u>

library

**-exclude** Exclude **-cells** from the second library

-filename <filename> Output file name of merged library. Default: <to\_lib>.m

-indent <number> Number of characters to indent the merged library

-libname <lib\_name> Name of merged (resultant) library

Liberate Commands

-method {method(s) data\_type(s)}

Method for merging libraries. Only pertains to certain data types (see below.) Legal methods are min, max, avg, sum, or append

(e.g "max" or "delay avg hold max".)

Default: "append" (Append data missing from the target library.)

-no\_extra\_pins
Exclude extra pins from the second library

-types {list} Merges the specified types. Supported types are: attributes,

cap, ccs, ccs\_retain, ccsn, ccsp, constraint, delay, ecsm, ecsmn, ecsmp, em, leakage, max\_cap, max\_trans, noise, min\_pulse\_width, power, recovery, removal,

retain, minimum\_period. Default: Merge all types.

**-unique\_pin\_data**Output unique timing, power, etc. data for each bus bit or bundle

member.

**-voltage -voltage - Create** a new library scaled by voltage from two input libraries

with different voltages.

<to\_lib> Library to merge to

{<from\_lib(s)>} List of libraries to merge from

**merge\_library** takes two (or more) libraries and merges them to make a new library. It does this by starting with the to\_lib, and merging data from the from\_lib into it. (**Note**: the to\_lib will <u>not</u> be over-written; the merge process takes place in memory and the results of the merge will be written to the file specified with the filename option.)

All the data in the to\_lib will be preserved and any extra data in the from\_lib will be added. If a list of from\_lib libraries is provided, the libraries will be merged into the output library, one library at a time. For example, any cells in the from\_lib that are missing from the to\_lib will be combined into the merged library and the merged output library will be sorted alphabetically. The merge\_library command also supports bus structures in the lib file, meaning that Liberate will keep buses in the merged library if the source library has buses.

Normally, merge\_library does not replace data; it only appends it. (See option method for an exception to this.) For example, if a to\_lib has NLDM data and a from\_lib has NLDM+CCS data, only the CCS data in the from\_lib will be merged; the NLDM data in the to\_lib will not be changed. Similarly, if a list of from\_lib are given with overlapping data sets, only the first instance will be merged.

The merge\_library command can also be used to add any missing attributes and groups, such as CCS, CCSN, and ECSM data, to the equivalent cells in the to\_lib. For libraries that are not created by Liberate, merge\_library will attempt to find an equivalent arc in the to\_lib. An equivalent arc will have the same pins, data type and attributes (e.g. timing sense, timing type etc.) and an overlapping or equivalent logic state. If no match is found a warning is generated, indicating that the data could not be merged with the target library.

Liberate Commands

**arcs** specifies that arc data should also be merged. By default, all library, cell and pin data is merged.

cells and exclude arguments can be used to control which cells from the from\_lib are merged into the to\_lib. By default all the cells in the from\_lib will be merged. This option supports the use of a wildcard. If exclude is used then the cells in the cells list will be excluded and all the other cells included in the merge process.

**driver\_waveforms** preserves the driver waveform associations present in the "from" library. Note that merge\_library does not preserve any driver waveforms in the "to" library. By default, all references to driver waveforms are dropped from the output library.

**indent** specifies the number of spaces to use for indentation in the merged library.

**libname** specifies the name given to the merged library in the .lib file.

method specifies the method for merging data into a library. By default merge\_library will only append data that is missing in the first library from the second library. With the method option, the user can select the min, max, avg (average), or sum of data for any arcs that are present in both libraries to create the merged library. Arguments are specified as a list of method & type pairs. Legal data types for this method of merging are delay, retain, power, setup, hold, recovery, and removal. This example shows how to merge two libraries and use the max data for the hold time:

```
merge library -method "max hold" -filename mlib lib1 lib2
```

**no\_extra\_pins** is used to disable the merging into the to\_lib any pins that do not already exist in the to\_lib.

**unique\_pin\_data** outputs unique timing, power, etc., data for each bus bit or bundle member. (similar to unique\_pin\_data for write\_library).

#### Without unique\_pin\_data

#### *With* unique\_pin\_data

Liberate Commands

**voltage** instructs Liberate to create a new library that contains values calculated by performing voltage scaling from two existing libraries. All characterized timing data in the library will be scaled including delay, transition, constraints, retain, ccs, ccs\_retain and ecsm.

In addition internal power, leakage and capacitance (pin cap and receiver capacitance (ccs, ecsm)) values will be scaled. Current-based power (ccsp or ecsmp) and noise data (si, ccsn or ecsmn) will *not* be scaled and will be copied from the first library.

A comment will be inserted in the output library to indicate that merging with voltage scaling was performed.

### Example:

```
merge_library -voltage 1.0 -filename newLib_1.0.lib libA_0.9.lib libB_1.1.lib
```

to\_lib specifies the library that will form the initial data in the new library.

the "target" library; the data from this library will form the initial data in the new library, and data from the from\_lib will be merged into it.

**from\_lib(s)** specifies one or more libraries that data will be taken from and merged into the "target" (to\_lib). If more than one library is specified, the merging will take place sequentially, in the order that libraries are specified.

The libraries in the from\_lib list can contain wildcards in the cell name if surrounded by double quotes. This can be used, for example, to merge the footprint attribute "AND" to all of the cells whose names are prefixed with AND. The to\_lib does not support the use of wildcards. An example of wildcard usage in a from\_lib library is as follows:

```
cell ("AND*") { footprint : "AND" }
```

**Note**: If merging data from complete libraries (e.g. no changes are expected), it is recommended to set adjust\_tristate\_load to 0 prior to merging.

**Important**: Merging libraries should be performed as a separate Liberate run.

#### Example:

```
# Merge CCS into an existing library
merge library -filename orig ccs.lib orig.lib ccs.lib
```

# one\_cold

{ list }

Specify a list of one-cold pins (Default: none)

This Tcl function takes a list of pins and will return a string that can be used to specify the one-cold relationship of the pins. For example, one\_cold { a b c } will be converted to ((!a b c)+(a !b c)+(a b !c)).

Liberate Commands

This command must be used before **char\_library**.

```
Example:
```

```
define cell -when [ one cold { a b c } ] \dots
```

# one hot

{ list }

Specify a list of one-hot pins (Default: none)

This Tcl function takes a list of pins and will return a string that can be used to specify the one-hot relationship of the pins. For example, one\_hot { a b c } will be converted to ((a !b !c)+(!a b !c)+(!a !b c)).

This command must be used before **char\_library**. Example:

```
define_cell -when [ one_hot { a b c } ] ...
```

# printvars

The **printvars** command lists the current values of all of Liberate's command variables. This command does not have any options.

#### Example:

```
# List Liberate's variables
printvars
conditional_constraint = 0
constraint_delay_degrade = 0.1
constraint_glitch_peak = 0.1
constraint_glitch_hold = 0
...
slew_lower_rise = 0.3
slew_upper_rise = 0.7
slew_lower_fall = 0.3
slew_upper_fall = 0.7
spice_delimiter = /.
toggle_leakage_state = 0
```

# packet\_slave\_cells

This is a Tcl function that returns a unique list of cells assigned to a particular slave.

When called from the server, an empty list will be returned. See Parallel Processing

Liberate Commands

### read\_ldb

-check driver waveforms Checks both pre-driver and active-driver generated waveforms

in ldb to verify that they have the correct slews.

**-check\_spice** Check netlist and model for changes and recharacterize cell if

any changes are detected.

**-check\_var** Checks variables and commands for changes. If detected, the

appropriate data type will be recharacterized.

**-incremental** Specifies incremental capability.

-remove {list of cells}-remove\_failedList of cells to remove from the ldb. Default: (none)-remove\_failedRemove cells that are marked as failed in the ldb.

**-remove\_type {list of types}** List of data types to remove from ldb. Default: (none)

<filename> A library database file in ldb format.

The **read\_ldb** command reads an existing library database (ldb) created by the write\_ldb command. The library database can then be used for formatting the library data, for example, creating a datasheet.

Liberate can also use an existing ldb to recover from any characterization run that didn't complete successfully. As each cell is characterized it is saved to an ldb in the current directory, named *altos.ldb.<#>*. This temporary ldb can subsequently be read by Liberate (using read\_ldb) to complete the characterization. A complete ldb that contains all the cells can then be saved using write\_ldb.

# /Important

You may have a given variable stored in the ldb and also specified in your Tcl script. Whichever occurs <u>last</u> in your script will determine the value of the variable (i.e.: the last setting of the variable will override an earlier setting.)

The **read\_ldb** command will automatically recognize if the input file is gzipped during loading. The GNU gzip utility must be in the search path if the input file is gzipped.

**incremental** instructs Liberate to examine the ldb and perform characterization for any data that is missing from the ldb. (See below for <code>check\_var</code> and <code>check\_spice</code>.)

**remove** specifies a list of cells to remove from the ldb. By default, Liberate will not characterize any cell that has already been loaded from an ldb. A cell that is removed from the ldb during loading will be re-characterized.

**remove\_failed** will automatically remove cells that are marked as failed in the ldb. In most flows, this can be used in place of "read\_ldb -remove { list of failing cells }".

Liberate Commands

**remove\_type** specifies a list of data types to be removed from the ldb, so they will be recharacterized. Supported types are:

ccs ccsn ccsp cin constraint delay hold leakage mpw power setup

**check\_var** checks changes in control variables and commands. If a change is detected, that change will map to a specific remove\_type, and that type (or types) will be recharacterized. This only works if **-incremental** is set.

**check\_spice** enables checking if the spice netlist and/or the spice model has changed. The Spice netlist check is based on the parsed X/M/D/R/C circuit elements, which generates a checksum, along with a count and total value of each element type that is stored in the ldb. The Spice model check is based on the top-level model path name & time stamp, which is stored in the ldb. If a change in the netlist or models is detected, the cell will be removed and completely recharacterized. Required for this flow are:

- set option -incremental
- □ set variable enable command history
- set variable <u>rechar\_chksum</u> (specifies the linux routine to generate a checksum.)

# Suggested uses for incremental capability:

- Adding or deleting arcs; only the affected arcs will be re-simulated.
- Arcs containing errors from a previous characterization (altos\_error\_flag in the ldb) will be automatically re-characterized.
- Re-simulating only constraint arcs (for example, if constraint\_delay\_degrade was changed). This will be faster than re-characterizing the entire library:

```
read_ldb -remove_type {constraint}
char library
```

Adding CCSN to a previous ldb that does not contain CCSN data. Use these commands:

```
read_ldb -incremental
char library -ccsn
```

CCS timing and/or power can be handled similarly.

# Example:

```
# Read an ldb to generate additional formats
read_ldb tt_all.ldb
# Write a HTML datasheet
write_datasheet -format html -dir tt_html tt
# Write .lib
write library tt all.lib
```

Liberate Commands

<u>Note</u>: When an ldb is read in, if the scale\_tran\_by\_template and/or scale\_load\_by\_template variables were set to 1 when the VDB was created, they will be reset to 0 to prevent double scaling of the indices.

# read\_library

{library\_names} List of library file(s) to read in Liberty format.

The **read\_library** command reads an existing Liberty format library into memory. This is a key command for a number of flows capable of outputting these types of files:

- User data file Extracts non-characterized data such as area, function, etc.
   See <u>write\_userdata\_library</u>
- ☐ **Template file** Tcl script used as part of a characterization flow See <u>write template</u>
- Datasheet Typical datasheet showing delays, power, pin capacitance, etc.
   See <u>write\_datasheet</u>
- □ **Verilog / Vital** RTL model descriptions See <u>write\_verilog</u> and <u>write\_vital</u>

# Example 1:

```
# Create a datasheet
read_library cdnTech1.lib
write datasheet -format text myDatasheet
```

# Example 2:

read\_library can also be used together with write\_library to add margin or other attributes to a library:

```
# Add 20% relative margin to setup and hold
read_library cdnTech2.lib
add_margin -type {setup hold} -rel 0.20
write_library test.lib
```

# read\_spice

```
-format {hspice I spectre I eldo}SPICE netlist format (Default: hspice)
{<spice_netlist_file>} List of file(s) with extracted circuit netlists in SPICE format
```

The **read\_spice** command reads in the SPICE netlists of the cells. The model files should be included with the circuit netlists. The SPICE netlist and model formats supported by Liberate are as follows:

☐ Hspice netlist, Level=49, Level=53 and Level=54 models.

Liberate Commands

- □ Spice3 netlist, BSIM3 and BSIM4 models. Well proximity effects are supported.
- PSP
- eldo, used to load eldo format models

This command must be used before **char\_library**.

### Examples:

```
# Read in a group of SPICE cell netlists
read_spice {nand2x2.spi nor2x2.spi inv2x4.spi 90nm_cmos.spi}
# Read in a group of SPICE cell netlists
set cells {nand2x2 nor2x2 inv2x4}
set spice_netlists {90nm_cmos.spi}
set csz [llength $cells]
for {set c 0} {$c < $csz} {incr c 1} {
    set cell [lindex $cells $c]
        lappend spice_netlists subckts/$cell.spi
}
read_spice $spice_netlists</pre>
```

### read truth table

{<filename>}

List of Truth Table files which contain one or more truth tables to load.

This command reads in and validates truth-table files. This command must be used before calling **write\_template**. Use the **write\_template** command with the **truth\_table** and the **auto\_index** options to output a template file built from the loaded truth table file data.

The **define\_pin\_load** template is added when there is a tri-state bi-directional pin in the cell and one or more of the following attributes: pull-up voltage, pull-up resistance, pull-down resistance or serial-resistance, is defined in the truth table.

The **pin\_load** and **load\_dir** arguments are not added to the **define\_arc** command. If required, they need to be added manually.

Note: For pull-up and pull-down pins, only pin capacitance is characterized. The **pin\_load** and **load\_dir** options should be added to the **define\_arc** commands in the template to specify these values.

#### Example input truth table:

Liberate Commands

```
0 1 - @ 1 1
1 X 0 @ - 0
1 X 1 @ - 1
1 X - @ Z 1
* TABLE_END
* CELL_END
```

### Example output template:

```
Cell: PDIO12
define cell \
     -input {OEN I} \
     -output {C} \
     -bidi {PAD} \
     -pinlist {OEN I PAD C} \
     -delay delay_template_7x7 \
-power power_template_7x7 \
     PDIO12
define pin load \
     -pullup_voltage 3.3 \
     -pullup resistance 1000 \
     -pulldown resistance 1000 \setminus
     -series resistance 25 \
     pin load template PDIO12
define leakage -when "!OEN !I" {PDIO12}
define leakage -when "!OEN I" {PDIO12}
define leakage -when "OEN I !PAD" {PDIO12}
define_leakage -when "OEN !I !PAD" {PDIO12}
define_leakage -when "OEN I PAD" {PDIO12} define_leakage -when "OEN I" {PDIO12} define_leakage -when "OEN I" {PDIO12} define_leakage -when "OEN !I" {PDIO12}
# OEN -> PAD
define arc \
     -t\overline{y}pe enable \
     -vector "F0FX" \
     -related pin OEN \
     -pin PAD
     PDIO12
define arc \
     -type enable \
     -vector "F1RX" \
     -related pin OEN \
     -pin PAD \
     PDIO12
define arc \
     -type disable \
     -vector "RXRX" \
     -related pin OEN \
     -pin PAD
     PDIO12
define arc \
     -type disable \setminus
     -vector "RXFX" \
```

Liberate Commands

```
-related pin OEN \
    -pin PAD \
    PDIO12
# I -> C
# I -> PAD
define arc \
    -vector "OFFX" \
    -related pin I \
    -pin PAD \
    PDIO12
define arc \
    -vector "ORRX" \
    -related_pin I \
    -pin PAD
    PDIO12
# OEN -> C
define_arc \
    -vector "FOXF" \
    -related_pin OEN \
    -pin C \
    PDIO12
define arc \
    -vector "F1XR" \
    -related pin OEN \
    -pin C \
    PDIO12
define arc \
    -vector "RX0F" \
    -related pin OEN \
    -pin C \
    PDIO12
define arc \
    -vector "RX1R" \setminus
    -related_pin OEN \
-pin C \
    PDIO12
define arc \
    -vector "RXXR" \
    -related pin OEN \
    -pin C \
    PDIO12
# PAD -> C
define_arc \
    -vector "1XFF" \
    -related pin PAD \
    -pin C \
    PDIO12
define arc \
    -vector "1XRR" \
    -related_pin PAD \
    -pin C \
    PDIO12
```

Liberate Commands

```
set cells { \
  PDIO12 \
}
```

# read vdb

**{<filename>}** The name of a VDB file to load.

This command reads in a VDB file that was previously created by the **write\_vdb** command. The Tcl file must contain the same setup that was in place when the VDB file was created. Use the **read\_vdb** command in a Tcl command file before the **char\_library** command. When using a read\_vdb command, do <u>not</u> reference a template.tcl file.

Use the write\_vdb/read\_vdb flow to speed up the analysis by storing the processed vectors and to enforce a specific structure across multiple PVT corners.

# remove\_pin\_attribute

{cells} List of cells
{pins} List of pins
{attribute list} List of attributes

Use this command to remove automatically generated pin-level attributes from the output Liberty file. Pin level attributes can be provided in the **write\_library -user\_data** file or automatically added by Liberate. Note: To remove pin level attributes that are supplied in the user\_data file, modify the user\_data file.

This command supports wildcards.

### **Examples:**

```
# Remove input_signal_level from pins Q and CK on cell DFF
remove_pin_attribute {DFF} {Q CK} {input_signal_level}
# Same as above except all pins of all cells
remove_pin_attribute {*} {*} {input_signal_level}
```

### reset defaults

**-version <version>** Default: Reset all variables needed to restore the behavior in the previous release.

From release to release, defaults values of some Liberate variables might change. This command restores the changed variable settings to the default values from a previous release. The required default value changes are stored in the file located at the following location

Liberate Commands

```
${ALTOSHOME}/etc/backward compatible.tcl
```

The backward compatible settings echoes into the Tcl file. This command should be used at the start of your Tcl file and can only be used once per run.

#### **Examples:**

```
Example:
# Reset Liberate defaults to 12.1
reset defaults -version 12.1
```

# set aging criteria

-attribute <value> Settings about reliability analyses. (REQUIRED)

-duty\_cycle <value> The stress simulation duty cycle that ranges from 0.1 (10% of

period at a high logic level) to 0.9 (90% of the period at a high

logic level). Default: 0.5 (50%).

-period <value> Stress simulation period. (REQUIRED)

This command enables Liberate to use the Spectre circuit aging capabilities. Before using this command, ensure that you are using MMSIM12.1 ISR16 or a later release. You may get incorrect aging characterization data if you use an earlier version of the MMSIM release. In addition, use the extsim\_model\_include and define\_leafcell command with set\_aging\_criteria.

The **-attribute** argument specifies the aging-specific settings for the Spectre reliability analysis. The following attributes should be included: age time, deltad value, and report\_model\_param value. For more information on the aging-specific attributes, refer to the *Virtuoso Spectre Circuit Simulator and Accelerated Parallel Simulator User Guide*. There are no default attributes. This argument is required.

The **-duty\_cycle** argument specifies the duty cycle that is applied to the period for stress simulation. If this argument is not specified, the default value of 0.50 (50%) is applied to netlist aging.

The **-period** argument specifies the period of stress simulation (in MKS units). There is no default period. This argument is required.

This command must be used before **char\_library**.

### Example:

```
# Set the aging criteria
set_aging_criteria \
    -period 300e-9 \
    -duty_cycle 0.5 \
    -attribute " age time = \[10y\]\n deltad value = 0.1\n
report_model_param value=yes\n"
```

Liberate Commands

# set client

-dir <directory\_name>{%N%U%P%S}

Directory for temporary files (REQUIRED)

<machine\_name> Name of client machine or queue name

The set\_client command specifies a client a machine to be used for distributed library characterization.

The **dir** argument defines a directory on the client machine to use as a temporary workspace for simulation jobs performed on that machine. Liberate creates the directory if it does not exist.

Liberate can perform distributed processing by explicitly defining the names of each of the client machines. To specify multiple machines, use multiple **set\_client** commands.

The network port number to be used can also be set using the <a href="mailto:set\_network\_port">set\_network\_port</a> command.

For more details on distributed parallel processing, see Chapter 3, "Parallel Processing."

This command must be used before **char\_library**.

# Examples:

```
# set the machines to use (no queue)
set_client -dir /tmp/scratch/%U_%N_%S_%P linux1
set client -dir /tmp/scratch/%U %N %S %P linux2
```

The **-n** argument supports a deprecated method of using a queuing system such as LSF. For more details on this option, see <u>Appendix D</u>, "<u>Deprecated and Legacy Variables</u>."

# set\_conditional

-off Disable conditional states

**-type** {delay const} Type of data for which conditional arcs are disabled (Default:

{delay const})

-cells {cell\_names}
List of cell names (REQUIRED)

This command can be used to disable conditional arcs for delay and constraint groups for a list of cells. Currently other arc types such as power are not supported. This command can be used after **char\_library** but before model generation.

### Examples:

```
# Turn off conditional delay and constraint arcs on ao32  # ao33 cells
set conditional -off -type {delay const} -cells {ao32 ao33}
```

Liberate Commands

### set\_constraint

-cells {cell\_names}
 -index1\_factor <value>
 Multiplication factor. Default: 0.0
 -index2\_factor <value>
 Multiplication factor. Default: 0.0

-margin <value> Margin to add to timing constraints. Default: 0-max <value> Maximum constraint value. Default: 1e20

**-max\_margin <value>** Maximum margin allowed for the given constraint.

Default: 1e20

**-max\_risefall** Specify to use the max from the rise and fall constraint

-min <value> Minimum constraint value. Default: -1e20

**-min\_margin <value>** Minimum margin allowed for the given constraint.

Default: -1e20

-min\_recrem <value> Minimum sum of recovery + removal. Default: no checking

-min\_setuphold <value> Minimum sum of setup + hold. Default: no checking

-min\_warning <0 | 1 | 2> Warning level when min\_recrem or min\_setuphold are

exceeded. Default: 1

-non\_seq\_sum\_swap\_direction

Sum non\_seq\_setup/non\_seq\_hold using the opposite direction

to that used for summing setup/hold. Default: follow "sum\_same\_direction".

-pin\_dir <rise | fall | both>Specify which constraints to apply the margin. Default: both

**-pin\_probe\_factor** Apply when constraints are measured using path delay. Default:

0

-pins {pin\_names} List of pin names. Default: none

**-related {list}** List of related pins.

**-rel\_margin <value>** Margin ratio to add to timing constraints. Default: 0

**-related\_probe\_factor** Apply when constraints are measured using path delay. Default:

Λ

**-sum\_same\_direction** Request summing using the same direction.

Default: opposite direction.

-type {setup | hold | recovery | removal | mpw}

Timing constraint type.

**-when <"function">** Logic state of side inputs.

The **set\_constraint** command adds the specified **margin** (in seconds) to the constraint type when a library or datasheet is output. Acceptable constraint types are: **setup**, **hold**, **recovery**, **removal**, **mpw** (minimum pulse width). The margin is applied globally. If there are multiple **set\_constraint** commands specified, the margin in the last command will override earlier ones. The margins are not cumulative. If no **type** is given the **margin** is applied to all

Liberate Commands

constraints. The **margin** is applied before checking the value against the min/max limits. The default **margin** is 0.0 seconds. The **margin** is based on library thresholds and not on measurement thresholds. The **rel\_margin** option can be used to specify a relative margin to be added. The **rel\_margin** accepts a ratio number between 0 and 1.

The **min\_margin** and **max\_margin** arguments specify the minimum and maximum margin allowed for the given constraint type. The **pin\_dir** argument specifies whether the margin is to be applied to just **rise** constraints, **fall** constraints, or **both** rising and falling. The **related\_probe\_factor** and **pin\_probe\_factor** are factors that are applied to the final margin, based on the measurement of the pin to probe delay and the related pin to probe delay. These only apply when constraints are measured using path delay. The final margin for a given constraint is as follows:

Total\_Margin = margin + (index1\_factor \* pin\_slew) + (index2\_factor \* related\_pin\_slew) + (pin\_probe\_factor \* pin\_to\_probe\_path\_delay) + (related\_probe\_factor \* related\_pin\_to\_probe\_delay).

The **min** and **max** options can be used to specify a minimum and maximum constraint value. The default minimum constraint value is -1e20. The default maximum constraint value is 1e20.

The **min\_recrem** and **min\_setuphold** options specify a minimum value (in seconds) that the respective sums must exceed. If the minimum is not met, the removal and/or hold values are adjusted as required to meet the minimum. When the **min\_recrem** and/or **min\_setuphold** are not met, the warning level can be controlled by setting **min\_warning** as follow: **0** = no warnings; **1** = 1 warning per table; **2** = 1 warning per table value.

The **sum\_same\_direction** option can be used to check min\_setuphold and min\_recrem. Specify this option to use the same transition for checking the minimum sum of setup/recovery with hold/removal. The default is false (sum rise + fall, fall + rise).

**non\_seq\_sum\_swap\_direction** instructs the tool to sum non\_seq\_setup/non\_seq\_hold using the <u>opposite</u> direction to that used for summing setup/hold. This only applies when the **min\_setuphold** option is set. The default is to follow the same direction as used for setup/hold, as specified by the "sum\_same\_direction" option.

The **max\_risefall** option requests the maximum value between the rise\_constraint and fall\_constraint.

When the **type** of **setup** and/or **hold** options enable a factor of the index\_1 and index\_2 transition values to be added to the characterized constraint values. The **index1\_factor** is applied to the index\_1 values and the **index2\_factor** is applied to the index\_2 values.

#### The formula is:

```
new constr val = orig constr val
```

Liberate Commands

```
+ ( index_1 * index1_factor )
+ ( index_2 * index2_factor )
+ margin
```

The **pins** and **cells** options specify which pins/cells the set\_constraint command will be applied to. The pins and cells options currently only apply to the **index1\_factor** and **index2\_factor** options.

To have an effect on the output library, this command must be executed before **write\_library**. If the **define\_arc pin\_probe** and **related\_probe** options are used and a margin is desired for the delay measurements that will be reported in the ldb, then this command must be executed before **char\_library**. Example:

```
# Add 20ps margin to all constraints, 50ps to hold,
# enable warnings if sum is less than 0pS
set_constraint -margin 20e-12
set_constraint -type hold -margin 50e-12
set_constraint -min_recrem 0 -min_setuphold 0 -min_warning 2
```

# set\_constraint\_criteria

-cells {cell\_names} List of cell names. Default: all cells

-delay\_degrade <value> Delay degradation relative tolerance ratio. Default: 0.1 (10%)

-delay\_degrade\_abstol <value>

Delay degradation (minimum) absolute tolerance in seconds.

Default: 5e-12 (5 ps)

-delay\_degrade\_abstol\_max <value>

Delay degradation maximum absolute tolerance, in seconds.

Default: -1 (off)

**-glitch\_peak <value>** Glitch peak relative tolerance ratio. Default: 0.1

**-metric st>** Specifies the constraint metric type. The supported values are:

delay, glitch, slew, width, or path\_delta.

-min\_constraint {cell pin ...}

Specifies that the minimum constraint (instead of the maximum

constraint) will be written to the library.

-output\_load <min | max | value | index\_?>

Specifies the output load applied during constraint

characterization. The value must be in Farads. Default: min (from

constraint\_output\_load).

-pin {pins}-pin\_dir <R | F>List of pins. Default {} (no pins)-pin\_dir ction of the pin.

-probe {probes}-related pin {pins}List of probe nodesList of related pins

**-related\_pin\_dir** <R | F> The switching direction of the related pin.

Liberate Commands

-slew\_degrade <value> Slew degradation relative tolerance ratio. Default: -1 (not enabled))

-type < setup | hold | recovery | removal | mpw | min\_pulse\_width | non\_seq\_setup | non\_seq\_hold >

Type of constraint to which the criteria applies

-width\_degrade <value> Specifies pulse-width degradation ratio. Default: follows the constraint\_width\_degrade variable.

The **set\_constraint\_criteria** command allows setting of constraint-related parameters with different values either globally or for different constraint arcs without having to specify the **define\_arc** command for each constraint. To set the global constraint related criteria do not include any of the arc-specific settings such as the arguments <code>-cells</code>, <code>-type</code>, <code>-pin</code>, <code>-pin\_dir</code>, <code>-related\_pin</code>, and <code>-related\_pin\_dir</code>. These arguments (<code>cells</code>, <code>-type</code>, <code>-pin</code>, <code>-pin\_dir</code>, <code>-related\_pin</code>, and <code>-related\_pin\_dir</code>) are used to identify specific constraint arcs to which the command will apply and can be used in any combination with any or all of the remaining options. Wildcard expressions (\* and ?) may be used with <code>-cells</code>, <code>-pin</code>, and <code>-related\_pin</code>. Multiple **set\_constraint\_criteria** commands can be applied to a single constraint. If the same option (such as <code>-glitch\_peak</code>) is supplied by more than one **set\_constraint\_criteria** command then the last value defined is used. To set a global parameter, the <code>cells</code>, <code>-type</code>, <code>-pin</code>, <code>-pin\_dir</code>, <code>-related\_pin</code>, and <code>-related\_pin\_dir</code> should not be used.

This command can be used to set the related global variables, but if both the global variable and the set\_constraint\_criteria (in global mode) commands are used, then the last one executed sets the global criteria.

If a constraint criteria is set globally, using **set\_constraint\_criteria** and using **define\_arc**—metric\_thresh, then the order of precedence is:

■ 1st: define\_arc

2nd: set constraint criteria

■ 3rd: global variable

The **set\_constraint\_criteria** command can be used to override metric thresh values, but it does not control the metric used to measure a constraint. Use the <code>-metric</code> and <code>-metric\_thresh</code> options of the **define\_arc** command to control the metric to be used to measure a constraint. For example if <code>-glitch\_peak</code> is supplied, it does not require that the matching constraint use a glitch measurement, but if the glitch metric is chosen by Liberate for the arc, then the specified value is used in place of the global parameter value.

**cells** specifies a list of cells that the specified criteria will affect. If the cells list is empty or not included, then the specified criteria are applied globally.

Liberate Commands

**delay\_degrade** specifies the maximum amount of delay degradation permitted in the clock-to-constraint output pin (flip-flop) or the data-to-constraint output pin (latch) delay before an arriving signal is deemed to fail a timing constraint. The delay\_degrade is percentage, specified as a positive decimal (usually from 0.0 to 1.0). This option will override the global variable constraint\_delay\_degrade when the cells option is not used.

**delay\_degrade\_abstol** specifies the <u>minimum</u> delay degradation value permitted (in seconds) in the clock-to-constraint output pin (flip-flop) or the data-to-constraint\_output\_pin (latch) delay. This option will override the global variable <u>constraint\_delay\_degrade\_abstol</u> when the cells option is not used. A constraint bisection search bound will be deemed as failing if the delay degradation is greater than the maximum of the <u>constraint\_delay\_degrade\_abstol</u> percentage of the clock-to-output-delay or data-to-output-delay and the <u>constraint\_delay\_degrade\_abstol\_max</u>.

**delay\_degrade\_abstol\_max** specifies the maximum absolute tolerance (in Seconds). The delay\_degrade\_abstol and delay\_degrade\_abstol\_max when specified together set both an upper and a lower bound to the delay degradation. This option will override the global variable constraint delay degrade abstol max when the cells option is not used.

**glitch\_peak** specifies the maximum size of logic glitch permitted on the probe node before an arriving signal is deemed to fail a timing constraint. This option will override the global variable constraint glitch peak when the cells option is not used.

metric sets the timing constraint measurement criteria. The supported values are: delay, glitch, width, or path\_delta. If -metric is specified both in set\_constraint\_criteria and define\_arc commands, then the define\_arc setting takes precedence. If -metric is not specified for an arc, the usual inside view decision process applies.

min\_constraint instructs Liberate to put in the library the minimum constraint (instead of the maximum constraint) for the specified cell-pin pairs. This command argument accepts a list of "cell pin" pairs where "cell" specifies the name of the cell (an asterisk "\*" indicates all cells) and "pin" specifies the name of a pin in the specified cell.

output\_load specifies the load to be applied to cell output pins during constraint characterization. This can be used, for example for removing glitch suppression for cells with an expected output glitch from the clock when a reset or set pin is active. This option will override the global variable constraint\_output\_load when the cells option is not used. See the variable constraint\_output\_load for supported settings.

**pin** specifies a list of pins. For a constraint, the pin is constrained so that it must arrive before (setup), holds after, or meets the minimum pulse width of the characterized value. That is, the "pin" is constrained.

pin\_dir specifies the switching direction of the pin.

Liberate Commands

probe specifies a list of probe nodes to be used for measuring the constraint. A constraint is characterized by measuring a delay from the related\_pin to the probe or by measuring a glitch on the probe. If this argument is specified, then the <code>-probe</code> option of the <code>define\_arc</code> command is not needed. The <code>-probe</code> option of the <code>define\_arc</code> command takes precedence over the <code>-probe</code> option of the <code>set\_constraint\_criteria</code> command.

**related\_pin** specifies a list of related\_pin(s) for the constraint. The related pin is typically a clock pin.

related\_pin\_dir specifies the switching direction of the related\_pin.

**slew\_degrade** includes slew degradation when determining timing constraints. By setting the slew criteria both the delay degradation and the slew degradation will be checked and the first criteria to fail will determine the setup and hold values. The slew degradation is a value (0.0 to 1.0) that represents the percentage of slew degradation and is measured using the **measure\_slew\_\*** variables. This option overrides the global variable constraint\_slew\_degrade when the cells option is not used.

**type** specifies the constraint type to which the criteria will be applied. The supported types are:

```
setup
hold
recovery
removal
mpw
min_pulse_width
non_seq_setup
non_seq_hold
```

This option will be ignored if the cells option is not specified.

width\_degrade specifies the percentage of degradation in the width of a pulse when calculating setup/hold time at the output or internal node of the pulse generator in pulse latch cells. This is used together with the <code>-metric</code> width option of the define\_arc command. This option will override the global variable constraint width degrade when the cells option is not used.

#### Example:

```
# Set the hold criteria to 10% glitch for clock_gater
set_constraint_criteria \
    -type hold \
    -glitch_peak 0.1 \
    -cells clock_gater

# Set the setup criteria to 10% delay degradation and
# 50% slew degradation for the clock_gater
set_constraint_criteria \
    -type setup \
    -delay_degrade 0.1 \
    -slew degrade 0.5 \
```

Liberate Commands

```
-cells clock_gater

# set the global criteria
set_constraint_criteria \
    -delay_degrade 0.15 \
    -delay_degrade_abstol 10e-12 \
    -glitch_peak 0.5 \
    -slew degrade 0.5
```

# Specifying probe nodes

To specify probe nodes to use on an arc basis, you may combine the <code>-related\_pin</code>, <code>-related\_pin</code>, <code>-pin</code>, <code>-pin</code>, <code>-probe</code>, <code>-cell</code>, and <code>-type</code> options. When specifying a probe, no other arguments can be used with the <code>set\_constraint\_criteria</code> command. That is, the probe(s) must be specified in a separate command from the other constraint criteria. For example, the criteria such as <code>delay\_degrade</code> cannot be combined in a command with the <code>-probe</code> option. Separate commands may be used: one with the failure criteria, and one with the probe criteria.

### Example:

```
# Specify a probe node for setup of D to CK
set_constraint_criteria \
    -type setup \
    -pin D \
    -related_pin CK \
    -probe N1 \
    -cells { dff1 dff2 }

# Specify the delay pushout failure criteria for setup D to CK
set_constraint_criteria \
    -type setup \
    -delay_degrade 0.08 \
    -cells { dff1 dff2 }
```

This command must be used before **char library**.

# set\_default\_group

```
-cells {cell_names} List of cell names (Default: all cells)
```

-criteria {<delay | power | leakage | cap> <off | force\_off | min | avg | max>}

List of matched pairs (Default: {} – use max for all criteria except leakage which uses avg)

-method {<default | const> <bitwise | table>}

List of matched pairs (Default: {} – use bitwise for cells)

-unateness <merge | separate>

Desired unateness (Default: *merge*)

This command is used to specify the criteria for creating the default group. This command can be used to specify the global criteria for all cells or to specify the criteria for specific cells.

Liberate Commands

method specifies the algorithm for selecting the data when creating the default group. With this option, you can specify a unique selection criterion for const (constraints) and default (all other data groups). The default setting for 'default' is table; the default setting for const is bitwise.

When constructing a default group using the table method, Liberate will find the worst value (min/max) from all the relevant tables and select the table that contains that value, or if avg is requested, then the table with the greatest avg value is selected. When the method is bitwise, Liberate will construct a default group by selecting the worst value (min/max) from all the relevant tables, on a bitwise basis or for avg, the average of the values from each table on a bitwise basis.

This option allows the user to specify the method to be applied to the timing (delay/transition), power, and cap tables (see default), and to the constraint tables (see const). The transition table in the default group will follow the timing table selection. This option requires a list of paired values. Each pair consists of a group type and a method. Acceptable group types are default and const. Acceptable selection methods are bitwise and table. This option replaces the default group method variable and, if used globally, will overwrite the value of that variable. There are 2 algorithms available when requesting an avg default power group. For more information, see the default power avg mode variable.

unateness keeps positive\_unate and negative\_unate timing groups from being merged in the default group. By default, if both positive\_unate and negative\_unate timing groups exist, they will be merged into a single non\_unate default group. This option accepts values of merge or separate. The default unateness value is merge. This option only applies to default timing groups and will have no effect on other data groups. (Note: If all timing\_sense attributes are identical, then the original timing sense will remain unchanged during merging. This option replaces the default\_unateness variable and, if used globally, will overwrite the value of that variable.)

The **criteria** option can be used to specify the method for selecting the values in the default group data tables. Supported values are different depending on the type of group. This option accepts a list of pairs of type and value. This option replaces the **default\_timing** variable and, if used globally, will overwrite the value of that variable. The available types, values and their default values are:

| Type    | Values                      | Default |
|---------|-----------------------------|---------|
| delay   | off   force off   min   max | max     |
| power   | off   min   avg   max       | max     |
| leakage | min   avg   max             | avg     |
| cap     | min   avg   max             | max     |

The value of **force\_off** will tell Liberate to remove one of the rise/fall delay groups which already have state dependent groups from the default timing group. This value is supported in the global mode only. That is, the **force\_off** option cannot be used together with the **cells** option.

Liberate Commands

The **cells** option can be used to specify a list of the cells that this command will apply to. If omitted, this command will apply to all cells globally.

Multiple occurrences of this command can be issued. If this command is issued more than once for the same cell, the last command issued for the cell will override any previous settings for that cell.

#### Important Notes:

- The parameters that are replaced by this command will still be used internally when no list of cells is provided and, if currently accessible, would still be accessible through Tcl. At some time in the future these variables will not be supported. We strongly recommend this command be utilized *instead* of the global variables.
- This functionality does <u>not</u> support the ability to read in a library database (ldb), modify the default group settings and write out a modified library.
- ☐ The recommended settings for Liberate are to use default groups for NLDM models, but *not* CCS or ECSM models.

This command must be used before **char\_library**. Example:

```
set_default_group \
    -method { default bitwise const table } \
    -unateness merge \
    -criteria { delay max power avg leakage avg cap avg }\
    -cells { inv nr2 }
```

# set\_dependent\_load

-cells {cell\_names}-pinlist {pin\_names}List of cell names (Default: all cells)List of pin names (Default: all pins)

<min | max | load\_value | index\_?>

Default: Apply same load as arc output pin min is the minimum delay load index value. max is the maximum delay load index value

**load\_value** is the value of load to add to dependent pins, in

**Farads** 

index\_? specifies the load index value to use from load index on the delay table. It requires an integer starting with 0. Therefore, index\_0 would be the first index.

This command will specify a load to be added to the specified cell:pin when the specified cell:pin is a dependent output. A dependent output is an output port of the cell that is in the path, but is not the monitored output of the timing arc being characterized.

Liberate Commands

The dependent load is used for all characterizations such as *delay, power, constraint, min\_pulse\_width* and so on.

The default is to use the same load as the active output for input-to-output arcs. For hidden power arcs, since there is no 'observed' output port, all the output ports will be given the dependent load.

This command must be used before **char\_library**. Example:

set dependent load -cells {fdrs15} -pin {X1} 5e-15

# set driver cell

-accuracy\_mode < 0 | 1 > Enables an algorithm for generating normalized waveforms

while observing the slew behavior. Default: 1

-char\_pin <pin> Primary output pin

-input\_transition <value> Input transition time, in seconds. Default: 5e-12

**-input\_use\_index** Forces the input transition of the driver to use the index from the

characterized cells. Ignores -input\_transition option

**-instantiate** Instantiate the driver cell in the simulation decks

-pin\_map {<driver\_pin>, <cell\_pin>}

List of driver\_cell\_pin to char\_cell\_pin pairs

-pinlist {<cell> <pin>} List of cell/pin pairs
<driver\_cell> Name of driver cell

By default, Liberate uses a linear ramp as the input waveform during characterization. The set\_driver\_cell command defines an active pre-driver cell to be used instead of the linear waveform. This pre-driver cell is driven at its input by a linear ramp defined by the input\_transition argument. Liberate determines the loading on the output of the pre-driver such that the output transition of the driver cell as measured on the char\_pin are equivalent to the input transitions specified in the <u>define template</u> or <u>define index</u> commands when measured at the measure\_slew\* voltage levels. <u>Note</u>: All driver cells must be scheduled for characterization by char\_library or they will be ignored. To schedule a cell for characterization, add the cell to the char\_library -cells list, or do not use the -cells option at all. If the -cells option is not used, then all cells with a define\_cell command and a loaded netlist (see <u>read\_spice</u>) will be scheduled for characterization. <u>Also</u>: If you do not want a driver cell to be modeled in an output library, then the define\_cell command for the driver cell should <u>not</u> refer to any templates (see <u>define\_template</u>).

When characterizing CCS data, Synopsys recommends using a CCS predriver waveform instead of an active driver cell. For more information about this, see the variable <u>predriver\_waveform</u>.

Liberate Commands

<u>Note</u>: The predriver\_waveform will override the active driver for the related\_pin in an arc. Also, the active driver can be used to drive the side pins (See the instantiate option) while the predriver\_waveform drives the related\_pin.

**accuracy\_mode** enables an algorithm for generating waveforms while observing the slew behavior. The default and recommended value is 1.

**input\_use\_index** forces the input transition of the driver to use the index from the characterized cells. This option overrides (ignores) the input\_transition option.

instantiate allows the specified driver cell to be used to drive the specified cell/pin in the Spice deck when the pin is a side pin and is static. By default, the driver instantiation will only be applied to side input pins that connect to a transistor channel. To apply a driver cell to the gate input of a side pin, the variable driver\_cell\_all\_inputs must be set to 1. The use of this functionality can result in a significant (typically > 20%) run time penalty due to the increase of the size of the simulation deck. (See variable driver cell all inputs.)

Liberate supports an active driver that can simultaneously drive multiple inputs to a characterization cell. This capability allows multiple inputs to include delay offsets between related signals such as CK and CKN. If the driver cell has more than 1 output pin, use the **char\_pin** option to specify the primary output pin where slew matching is performed. The transition will be measured on the char\_pin. If the char\_pin option is specified, then the **pin\_map** and pinlist options are also required.

pinlist specifies a list of pin pairs between driver cell output pins and characterization cell input pins. The pin\_map option is a list that specifies to which cell the pin pairs in the pinlist are mapped. The pin\_map will map by position to the pinlist pins with the first pin map cell corresponding to the first pinlist pair, etc.

If a pinlist is given then the driver cell is used for only the specific cell and pin pairs in the pinlist. The cell names can be wild-carded with a \*.

Currently there is no limit to the number of set driver cell commands specified.

#### This command must be used before **char library**. Examples:

```
# Set the default pre-driver with a 10ps input ramp
set_driver_cell -input_transition 10e-12 bufx16

# Set the default pre-driver for all CLK pins, GATER:CLKIN
set_driver_cell \
    -input_transition 10e-12 \
    -pinlist {* CLK GATER CLKIN } \
    Clkbufx4

# connect driver cell output X to inputs CK and SE on cell DFF1, and # connect driver cell output Y to inputs CKN and SEN on cell DFF1.
set_driver_cell \
    -input transition 6e-12 \
```

Liberate Commands

```
-char_pin X \
  -pinlist { X CK X SE Y CKN Y SEN } \
  -pin_map { DFF1 DFF1 DFF1 DFF1 } \
  active_driver_2

# Set the active driver mode for more accurate generation of # driver waveforms
set_driver_cell -input_transition 3e-12 \
  -accuracy_mode 1 \
  GL CKBUFX14
```

# set driver waveforms file

-slew select <all | hybrid | index>

Specify which slews to store. Default: all

<file name> Specify the name of the file where driver waveforms are stored

by the server in packet flow. (Required)

This command is used to specify a filename that will hold the driver waveforms computed on the server side (see <a href="set\_style="set\_style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-style-st

Use slew\_select to specify which waveforms to store for reuse by the clients. The supported settings are:

- all: select the superset of all slews as specified in the define\_template and define\_index commands. (Default)
- hybrid: select all the slews that map to the user-specified define\_arc command. This mode assumes that the inside view is not augmenting the characterized arcs and that all characterized arcs have associated define\_arc commands (see char\_library user\_arcs\_only and -io).
- index: select the slews specified by all the define\_index commands.

This command must be used before **char\_library**.

# set\_gnd / set\_vdd

-attributes {name value ... } List of attributes specified as name-value pairs to include in

the pg pin group. Default: none

**-cells** Specify a list of cells.

**-combine\_rail** Request summing of power from include list into this supply net.

**-ignore\_power** Ignore the power contribution from this supply net.

Liberate Commands

-include { list } List of power rails to merge power from. Default: {}
 -name\_map <value> Map the supply pin to a different named supply.
 -no\_model Request to not include this supply in the output .lib.
 -type <pri>-type <pri

Specify the power supply type. (Default: *primary*)

<net\_name> Name of ground/power supply net

<voltage\_value> Voltage value (in Volts)

**Note:** A warning is generated if **set\_gnd** sets a pin to large positive voltage or **set\_vdd** sets a pin to 0 volts.

The **set\_gnd** and **set\_vdd** commands identify the **net\_name**(s) of ground nets and power supply nets respectively. Liberate must know the names of the supply nets and their respective voltages. Multiple **set\_gnd** and **set\_vdd** commands can be specified. It is strongly recommended that all supply pins are identified using **set\_gnd** and **set\_vdd**, as appropriate.

attributes provides for adding a list of attributes specified as name-value pairs. Example:

```
-attributes {leakage bin 1.1 power negative allow}
```

**Note:** The preferred method of adding these types of attributes is through write\_library with the -user\_data option. For more information, see the description of the <u>write library</u> command and the <u>user data override</u> variable.

If **ignore\_power** is set, the contribution of the specified supply net will be ignored. That is, the current in this supply net will not be summed into any power measurement. The **ignore power** option will be skipped if the **cells** option is specified.

type specifies the supply type: primary, backup, internal, nwell, pwell, deepnwell, deeppwell

**no model** tells Liberate not to include this supply in the output .lib file.

**cells** provides a list of cells that will use this supply specification. When the **-cells** option is used, the **-name\_map** option should also be used. If the **-cells** option is specified without using the **-name\_map** option, the supply name will default to "gnd\_altos\_<gnd\_value>", where the  $gnd_value$  is the voltage value of the supply with the period symbol (".") replaced by the underscore ("\_").

The -name\_map option specifies the name that this supply will be called in the output .lib file. Name mapping is only supported when the pg\_pin (see: pin\_based\_power) syntax is enabled. .The -cells option is often used with the name\_map option to change the pg\_pin name on an individual cell basis. This allows the mapping of a global supply to a local cell-specific supply possibly at a different voltage. For example:

Liberate Commands

**combine\_rail** combines the power and leakage from the supplies specified in the **include** option to the supply being declared by the **set\_gnd** or **set\_vdd** command. The power in the combined rail cannot be ignored. The command that specifies the combined power must be executed after all other **set\_vdd/set\_gnd** commands.

**include** provides a list of power rails to be merged into the power rail specified in the **set\_vdd/gnd** command. To merge the power, the **combine\_rail** option must also be specified.

Liberate will automatically identify: **0**, **GND**, and **VSS** (case insensitive) as ground supplies and will set them to zero volts. Use the **set\_gnd** command to set them to alternative values. It is not recommended to attempt to change the voltage of the ground net **0** since this is considered the reference ground.

Liberate will automatically identify the **VDD** (case insensitive) power supplies and will set them to the default voltage specified by the **set\_operating\_condition** command. Use the **set\_vdd** command to set them to alternative values. <u>Note</u>: Liberate will generate a warning if set\_vdd is used to set a pin to 0 volts.

### Example:

```
set vdd -combine rail -cells {test1 test2} -include {VDD} VDD33 1.1
```

In the above example, the contributions for power and leakage from rail VDD will be merged to VDD33 for cell test1 and test2. The VDD will appear in the library as defined power rail only (i.e. no power and leakage values is specified for VDD) if no\_model is not specified for VDD in test1 and test2 in other set\_vdd command.

```
# Set VDD3 to 3 volts
set_vdd VDD3 3
set gnd BULK GND 0
```

This command should be used before the **read\_spice** command to have the desired effect.

This command must be used before **char\_library**.

# set\_input\_voltage

-vil <value>
 -vih <value>
 -vimin <value>
 -vimax <value>
 Specifies voltage input high
 Specifies minimum input voltage
 Specifies max input voltage

-cells {list}-pins {list}Specifies a list of cellsSpecifies a list of pins

Creates input\_voltage groups at the library and pin level. For a default group the naming convention is: (default\_\$vdd\_\$gnd\_\$direction). Example:

Liberate Commands

```
input voltage(default VDD1 VSS1 output)
```

For multiple groups, the naming convention is: (user\_voltage\_\$num). Example:

```
input_voltage(user_voltage_0)
input_voltage(user_voltage_1)
input_voltage(user_voltage_2)
```

# set\_logic\_condition

-cells {list}-pin {list}List of cell namesList of pin names

-related\_pin {list}
List of related pin names

-type {list} Supported types are constraint, delay, hidden, leakage, mpw

logic\_condition {string} Logic to be applied to filter vectors

Allows the insertion of logic conditions into arcs to reduce/filter vectors that are to be ignored. This command will add the -logic\_condition (see <a href="define\_arc">define\_arc</a> -logic\_condition) option to any define\_arc commands that overlap with the option settings of this command that are not to reduce the vector space, and control the number of simulations without modifying a verbose template.

### Example:

```
set_logic_condition \
  -type delay \
  -pin "Z" \
  -related_pin "A1" \
  -cells { ao32 }
  "B1 & C"
```

This command must be used before **char library**.

### set max fanout

**-refcell <value>** The reference cell.

-refcell\_pin <value> The pin of the reference cell.-refcell dir <Rise | Fall> The direction of the reference pin

-cells {list} List of cells

Liberate can compute the *max\_fanout* attribute for all output and bidi pins. The value is computed as follows:

```
max fanout = <max capacitance> / <input cap for refcell/refcell pin>
```

#### Where:

```
<max_capacitance> == max_capacitance attribute value for an output or bidi pin for the cell
```

Liberate Commands

<input cap for refcell/refcell\_pin> == the input cap of chosen pin for the
cell.

# set\_network\_port

<port\_number>
Network port number

The **set\_network\_port** command defines an explicit network port number to be used for distributed library creation. By default, Liberate will search for an available port. To specify the machines to use for parallel processing use multiple **set\_client** commands. For more details on distributed parallel processing see Chapter 6.

**Note**: The TCP/IP port is determined by the following equation, if it has not been specified with the set\_network\_port command:

```
30003 + rand() % 1413
```

and falls within 300003-30259, 30261-30998, 31000-31019, 31021-31415.

This command must be used before **char\_library**.

### Example:

```
# Set the network port on the host machine
set_network_port 20000
# Set the client machines to use for parallel processing
set_client -dir /tmp/liberate linux1
set_client -dir /tmp/liberate linux2
```

# set\_operating\_condition

**-name <value>** Specify the operating condition name

**-temp <value>** Temperature to characterize at in °Celsius (REQUIRED)

-voltage <value> Default power supply voltage in volts (REQUIRED)

The **set\_operating\_condition** command defines the process corner, temperature and default voltage to be used for library creation.

**Note:** The **set\_operating\_condition** command will not override any supply voltage that was previously specified using the **set\_vdd** command.

The **name** option specifies the operating condition name to be used in the output library.

The **temp** argument defines the temperature while the **voltage** argument specifies the default positive supply voltage. This voltage will be assigned to any **VDD** pin name. The default negative supply voltage is 0V. To specify additional power or ground supply nets and their appropriate values use the **set gnd/set vdd** commands. The default supply names are VDD for the positive supply, VSS, GND, and 0 for the negative supply.

Liberate Commands

This command must be used before **char\_library**.

#### Example:

```
# Characterize using typical process, 25°C, 1.2 Volts
set_operating_condition \
    -temp 25 \
    -voltage 1.2
```

# set\_output\_voltage

-vol <value>
 -voh <value>
 -vomin <value>
 -vomax <value>
 -cells {list}
 Specifies voltage output low
 Specifies voltage output high
 Specifies minimum output voltage
 Specifies a list of cells

-cells {list}-pins {list}Specifies a list of cells-pins {list}

Creates ouput\_voltage groups at the library and pin level. For a default group the naming convention is: (default \$vdd \$qnd \$direction). Example:

```
output voltage(default VDD1 VSS1 output)
```

For multiple groups, the naming convention is: (user\_voltage\_\$num). Example:

```
output_voltage(user_voltage_0)
output_voltage(user_voltage_1)
output_voltage(user_voltage_2)
```

# set\_pin\_attribute

-abstol <value> Absolute threshold in seconds. Example: 1e-12. (Required)

-attributes {list} List of attributes. Default "".

-cells {list} List of cells. Currently, it accepts only one cell name and does not

support use of wildcards. (Required)

**-pin** "string" Arc pin, that is, the output or constrainted pin. (Required)

-related\_pin "string" Arc related\_pin. (Required)

-reltol <value> Relative threshold. Example: 0.05 for 5%. (Required)
 -type "string" The type of data to be modified. Currently, it accepts only

"min\_max\_cap\_tran". (Required)

**-when "string"** The arc conditional state, that is, the *when* condition.

This command modifies pin attributes in the library.

When **-type** is specified as min\_max\_cap\_tran, a maximum delay sub-table is chosen from the characterized delay table for the arc specified by the pin, related\_pin, and cell. This

Liberate Commands

sub-table is chosen according to the absolute threshold and relative threshold values provided. The attributes max\_transition, min\_transition, max\_capacitance, and min\_capacitance can be set to match the sub-table.

abstol is the absolute threshold that is used to compare the result of:

```
abs(cell rise/cell fall)
```

The specified absolute threshold value must not be negative. For example, use 1e-12 for 1ps.

**attribute** specifies the attributes that will be updated. When the **-type** is set to min\_max\_cap\_tran, the supported attributes are: max\_transition, min\_transition, max\_capacitance, and min\_capacitance.

The argument can be set to these or if not set, will default to these attributes.

reltol is the relative threshold that is used to compare the result of:

```
abs(cell_rise - cell_fall) / (cell_rise+cell_fall)
```

The specified relative threshold value must not be negative, but must be less than 1. For example, use 0.05 for 5%.

This command can be used after **char\_library**, **read\_ldb**, and **read\_library**, but it must be used before model generation such as with write library.

You can specify multiple **set\_pin\_attribute** commands.

#### For example:

```
read_ldb test.ldb.gz
set_pin_attribute -type min_max_cap_tran -abstol 4e-10 -reltol 0.8 -pin Y
-related_pin A -cells {INVX1}
write library -filename my.lib test
```

# set\_pin\_capacitance

- -side\_input <controlling | noncontrolling | all>
  - How to select different groups of vectors (Default: all)
- **-range\_use\_side\_input** When set, the capacitance range will observe the side\_input setting.
- -state <min | avg | max> How to select between different states (Default: max)
- -state\_avg\_method <merge | separate >

Select the method used to compute the avg capacitance (Default: *merge*)

Liberate Commands

**-table <min | avg | max>** How to select within a table (Default: *max*)

-direction <min | avg | max>

How to select between rise and fall capacitance (Default: *max*)

**-meas\_supply\_cap** Measure capacitance on supply pin.

-when <"function"> Logic conditions of side inputs

**-vector** <"**vector**"> Logic conditions of side inputs must match define\_cell -pinlist.

-pin {pins}
List of pin names

-pin\_dir < rise | fall | both > Specify the pin direction

-cell <cell> cellname

The **set\_pin\_capacitance** command specifies how the simple *capacitance*,

rise\_capacitance and fall\_capacitance attributes for each pin are determined. By default, the maximum value of all the calculated pin capacitances is used regardless of direction (rise or fall), logic state or slew/load in the characterized state-dependent capacitance tables. Using this command enables numerous selection levels. The first level (state) determines whether to use the minimum (min), average (avg) or the default maximum (max) values from all the tables amongst each logic state (when condition). The next level defines which entry in the consolidated table from the previous step should be used (min, avg or max (default)). From these selections a single value for rise\_capacitance and a single value for fall\_capacitance will be extracted. The final level of refinement determines how the capacitance attribute is determined from these two values. Again, the min/avg/max values can be selected, default is max. This command can be used independently from characterization, only impacting the attributes output by write\_library as the characterization database (ldb) will contain all the rise/fall state-dependent capacitance tables for each pin.

Use the option **state\_avg\_method** to select the algorithm used to compute the average capacitance. For the **state\_avg\_method** to have any effect, the **set\_pin\_capacitance-state** option must have a value of **avg** and there must be timing groups in the .lib with multiple states merged into a single timing group. This option supports the values of **merge** (Default) and **separate**. For example, if there are two sets of when conditions, and W1, W2, W3 are all logic cubes encompassing all input pins when: W1+W2, c1 and when: W3, c2:

```
merge method: c_avg = (c1 + c2) / 2
separate method: c_avg = (c1 + c1 + c2) / 3
```

Use the option range\_use\_side\_input to change the *capacitance\_range* calculation to observe the **side\_input** setting. This option can be used as a post-processing step, as long as the **set\_pin\_capacitance** command is invoked again after the **read\_ldb** command. For example:

```
set_pin_capacitance -state avg -table avg -direction min \
    -side input noncontrolling -range use side input
```

This option **side\_input** accepts a setting of **controlling**, **noncontrolling**, and **all**. When set to **controlling**, the pin capacitance will be measured only for vectors where there is a side input that is controlling the output. This is usually the case only for hidden vectors. When set

Liberate Commands

to **noncontrolling**, the pin capacitance will only be measured for vectors where no side input controls the output. That is, the related\_pin controls the output. This will not include any hidden vectors. The default is **all**, which means to measure pin capacitance for all vectors.

meas\_supply\_cap causes Liberate to take a capacitance measurement on the supply pin. The measurement is made using the leakage deck. (Note: it does not affect leakage characterization.) The power supply cap is measured by ramping down the power supply voltage. The ramping is done after leakage is measured so as to not disturb the leakage acquisition. The CCSP parasitic\_capacitance data structures are used to store the result. The supply cap will be written to the output library as a commented pin group containing a capacitance attribute.

This command can be used to specify a particular vector or vectors to use when measuring input pin capacitance. The following options are available to support this: when, vector, pin, pin\_dir and cell. The pin\_dir option is required when specifying capacitance vectors. The 'vector' or the 'when' options should also be specified. If multiple vectors are desired, execute multiple set\_pin\_capacitance commands or use wildcards (x) in the vector. At least one of the set\_pin\_capacitance commands must specify satisfiable logic conditions (vectors) or the output library may not have valid pin capacitance values for the pin. In addition, the set\_pin\_capacitance command must reference an arc that is characterized; that is, the arc specified must have been characterized, matching the when, vector, pin, pin\_dir and cell. The vector option must specify the same number of pins as in the pinlist option of the corresponding define\_cell command.

#### Example:

```
\# Set how the pin capacitance attributes are determined set_pin_capacitance -state max -table avg -direction min \# specify a particular vector for the input cap of pin A on cell lag. set_pin_capacitance -vector "x0x" -pin A -pin_dir rise -cell lag
```

**-vector** should be consistent with the -pin\_dir for the ports listed in the -pins option. If the **-vector** has an "x" for the -pins, then Liberate enforces consistency. If the **-vector** has an R or F, then the -pin\_dir must have rise or fall. There is no character supported in the **-vector** to indicate both directions. That is, there is no support for a "b" in the **-vector**.

# set\_pin\_delay\_threshold

```
-cells { list } List of cells (REQUIRED)
-pins { list } List of pins (REQUIRED)
```

{ values } Specify two delay measurement thresholds:

input\_threshold\_percent\_fall, input\_threshold\_percent\_fall

This sets the input\_threshold\_percent\_fall and input\_threshold\_percent\_rise attributes at the pin level. This must be used together with define\_arc to set the delay thresholds. This only

Liberate Commands

adds the attributes into the library and does not control the characterization (which is done by define\_arc). Example:

```
set pin delay threshold -cells {cellA cellB} -pins {pin1 pin2} {.3 .2}
```

# set\_pin\_gnd

-add\_supply Create and add supply\_name to cell gnd list.

**-supply\_name <name>** Name of the supply that drives this pin. (REQUIRED)

{cell\_names} List of cell names. (REQUIRED)

{pin\_names} List of pin names. For example, {a1 a2 a3 c din ckn}, or regexp

like {a\* c\*}. (REQUIRED)

<gnd\_value> Ground supply value. (REQUIRED)

(See <u>set\_pin\_vdd</u> for description of arguments.)

# set\_pin\_slew\_threshold

-cells {list} List of cells (REQUIRED).

-pins {list}Pins that need special flew threshold (REQUIRED).{slew\_threshold}Specify the four slew measurement thresholds:

lower rise, upper rise, lower fall, upper fall (REQUIRED).

The **set\_pin\_slew\_threshold** command lets you set the measurement thresholds for specific cell pins that need different sets of threshold. When this command is set, the thresholds will overwrite the measure threshold set by the **measure\_slew** parameters and **define\_arc -slew\_thresh** for the specific cell(s) and pin(s).

# set\_pin\_vdd

-add\_supply Create and add supply\_name to cell vdd list.

-leakage add to supply <name>

Add the leakage for this port to the named supply.

**-supply\_name <name>** Name of the supply that drives this pin. (REQUIRED)

**{cell\_names}** List of cells (REQUIRED)

**{pin\_names}** List of pin names. For example, {a1 a2 a3 c din ckn}, or regexp

like {a\* c\*}. (REQUIRED)

<vdd value> Power supply value (REQUIRED)

The **set\_pin\_vdd** and **set\_pin\_gnd** commands associate a **pin** of a cell with a particular supply voltage. These commands are useful for setting power supplies on cells that have multiple power connections, such as level shifters. The cell and pin options will accept a list of names. The cell and pin names may be specified with wildcard characters \* and ? and

Liberate Commands

regexp expressions. In the event that multiple commands are given which map to the same cell and/or pin, then the *last* command given takes effect.

**supply\_name** specifies the name of the supply that drives the specified pin. This is useful when a level shifter is being characterized with a particular PVT where both the input voltage and the output voltage are the same (but are different for other PVTs). By specifying the supply\_name, this avoids matching an incorrect supply to the input pin. In addition, it also fixes ccsn stage generation for level shifters so that Liberate not only considers the input/output voltages of a timing arc when deciding if an arc stage is to be used, but it will also check to see if the input/output shares the same voltage supplies before using the arc based constructs.

When the **supply\_name** option is used, and **voltage\_map** is set to **1**, then the specified **supply\_name** will be output in *related\_power\_pin/related\_ground\_pin* format. If **voltage\_map** is set to **2**, then the *input/output\_signal\_level* attributes will be used instead.

**leakage\_add\_to\_supply** specifies the name of a supply to which all leakage for this supply should be added. This option should be used when gate leakage on an input pin is to be added to a power pin not controlling it. This is useful when characterizing level shifters.

**add\_supply** is a flag that instructs Liberate to create a new supply with the name specified by the supply\_name option (if the supply doesn't already exist.)

## **Cautions**

- 1. If there is more than one **set\_pin\_vdd** commands for the same pin but with a different value or different supply name, then the <u>second instance</u> of the command <u>overwrites</u> the first.
- 2. If there are two supplies with different names but with the same voltage value, and a **set\_pin\_vdd** command associates a net to this voltage but the supply\_name is not given, Liberate reports a error and exits (after reporting all similar errors.)

#### Example error cases:

```
# -supply_name not given:
set_vdd VDD1 1.2
set_vdd VDD2 1.2
set_pin_vdd NAND2 Y 1.2
# Voltage source 3.3 doesn't exist:
set pin vdd busDriver PAD 3.3
```

This command must be used before char\_library.

## Example 1:

```
# Set the voltage swing on the input pin of a level shifter
set_pin_vdd -supply VDD3 level shifter 3to1 A1 3.0
```

#### Example 2:

Liberate Commands

In the above example, gate leakage currents on pin IN will be multiplied by \$VOLT (controlling VDD1) to get the leakage power that will be added to the supply pin VDD.

# set\_receiver\_cap\_thresholds

-rise {list}
List of receiver rise capacitance thresholds specified as a

percentage in decimal. (i.e: .5 = 50%)

-fall {list} List of receiver fall capacitance thresholds specified as a

percentage in decimal. (i.e: .5 = 50%)

This command allows users to override the default behavior of Liberate with respect to ecsm\_capacitance tables.

For **1-piece tables**, Liberate will report ecsm\_capacitance at **delay\_inp\_rise** and **delay\_inp\_fall**.

For **3-piece tables**, Liberate also reports ecsm\_capacitance at **measure\_slew\_lower\_rise**, **measure\_slew\_upper\_fall**, and **measure\_slew\_lower\_fall**. This command allows users to augment these tables with additional voltage thresholds.

#### Example 1:

```
# Create ecsm_capacitance tables for 20%, 30%, %50, 70%, 80%
# for both rising and falling arcs
#
set_receiver_cap_thresholds \
    -rise {0.2 0.3 0.5 0.7 0.8} \
    -fall {0.2 0.3 0.5 0.7 0.8}
```

#### Example 2:

```
# Compact version of Example 1, where:
# delay_*=0.5
# measure_slew_lower_*=0.3
# measure_slew_upper_*=0.7
#
set_receiver_cap_thresholds -rise {0.2 0.8} -fall {0.2 0.8}
```

## Example 3:

Liberate Commands

## set\_rsh\_cmd

**{rsh\_cmd\_string}** String to be used for the rsh\_cmd

**{cells}** List of cells to which this rsh\_cmd is applied

This command defines an rsh\_cmd string to be used with a specified list of cells when accessing a remote client through cell-based distributed parallel processing. This can be used to send a select group of cells to a specific queue (possibly one with different compute resources.)

#### Notes:

- ☐ If there are more than one cell in a packet and not all the cells in that packet use the same rsh\_cmd, Liberate uses the rsh\_cmd associated with the cell estimated to require the most effort.
- This command is supported only in cell packet mode (see <u>packet\_mode</u>).

This variable must be used before **char\_library**.

## Example:

```
# Setup an rsh_cmd for a "smallQue" machine
set_var packet_clients 10
set_var rsh_cmd "bsub -q smallQueue"

# Setup an rsh_cmd to send some big cells to a queue on a different machine
set_rsh_cmd "bsub -q bigQueue" {bigCellA bigCellB}
char library
```

# set sim init condition

- -cells {list} List of cell names
- -floating\_node < init | ignore > Initialization for floating nodes. Default: init
- -method < hybrid | ic | ic\_except\_dc >

Method for setting initial conditions. Default: ic

-vector skip open source drain Skip floating low(high) state if no pull down(up) path

Use this command to tell Liberate how to set initial conditions when presenting spice decks to external simulators, (i.e., it allows local/global control of **sim\_init\_condition**.) See also **char\_library -extsim**.

**cells** is a list of cells to apply this command to. Default: all cells

**floating\_node** is a flag that tells Liberate to initialize (default) floating nodes, or to ignore floating nodes. When ignored, the external simulator can initialize the nodes or the user can provide the initialization using the define\_arc command option -extsim\_deck\_header. When providing initial conditions with extsim\_deck\_header, the node names must map into the

Liberate Commands

deck. This requires the addition of an additional level of hierarchy of "X1." to the cell nodename in the .ic command.

**method** specifies the method for initializing nodes. (This is the same as the variable sim init condition.) Accepted values are:

**hybrid** Use .ic for any floating nodes and .nodeset everywhere else.

ic Always use .ic to initialize nodes in the external simulation. (Default) ic\_except\_dc Use .ic to initialize nodes in all external simulations except when the

measurement is a DC type measurement. This can occur for leakage

measurements.

**vector\_skip\_open\_source\_drain** is a flag to tell Liberate to skip vectors where a floating low node has no pull-down or a floating high node has no pull-up. This option might be useful, for example, when there is an inverter surrounded by many decap cells. Here the decap cell has bi-stable states - in one state both nodes are floating; in another state both nodes are connected. Example:

M1 VDD N1 N2 VDD PMOS

M2 N1 N2 VSS VSS NMOS

when N1=0, N2=1, both nodes are driven when N1=1, N2=0, both nodes are floating, but this is an unstable state.

When the flag vector\_skip\_open\_source\_drain is used, the vector with N1=1 and N2=0 will be skipped.

This command must be used before char\_library.

## set simultaneous switch

**-off** Disable simultaneous switch on the list of cells.

**{cell\_names}** Names of cells (REQUIRED).

This command can be used to disable simultaneous switching input analysis on a cell-by-cell basis. See the <u>simultaneous switch</u> variable for more information about simultaneous switching input analysis. Example:

```
set simultaneous switch -off { mycell }
```

## set three state

-current\_degradation\_threshold <value>

Specify the degradation ratio,. (Default: 0.1)

**-off** Turn off three state modeling

Liberate Commands

{ } List of cells

Use this command to disable three\_state modeling for a list of cells. This can be used for cells such as one-hot muxes to disable the modeling of the outputs as three-state outputs.

Use the **current\_degradation\_threshold** option to specify a disable arc current degradation threshold. The threshold specifies a ratio of the original current. When the current falls below this threshold, the output is considered off. When this option is used, all disable arcs will be characterized with a <u>disable\_method</u> of **2** (current degradation).

This command can be used after **char\_library** except in one case. If the **current\_degradation\_threshold** is specified, then this command must be used before **char\_library**. Example:

```
set three state -off { my list of cells }
```

## set units

```
-capacitance < 1pf | 100ff | 10ff | 1ff > Specify the capacitance units. (Default: 1pf)
```

-current < 1a | 1ma | 1ua > Specify the current units. (Default: 1ma)

-leakage\_power < 1mw | 1uw | 1nw | 1pw >

Specify the leakage power units. (Default: 1nw)

-pulling\_resistance <10hm|100hm|100ohm|1kohm>

Specify the pulling resistance units. Default is 1kohm.

-timing < 1ns | 100ps | 10ps | 1ps > Specify the timing units. (Default: 1ns)

This command specifies the timing, capacitance, leakage power, and current units to be used in the output library. This command <u>only</u> affects modeling, and has no effect on either the VDB or the template files.

Units may be uppercase or lowercase; internally Liberate is case-insensitive and understands that "1mw" and "1mW" are the same. The purpose of this command is to output a library containing the correct units for your down-stream tools.

This variable must be set before any command that creates a library, such as **write\_library**, or **write\_verilog**.

may be set after char\_library. Example:

```
# Set the timing units to 1 pico second.
set units -timing 1ps
```

#### set var

Liberate Commands

The **set\_var** command is used to set Liberate-specific parameters. The available Liberate parameters are defined in Chapter 4. Example:

```
\# Set the parameter 'max-transition' to 1ns set var max transition 1e-9
```

## set vdd

See set gnd / set vdd for details on this command.

## write datasheet

-cells Writes specified cells to the datasheet-conditional Includes writing out all conditional arcs.

Default: write out data in the default groups only.

-dir <dir\_name> HTML directory name

**-exclude** Excludes specified cells from being written to the datasheet

-filename <file\_name> Output file name

-format <text | html | pdf | ps> Datasheet format. Default: "text"

**-groups** Writes only specified cell groups to the datasheet

**-include\_indices** Include indices in HTML reports.

-logo <file\_name> Logo in GIF or JPG format

**-map {list}** List of name-map pairs that are used to map an internal name to

an external name. Default: none (which means there is no name

mapping.)

**-table style** Specifies where to create the datasheet tables from first-mid-last

or min-avg-last. Default: first-mid-last

library\_name>
Library name for the datasheet and filename prefix

The write\_datasheet command writes a datasheet in the format specified by the format argument. If the format is text the datasheet is written to a file named filename unless no filename argument is specified in which case the datasheet is written to a file called library\_name.txt. The write\_datasheet command can be called after a char\_library, read\_ldb or read\_library command.

## Sample output

| Delay(ns) | to Q rising (condit | cional): |            |        |        |        |
|-----------|---------------------|----------|------------|--------|--------|--------|
| Cell Name | Timing Arc(Dir)     | When     | Delay(ns): | Min    | Mid    | Max    |
| DFF3T     | CLK->Q (RR)         | _        |            | 0.0261 | 0.0465 | 0.1452 |
|           | SET->Q (FR)         | CLK&D    |            | 0.0439 | 0.0660 | 0.2019 |
|           | SET->O (FR)         | CLK&!D   |            | 0.0458 | 0.0659 | 0.2026 |

Liberate Commands



The datasheet includes library information for each cell group. A cell group can be specified using the **define\_group** command or it can be inferred from the footprint attribute. The cell group information includes the name of each cell in the group, the logic function, the pin capacitance, the area and any relevant leakage, delay, power and timing constraint information. The delay, power and constraint information is written as a table that includes the minimum, middle and maximum entry from the respective characterized table values.

If the **html format** is requested then the **dir** directory name must also be specified. A collection of *<cell\_group>.html* files will be written to this directory. The datasheet can be viewed by opening the *<dir>/index.html* file with an internet browser. If the **logo** argument is specified then a reference to the logo (gif or jpg) will be included at the top of each groups **html** file. The logo file must exist in *<dir>/<logo>*. If a schematic symbol for a cell group is available in the file *<dir>/sym/<cell\_group>.gif* then it will also be included. The datasheet writer is written using Liberate's Tcl API and is available for customization in the file \$ALTOSHOME/etc/datasheet.tcl.

The **format** option also supports the values **pdf** and **ps** for writing out PDF and PostScript (.ps) format files. This is done by converting the HTML datasheet output first to postscript and then to PDF using two tools: html2ps and ps2pdf. These tools need to be installed and in the command *PATH* for postscript and PDF generation to work. They are available for download from the web. The recommended setting is html. The **write\_datasheet** command must be used after **char\_library** and **read\_ldb**.

The option **include\_indices** can be specified to request Liberate to include the indices for delay, power and constraint tables when the format html is generated.

By default, with the **-table\_style** option, the datasheet tables are created from the first point in any table, the last point, and the mid point. If set to **min-avg-max**, the min, avg and max values from the table are used.

**map** option provides for mapping internal signal names to an external name. Arguments are provided as a list of signal name pairs. Example:

```
write_datasheet -map {intA myA intB myB}
```

Signal "intA" will be output as "myA" in the datasheet. ("intB" and any other signals will be handled similarly.)

The write\_datasheet command outputs the group description defined by the define\_group command in the HTML datasheet format. If the -conditional option is used, all conditional

Liberate Commands

arcs are also written out. The **write\_datasheet** command will also create the directory specified by –dir, unless it already exists.

This command must be used after a database has been loaded (see <a href="mailto:char\_library">char\_library</a>, <a href="mailto:read\_library">read\_ldb</a>, and <a href="mailto:read\_library">read\_ldb</a>, <a href="mailto:read\_library">read\_ldb

```
# Output the new datasheet in text format to tt.txt
write_datasheet tt

# Write a HTML datasheet
write_datasheet -format html -dir tt_html \
    -logo liberate.gif tt
```

## write\_ibis\_file

-append\_file Switch that says to append to existing file instead of writing a new

file. Default: off (don't append)

-gndclamp\_max <value> Power Clamp max cutoff. Default: 1e-6-gndclamp\_min <value> Power Clamp min cutoff. Default: -1e-6

**-no\_header** Switch that says to output only the [Model] section.

Default: off (print all sections.)

-pulldn\_max <value>
 -pulldn\_min <value>
 -pullup\_max <value>
 -pullup\_min <value>
 -pullup\_min <value>
 Pull-up max cutoff. Default: 1e-6
 -pullup\_min <value>
 Pull-up min cutoff. Default: -1e-6
 Pull-up min cutoff. Default: -1e-6

-pwrclamp\_max <value> Power Clamp max cutoff. Default: 1e-6-pwrclamp\_min <value> Power Clamp min cutoff. Default: -1e-6

-rev <value> IBIS file revision. Default: "v1.0"-versions { } IBIS versions. Default: "4.2"files { filenames } List of IBIS files to create

Idbs {Idb filenames} List of Idb files for typ/min/max corners

**cells {cell names}** List of cell names

The **write\_ibis\_file** command writes an IBIS formatted model. See the section on IBIS file creation in this manual for more information.

**append\_file** tells Liberate to append to an existing file, rather than create a new file. Must be used with no\_header.

**no\_header** tells Liberate to create just the [Model] section, and to omit the file header, the [Component] section, and the [Model Selector] section. This option together with append\_file are used to create an IBIS file with multiple [Model] sections for a single device. (See Creating an IBIS file with multiple [Model] sections for a single device.)

Liberate Commands

The **pwrclamp\***, **gndclamp\***, **pullup\*** and **pulldn\*** options can be used to filter data from the output .ibs file that may not be desired.

## write Idb

<filename> A library database file in Idb format

The **write\_Idb** command creates a library database (**Idb**). The **Idb** can then be used in a later Liberate session for formatting the library data, for example, creating a datasheet or generating a Verilog file.

Liberate will automatically save each cell as it is characterized to an **Idb** in the current directory named *altos.ldb.<#>*, where # is the process id. The **write\_Idb** command renames this file to the name given in the **write\_Idb** command.

It is recommended that the **write\_ldb** command be executed immediately following the **char\_library** command and before any model creation commands such as **write\_library**. This is highly recommended so there is a clean, unmodified copy of the ldb saved for future use. This is important because, for example, when user data is loaded with **write\_library user\_data**, the internal database will be modified by the user data and any ldb subsequently saved will contain those modifications.

The ldb will automatically be gzipped if the gzip utility from GNU is in the search path. The library database is named **<filename>.gz**. Example:

```
# characterize the library
char_library
# save the library database to tt.ldb
write ldb tt.ldb
```

# write\_library

```
-bus_syntax "<>" | "[ ]" | "( )"
```

Specifies the bus syntax characters used when outputting the

library and the bus\_naming\_style attribute.

**-capacitance\_only** Omit rise/fall\_capacitance attributes

-capacitance range < 0 | 1 | 2 > Output rise/fall capacitance range attributes.

**-ccs** Include CCS data

**-ccs\_compact** Output a compact CCS format data

**-ccs\_compact\_lc** Use Library Compiler to output compact ccs.

-ccsn-ccspInclude CCSN (noise) dataInclude CCSP (power) data

-ccsp\_compact-cells {cell\_names}Output compact CCSP format dataList of cell names. Default: all cells

Liberate Commands

-dcnoise\_abstol <tolerance>Tolerance used to group similar DC templates.

Default: 1e-6 (volts)

-dcnoise\_prefix prefix> Prefix used for writing DC noise templates. Default: "DC\_"

**-derive\_max\_capacitance** Estimate max\_capacitance from transition data.

**-driver waveform** Request output of normalized driver waveform.

-driver\_waveform\_size <value>

Number of points in normalized driver waveform. Default: 500

**-ecsm** Include ECSM data

-ecsmn
 -ecsmp
 -em
 -exclude
 Include ECSM power data
 Include Electromigration data
 Exclude cells given by -cells

**-expand\_buses**Turns off the creation of buses and instead outputs individual

pins.

-filename <filename> Output file name

-gzip Compress the output library using gzip-indent <number> Number of spaces to indent by. Default: 2

-map {list} List of name-map pairs, used to map internal names to an

external name. Default: none (No name mapping.)

**-overwrite** Overwrite existing .lib file

**-precision precision>** Format string to control the precision of the output values

Default: "%g"

-preserve\_user\_data\_precision { }

List of attributes to have original precision preserved

**-rename** Rename the existing .lib file.

-scan ccsn remove Remove ccsn from scan dummy cell

-scan\_dummy\_scale\_power Scale power tables when removing scan pins using the

scale factor specified by the define\_cell command

-scan output dummy Convert sequential cells (latches, flops) to scan dummy cells by

removing the scan pins

-sdf\_cond\_equals {"==" | "===" | "== logical" | ""}

sdf cond attribute style. Default: "" (none)

-sdf\_edges Include sdf\_edges attribute

-sensitivity file <filename>

When this option is specified, Liberate reads the specified sensitivity file. The sensitivity file is created by Variety using the

write\_variation command with the -format

"sensitivity" option. When this option is used, the OCV

Liberate Commands

delay groups in the sensitivity file will be merged into the nominal timing library. Both the add\_margin-sensitivity\_file and write\_library-sensitivity\_file options can be used in

the same run.

-si Include SI data

-skip {leakage | power | hidden power | conditional hidden power}

List of data types to be filtered from the output library.

Default: none (do not skip any data)

**-swap\_index\_order** Swap the index order for 2D tables.

**-sync\_ldb** Forces Liberate to read the ldb on disk prior to writing.

**-thread <number>** Number of different CPU threads to use. This argument defines

the maximum number of threads to use on the current machine. By default, Liberate uses single thread to output library files. Running on two or more threads will save time to output library

files.

**-unique\_pin\_data** Keeps unique timing, power, etc. data with each pin bit instead of

directly under the bus.

-user\_data <filename> User-provided library dataIbname> The output library name.

The write\_library command outputs the library in Liberty format using Tcl API routines. (See ALAPI manual). The Tcl script for formatting the library is provided in the file \$ALTOSHOME/etc/write\_library.tcl.

The write\_library supports buses. Buses can be defined by define\_cell, in the ldb, or by the define\_bus command. For each defined bus, a bus template is created in the library header (group name "type"). A bus\_naming\_style attribute is also created. For each bus, all the timing, power, ccsn data, etc. for that bus pin is represented once under the bus group with only capacitance, min/max\_transition attributes given for each pin. Note that this can result in a loss in accuracy, as all the data is taken from the first bus bit (the from index).

**bus\_syntax** specifies the bus syntax characters for output to the library, plus the bus\_naming\_style attribute. (See expand\_buses option.)

**capacitance\_only** disables the output of rise\_capacitance and fall\_capacitance attributes. The output library will only have a single capacitance attribute. This option is useful for backward compatibility. Care should be taken when using this argument.

 $\begin{tabular}{ll} \textbf{capacitance\_range requests the output of rise/fall\_capacitance\_range attributes} \\ \textbf{into the library. Supported values are:} \\ \end{tabular}$ 

Liberate Commands

0: Omit.

1: Include the rise and fall range spanning from the min of the min\_capacitance values to the max of the max\_capacitance values. This method has been reported to cause timing issues in PrimeTime. (Default)

2: Include the rise and fall capacitance ranges where both range limits are both set to the rise/fall capacitance attribute values:

```
rise_capacitance_range = "<rise_capacitance>, <rise_capacitance>"
fall_capacitance_range = "<fall_capacitance>, <fall_capacitance>"
```

**cells** specifies which cells get written to the output library. If **exclude** is also set then only cells not listed in the cells list will be output. By default all cells get written. This option supports the use of a wildcard.

ccs, ccsn, ccsp, ecsm, ecsmp, em, and si arguments enable inclusion of Liberty CCS timing, CCS noise, CCS power, ECSM, ECSM noise, ECSM power, electromigration (EM), and SI data in the output library if it exists in the characterized database (Idb). By default only leakage values and NLDM timing and NLPM power table data are written. ECSM and CCS data are not written into the same library.

# **Important**

Due to differences in the power data liberty format for CCSP and ECSMP, write\_library can output *either* power format in a Liberate run, *but not both*. If both power formats are required, then separate Liberate runs must be used with a read\_ldb/write\_library flow.

Libraries that contain CCSP data or ECSMP data cannot be created using write\_library in the same run with other libraries. That is, do not use write\_library -ccsp or set\_var voltage\_map <1 | 2> in the same Liberate run with other write\_library commands. Currently, the following libraries can be written in a single Liberate run: NLDM only, CCS, SI, ECSM and/or CCSN. The CCSP library must be in its own separate Liberate run. Example:

```
read_ldb <ldb>
write library -ccsp <ccsp.lib>
```

**ccs\_compact** outputs a library in the compact CCS format.

**ccs\_compact\_lc** generates a compact CCS output by feeding the Liberate output library into Library Compiler.

**ccsp\_compact** outputs a library in the compact CCSP format.

derive\_max\_capacitance computes the pin-based max\_capacitance simple attribute from the characterized values in the rise\_transition/fall\_transition tables. In order for this option to work, the rise\_transition/fall\_transition tables must be characterized with index\_1 values covering the max\_transition which is specified by the control variable max\_transition or the define\_max\_transition command. If the

Liberate Commands

index\_1 (transition) values do not cover the max\_transition, then Liberate will issue a warning during the write\_library phase. In addition, this option will honor all of the following option/commands as long as they are used in the same Tcl script:

```
define_max_transition
define_max_capacitance_attr_limit
define_cell -ignore_input_for_auto_cap
```

dcnoise\_prefix and dcnoise\_abstol are used when writing DC noise templates. The dcnoise\_prefix argument controls the prefix used when naming the templates. The dcnoise\_abstol argument controls the merging of DC noise templates. If the noise values are less than this tolerance, then the templates will be merged into a single group.

**driver\_waveform** outputs normalized driver waveforms into the library. For the output to include the driver waveform, the ldb/vdb must contain the driver waveform data. If the Tcl contains multiple write\_library commands, the first command using this option will enable the waveform output for all subsequent write\_library commands. Normalized driver waveforms will not be output for user defined PWLs which are incompletely specified or use wildcards.

**driver\_waveform\_size** sets the number of voltage points in the normalized driver waveform index\_2. The normalized waveform currently uses an arbitrary number of voltage points uniformly distributed from gnd to vdd. The number of points can be controlled using this option. Default: 500.

**expand\_buses** specifies the library should be output with individual pins and no buses.

**filename** specifies the name for Liberate to write out the library. If filename is not specified the library is written to library\_name.lib.

**gzip** compresses the output file using gzip. If the output library file already exists, a warning will be given and a unique file name will be generated using the given name suffixed with a unique number. (See overwrite option.)

**indent** specifies the number of space to indent. (Default = 2)

map modifies the final name used for the internal node in the library. It is usually the case that the internal pin node name contains character that can not be used in a .lib format. Therefore, it is required to use a simpler name for such internal pins.

**overwrite** disables the automatic version control, and if the output library already exists, it will be overwritten.

**precision** controls the precision used when writing out the library. The value for this argument must conform to standard Tcl formatting. The default value is "%g".

Liberate Commands

preserve\_user\_data\_precision tells Liberate to preserve the precision of attributes in the user\_data file and not to apply the precision to them. Note: if user data contains quotation marks, i.e.: myData("1.001") this will be preserved in the output.

rename instructs Liberate to test for the existence of the output library. If the output library exists, rename the existing file before writing the library. The existing file will be renamed using the next available unused numerical index. By default, the write\_library command tests for the existence of the output library and if it exists, a warning is printed and the output is written to the next available unused numerical index. The <code>-filename</code> option specifies the desired output filename. If <code>-filename</code> is not specified the library is written to <code><library\_name>.lib</code>. The <code>-gzip</code> argument compresses the output file using gzip. Theoverwrite argument disables this automatic version control, and if the output library already exists, it is overwritten.

**scan\_dummy\_scale\_power** enables power data scaling. The define\_cell command must include scan related information such as the scan pins for this option to work.

scan output dummy removes all scan pins from a cell and writes out the reduced cell.

**sdf\_cond\_equals** specifies how sdf\_cond attributes are written. The following table explains supported values:

```
Value output
"==" "a == 1'b1 && b == 1'b0 ..."
"===" "a === 1'b1 && b === 1'b0 ..."
"== logical""a == 1 && b == 0 ..."
default "a && ~b ..."
```

**sdf\_edges** enables the output of the sdf\_edges attribute.

**skip** disables the output of power arcs into the output .lib file. Supported values are: power, hidden\_power and conditional\_hidden\_power. The characterization of power (see char\_library -skip {power}) cannot be skipped when CCS data is desired since Liberate needs the hidden power simulations to generate the receiver pin caps. Specifying hidden\_power skips the output of hidden power arcs. Specifying conditional\_hidden\_power skips the output of conditional hidden power arcs. This capability is useful when characterizing a library using different SPICE models for timing and power.

**swap\_index\_order** swaps the index order for 2D tables. Default: use the order specified by the read\_library, define\_template or read\_ldb commands.

**sync\_ldb** forces Liberate to read the ldb on disk prior to writing. Used to address possible precision issues between the char\_library and read\_ldb/write\_library flows.

**user\_data** file specifies user-provided data in Liberty format to be merged with the current library. This is useful for including non-characterized data such as wire-load models in the

Liberate Commands

output library. Once this user-data is merged into the current library, all subsequent write\_library commands will output the merged constructs as part of the output library. If this is not desired, then separate runs of Liberate consisting of <a href="read\_ldb">read\_ldb</a> and write\_library must be executed. Any valid construct that is present in the user-provided but not present in the current library database will be copied to the output library, with the following exceptions:

- Attribute slew derate from library is not copied.
- Attributes function, state\_function and area will override values in the current library.
- Groups state\_table, ff and latch will override the equivalent groups in the current library.

**unique\_pin\_data** specifies that original pin names are to be used inside the when condition string, without going through the post-processing of changing pin names to bundle names. (See examples below.)

**user\_data\_override** tells write\_library to allow certain attributes in the user\_data to override the characterized values.

## Examples:

```
# 1:
    read ldb complete.ldb
    # Output a library without SI and merge my.lib
    write library -ccs -ecsm -user data my.lib no si
    # Output a library with SI but no ECSM or CCS
   write library -si -user data my.lib si only
    # Output a library for cells "AND2" and "OR2"
    # Output cells AND2 and OR2 only, no SI, CCS or ECSM
   write library -cells {AND2 OR2} and2 or2 only
    # Omit cells AND2 and OR2, no SI, CCS or ECSM
   write library -cells{AND2 OR2} -exclude no and2 or2
    # changed the sdf_cond style
   write library -sdf cond equals "===" sdf equals.lib
# 2:
By default (without -unique pin data):
        bus (DOUT) {
          bus type : bus DDR3 DOUT 2 0;
          pin (DOUT[2]) {
            direction : output;
          pin (DOUT[1]) {
            direction : output;
```

Liberate Commands

```
pin (DOUT[0]) {
             direction : output;
           timing () {
             related pin : "CONTROL";
             timing_sense : non_unate;
             timing type : rising edge;
             cell rise (delay template 7x7) {
             rise transition (delay template 7x7) {
             cell fall (delay template 7x7) {
             fall transition (delay template 7x7) {
           internal_power () {
             related_pin : "CONTROL";
             rise_power (power_template 7x7) {
             fall power (power template 7x7) {
                . . . . .
           }
         }
# 3:
With -unique_pin_data:
        bus (DOUT) {
          bus type : bus DDR3 DOUT 2 0;
           pin (DOUT[2]) {
             direction : output;
             timing () {
               related pin : "CONTROL";
               timing_sense : non_unate;
timing_type : rising_edge;
cell_rise (delay_template_7x7) {
               rise transition (delay template 7x7) {
               cell fall (delay template 7x7) {
               fall transition (delay template 7x7) {
                   . . . . .
             internal power () {
               rise power (power template 7x7) {
               fall power (power template 7x7) {
```

Liberate Commands

```
pin (DOUT[1]) {
 direction : output;
  timing () {
    related pin : "CONTROL";
    timing sense : non unate;
    timing type : rising edge;
    cell rise (delay_template_7x7) {
    rise transition (delay template 7x7) {
    cell fall (delay template 7x7) {
    fall transition (delay template 7x7) {
  internal power () {
    rise power (power template 7x7) {
    fall_power (power_template_7x7) {
  }
pin (DOUT[0]) {
  direction : output;
  timing () {
    related pin : "CONTROL";
    timing_sense : non_unate;
    timing type : rising edge;
    cell rise (delay template 7x7) {
    rise transition (delay template 7x7) {
    cell fall (delay template 7x7) {
    fall transition (delay template 7x7) {
       . . . . .
    }
  internal power () {
    rise power (power template 7x7) {
        . . . . .
    fall power (power template 7x7) {
  }
}
```

}

Liberate Commands

write\_template

-abs\_tol <value> Tolerance for comparing templates. Default: 0.0

-auto index Generate templates for use with -auto index option of

"char\_library"

-cells {cell\_names} List of cell names. Default: all cells

-combine\_rise\_fall\_index Create index\_1 and index\_2 ranges spanning

the maximum/minimum values from both rise and fall arcs

-dir <directory\_name> Split the template into sub-templates by cell or cell group and

store in the named directory. Default: do not split

-driver\_waveforms Converts normalized driver waveforms into

define\_input\_waveform in template.

**-exclude** Exclude cells from -cells list

**-expand\_buses** Generate define\_cell commands using **bus\_syntax** if buses

exist in the input library.

**-group <number>** Generate this number of cells per group. Default: all

**-group\_cells** Generate unique template per cell group; use with the -dir option

-ibis IBIS template mode

-ibis char prefix "string" IBIS char script file prefix. Default: ibis

-ibis\_gen\_prefix "string" IBIS generation script file prefix. Default: igen

-ibis slew "value" IBIS input slew. Default: 1n (ns)

-ibis\_templ\_name "file\_name" IBIS template file name. Default: "template\_ibis.tcl"

-index\_const "value"
Generate this number of constraint indices for

"DATA×REFERENCE". (Default: 3×3)

**-index\_delay "value"** Generate this number of delay/power indices for

"SLEWS×LOADS". (Default: 7×7)

**-index mpw** Generate this number of mpw indices for "SLEWS×LOADS".

(Default: 3×2)

**-index si** Generate this number of si immunity indices for

"WIDTHS×LOADS", (Default: -index delay value)

-input\_supply\_pin Output set\_pin\_gnd / set\_pin\_gnd.

-io Create templates with **define\_arc** commands for I/O's

-map {list} List of name-map pairs, used to map internal names to an

external name. Default: none (No name mapping.)

**-merge** <"skip\_delay"> Generate verbose template with merged "when" conditions.

**-mpw** Include mpw templates for each cell

Liberate Commands

-no\_internal\_supply
Turns off the default behavior of recognizing internal\_ground and

internal\_power attribute in the pg\_pin library group and writing out define cell with the internal supply constructs. Default: off

**-sdf\_cond** Write define arcs with -sdf\_cond for timing arcs.

-si Include SI templates for each cell

-skip {leakage} Do not output define\_leakage commands.

-sort\_pinlist Liberate will sort the pins in the define\_cell -pinlist in the

template.

**-truth table** Generate templates using read truth table input

**-unique** Create a unique template for each cell

**-unique\_power** Generate unique power templates (Default: *use same template* 

indices for delay and power)

**-use\_lu\_table\_name** Reuse the lu\_table names from the original library in the Liberate

define\_template commands.

**-verbose** Create verbose templates with **define\_arc** commands.

**-when\_as\_vector** Converts "when" conditions into a vector sequence rather than

having a -when for each **define\_arc**.

<filename> File name for the Tcl template

The **write\_template** command creates a Liberate Tcl command file template by reading an existing library (.lib) or library database (ldb). The Tcl command file is created in a file called *filename (.tcl* is appended to the name if it doesn't end in .tcl). The Tcl file includes all the necessary **define\_template** and **define\_cell** commands needed to run Liberate. This function provides a convenient way to use an existing library's templates to create the Tcl file to characterize a new library.

auto\_index will generate templates suitable for use with the auto\_index feature of char\_library. When auto\_index is used all cells will refer to a single delay and power template whose size is denoted by the index\_delay string (default "7×7") and a single constraint template whose size is denoted by the index\_const string (default "3×3"). If the si and index\_si arguments are set then the cells will refer to a single SI immunity template of size index\_si (default index\_delay). The values of the indices in the templates are used as scaling factors for the indices automatically determined from the minimum/maximum transition and minimum load where these are extracted from the input library by write\_template.

**group** specifies the Tcl file will only contain cell definitions and templates for a <**number>** of cells per group. A group is created by either using the **define\_group** command or by sharing the same footprint name. This argument can be useful to generate a list of cells for a trail characterization run with a representative subset of the cells in the library.

Liberate Commands

**group\_cells** combines cells belonging to the same group into a single file as <group\_name>\_template.tcl. (See <u>group\_attribute</u> and <u>define\_group</u>)

**truth\_table** specifies that a template file will be written out from the truth table data that has been loaded using the **read\_truth\_table** command. When this option is used, the **auto\_index** option setting will be used. The output template may then be edited to define index values. The following options will be ignored when using this argument: **cell**, **exclude**, **io**, **unique**, **unique\_power group**, and **define\_index**. See the Appendix for more information about the truth table syntax.

**unique** specifies that each cell will have its own unique set of template definitions, otherwise cells will share templates where the templates are identical. Two templates are deemed identical if they have the same type, the same number of indices and each index is within **abstol** (default 0.0) to each other.

**dir** specifies a directory where sub-templates for cells or cell groups are stored. File names will be given the names <dir>/<cell>\_template.tcl. To create unique templates for per cell group, specify the **-dir**, **-group\_cells**, and **-unique** options.

If **unique\_power** is used, the power templates can have different indices than the timing templates. If the arc conditions for delay and power are <u>identical</u> then only define\_arc commands are written for "delay" as these will force both power and delay characterization. If the conditions are <u>different</u> then a full set of delay arcs and a full set of power arcs are written into the template. By default, the power templates will use the same indices as the delay templates.

<u>Note:</u> using this option can have a significant impact on runtime since additional simulations to characterize the power will be required.

**define\_index** will generate a **define\_index** command for each arc of a cell whose indices differ from the default indices for the cell. By default, **write\_template** assumes all the data of the same type (delay, power etc.) within a cell uses the same template. For certain types of cells there may be distinct indices for different paths within that cell, where the slew and loading conditions used for characterization are different.

**driver\_waveforms** will write out a template that includes <u>define\_input\_waveform</u> commands that can be used to re-characterize cells using the same input waveforms as the existing library. The normalized driver waveform data <u>must</u> be present in the source library.

This template can only be used with version **12.1 ISR1** of Liberate or later.

The driver\_waveforms written by write\_template can be re-used for a different voltage level by changing the **-vdd\_val** parameter to define\_input\_waveform.

Example showing driver\_waveforms in a read\_library, write\_template flow:

read library my.lib

#### Liberate Commands

write template -driver waveforms template.tcl

## The output will appear as follows:

```
set PreDriver10_dot_5_colon_rise_0_dot_004_pwl {0.0 0 6.5e-13 0.065 1.175e-12 0.215835 1.675e-12 0.34251 2.25e-12 0.470272 2.85e-12 0.587447 3.85e-12
0.755671\ 5e-12\ 0.920547\ 5.775e-12\ 0.942784\ 6.65e-12\ 0.960506\ 7.65e-12\ 0.974145
8.825e-12 0.984284 1.175e-11 0.995448 1.6975e-11 1}
set PreDriver10 dot 5 colon rise 0 dot 072 pwl {0.0 0 1.17e-11 0.065 2.115e-
11 0.215835 3.0\overline{15}e-\overline{11} 0.342\overline{5}1 4.\overline{05}e-11 0.4\overline{7}0272 5.13e-11 0.587447 6.93e-11
0.755671 9e-11 0.920547 1.0395e-10 0.942784 1.197e-10 0.960506 1.377e-10
0.974145 1.5885e-10 0.984284 2.115e-10 0.995448 3.0555e-10 1}
set PreDriver10_dot_5_colon_fall_0_dot_004_pwl {0.0 0 6.5e-13 0.065 1.175e-12 0.215835 1.675e-12 0.34251 2.25e-12 0.470272 2.85e-12 0.587447 3.85e-12
0.755671\ 5e-12\ 0.920547\ 5.775e-12\ 0.942784\ 6.65e-12\ 0.960506\ 7.65e-12\ 0.974145
8.825e-12 0.984284 1.175e-11 0.995448 1.6975e-11 1}
set PreDriver10 dot 5 colon fall 0 dot 072 pwl \{0.0\ 0\ 1.17e-11\ 0.065\ 2.115e-11\ 0.215835\ 3.0\overline{15}e-\overline{11}\ 0.342\overline{5}1\ 4.\overline{05}e-11\ 0.4\overline{7}0272\ 5.13e-11\ 0.587447\ 6.93e-11
0.755671 9e-11 0.920547 1.0395e-10 0.942784 1.197e-10 0.960506 1.377e-10
0.974145 1.5885e-10 0.984284 2.115e-10 0.995448 3.0555e-10 1}
define template -type delay \
          -index 1 {0.004 0.072 } \
           -index^{-2} \{0.0013 \ 0.0142 \} \setminus
           delay Template 2x2
define template -type power \
           -index_1 {0.004 0.072 } \
           -index 2 {0.0013 0.0142 } \
           power Template 2x2
define cell \
        -input { A1 A2 A3 B1 B2 B3 } \
        -output { ZN } \
        -pinlist { A1 A2 A3 B1 B2 B3 ZN } \
        -delay delay template 2x2 \
        -power power template 2x2 \
        AOI33D4
define_input_waveform -slew_index 0.004 -dir fall -pwl
$PreDriver10_dot 5_colon_fall_0_dot_004_pwl -vdd_val 1.05 -gnd_val 0 -scale
-pinlist { AOI33D4_A1_AOI33D4_A2_AOI33D4_A3_AOI33D4_B1_AOI33D4_B2_AOI33D4_B3_}
define input waveform -slew index 0.072 -dir fall -pwl
$PreDriver10 dot 5 colon fall 0 dot 072 pwl -vdd val 1.05 -gnd val 0 -scale
-pinlist { AOI33D4 A1 AOI33D4 A2 AOI33D4 A3 AOI33D4 B1 AOI33D4 B2 AOI33D4 B3 }
define_input_waveform -slew_index 0.004 -dir rise -pwl
$PreDriver10_dot 5_colon_rise_0_dot_004_pwl -vdd_val 1.05 -gnd_val 0 -scale
-pinlist { AOI33D4 A1 AOI33D4 A2 AOI33D4 A3 AOI33D4 B1 AOI33D4 B2 AOI33D4 B3 }
define input waveform -slew index 0.072 -dir rise -pwl
$PreDriver10 dot 5 colon rise 0 dot 072 pwl -vdd val 1.05 -gnd val 0 -scale
-pinlist { AOI33D4 A1 AOI33D4 A2 AOI33D4 A3 AOI33D4 B1 AOI33D4 B2 AOI33D4 B3 }
```

The **unique** and **define index** arguments cannot be used with the **auto index** argument.

Liberate Commands

The **io** argument will additionally generate **define\_arc** (including vectors), **define\_leakage** and **define\_index** commands for use with IO cell characterization. For pad pins a default **define\_pin\_load** template will also be generated that includes a pullup voltage equal to twice (Tcl variable **template\_pullup\_voltage\_scale**) the voltage on that pin and a pullup and pulldown resistance of 4000 ohms (Tcl variable **template\_resistance**). The option **verbose** is equivalent to the **io** option with the exception that the pin\_load will not be output.

map modifies the name used for the internal node in the library when writing the template file. It is usually the case that the internal pin node name contains character that can not be used in a .lib format. Therefore, it is required to use a simpler name for such internal pins. This option allows the user to specify the actual name for the internal pin that needs to be used in the various definitions contained in the template file (define\_cell, define\_arc, etc.).

**skip** disables the output of define\_leakage commands into the template file. This option should only be used when "inside\_view" is enabled. It cannot be used with the char\_library -io option since this option disables the inside\_view. If there are no define\_leakage commands loaded and the inside\_view is not enabled, then the resulting library will *not* have any leakage states characterized. Currently the only supported value that can be skipped is "leakage".

**sort\_pinlist** option accepts a value of in\_bi\_ou. When enabled, the define\_cell -pinlist command option in the template will have the pins sorted as follows: "input bidi output".

si generates si\_iv\_curve and si\_immunity templates. If the current library does include any signal integrity data then a default si\_iv\_curve template with 35 points (Tcl variable template\_siv\_points) is generated along with si\_immunity templates for each unique delay template. The noise width (index\_1) for the si\_immunity template is created by multiplying the slew index (index\_1) of the delay template by a factor of 10 (Tcl variable template\_slew\_to\_width). If the switching power indices are swapped and index\_1 actually points to load), the tool recognizes the actual slew index used by the switching power template and pads the hidden power template based on that.

If the input library does not have a 2-D noise immunity template a 2-D template will be created from the delay indices.

The **mpw** argument will generate mpw templates if 2 dimensional mpw tables exist in the loaded library. If 2 dimensional mpw tables do not exist, then no mpw templates will be output.

merge generates a "merged verbose" template with merged "when" conditions. Takes the argument "skip\_delay", which only merges constraint, mpw, and hidden power arcs. This must be used together with the -verbose option. Example:

```
write template -merge skip delay -verbose
```

<u>Note</u>: When using a "merged verbose" template, you must also set define\_arc\_preserve\_when\_string=1.

Liberate Commands

The **cells** argument controls which cells get written to the template. If **exclude** is also set then cells not listed in the **cells** list will be excluded. By default all cells get written. This option supports the use of a wildcard.

A read\_library, read\_ldb, read\_truth\_table or char\_library command should be issued before calling write\_template.

When generating **define\_index** commands (see the verbose, io and define\_index options) **write\_template** will increase the number of indices to the same size as the default template if it is smaller. For example a pad pin may have a default 7x7 template but for some arcs uses 4x4. As **define\_index** requires 7x7, write\_template will pad the 4x4 indices by inserting midpoints starting between the 1st and 2nd index, 2nd and 3rd etc until there are enough indices.

Use the option **input\_supply\_pin** to output **set\_pin\_gnd** and **set\_pin\_vdd** commands into the template file. The original library must have pg\_pin syntax with related power nodes in the pin group for this feature to work properly.

If buses exist in the input library, then the pins will be output in bus syntax in the **define\_cell** -input, -bidi, -clock, -async and -pinlist arguments. The -expand\_buses option is used to make write\_template generate define\_cell commands without using bus\_syntax.

For example, a bus DOUT with 3 bits will be represented as define\_cell {-output { DOUT [2-0] } rather than -output { DOUT [2] DOUT [1] DOUT [0]}.

The bus syntax used for the template can be changed by setting the **bus\_syntax** variable. For example, if the library uses "[]" and the Spice netlist uses "<>", then using **set\_var bus\_syntax** "<>" before **write\_template** will cause the bus definition to appear in the template using the <> syntax. For example,

-output { DOUT[2-0] } will be output as -output { DOUT<2-0> }

## Examples:

```
read_library my.lib
# Output a Liberate Tcl command file with templates
set template_slew_to_width 15
write_template -si my_template
# Output a Liberate Tcl command file for auto_index
write_template -auto_index -index_delay 8x8 ai_template
# Output a Liberate Tcl command file IO cell char
write template -io io template
```

<u>Note</u>: For **ibis\_slew**, the user should consult with their design manual to determine an appropriate input slew number to drive the IBIS characterization. A number too large might result in waveform lag when annotating the generated IBIS file into simulation. For example, by comparing IBIS (the B component) annotated waveform with original (direct simulation)

Liberate Commands

waveform, the following waveform lag might occur. If you see behavior like this, please adjust the input slew number to fix the problem.

# write\_top\_netlist

-cells {list of cells} List of cells to include in the output (Default: all cells)

**-exclude** Exclude the list of cells (Default: *treat cells list as include list*)

-pin\_prefix <string> Prefix for each pin (Default: pin\_)

-instance\_prefix <string>Prefix for each instance (Default: inst\_)

-module <name> Top module name (Default: top)
<filename> Name of the output Verilog file

The write\_top\_netlist command creates a Verilog file that contains an instantiation of each cell within the library. The output is written to the given <filename>. A .v suffix will be added to the filename if it does not end in .v. Each instance and pin will be named as follows

```
inst_<cell> pin_<cell>_<pin>
```

The top level Verilog can be used to verify SDF timing back-annotation as follows. Read the top level Verilog generated by **write\_top\_netlist** into a timing tool along with the .lib from **write\_library**. Generate an SDF file from the timer. Read the SDF file, the top level Verilog plus the Verilog (from **write\_verilog**) or Vital (from **write\_vital**) into a gate level simulator. The gate level simulator will report any SDF annotation errors.

The **cells** option can be used to specify a list of cells to be included in the output file. If the **exclude** option is specified, the list of cells specified by the **cells** option will be excluded from the output file.

This command must be used after a database has been loaded.

# write\_userdata\_library

-cells {list} List of cells to write

**-exclude {list}** List of cells to exclude from -cells list

-include\_attributes {list} List of attributes to include-exclude attributes {list} List of attributes to exclude

-include\_groups {list}-exclude\_groups {list}List of groups to exclude

<filename> User data filename for output

This command takes a Liberty file as input, and writes out a Liberty-formatted file containing only the cells, attributes, and groups specified by the user. The purpose of this command is to create a userdata file for use with the write\_library command.

Liberate Commands

This command maintains a list of default groups and attributes to <u>include</u>, as well as a default list of groups and attributes to <u>exclude</u>. (NOTE: the default lists to "include" and "exclude" do not contain the same items. See list below.)

If the user does not explicitly specify items to include or exclude, the output file will contain only the defaults. To add or subtract from this list, you must specify the groups/attributes you wish to include (or exclude). The command also supports the keyword "default" as a convenient way of referring to the default lists. (See examples.)

The list of attributes to exclude does *not* apply to the attributes under groups that are included. If a group is included then *all* the attributes and sub-groups of that group are also included.

#### Default include attributes:

```
area
cell footprint
clear
clear preset var1
clear preset var2
clock
clocked on
clock gate clock pin
clock gate enable pin
clock gate out pin
clock gate test pin
clock gating integrated cell
data in
direction
dont touch
dont use
enable
function
input map
input voltage range
internal node
is level shifter
level shifter data pin
level shifter enable pin
level shifter type
next state
nextstate type
output voltage range
power down function
```

Liberate Commands

```
preset
signal_type
state_function
table
three state
```

#### Default <u>exclude attributes:</u>

```
capacitance
cell_leakage_power
input_voltage
max_capacitance
max_transition
min_pulse_width_low
min_pulse_width_high
output voltage
```

## ■ Default <u>include groups:</u>

```
ff
latch
statetable
test cell
```

## Default <u>exclude groups:</u>

```
hyperbolic_noise_above_high
hyperbolic_noise_below_low
hyperbolic_noise_high
hyperbolic_noise_low
input_voltage
output_voltage
pin
propagation_lut_template
```

#### Examples:

```
# Include all the default groups plus the "input_voltage" group
read_library myLibrary.lib
write_userdata_library -include_groups {default input_voltage} userData.lib
# Exclude all the default groups plus the "statetable" group
read_library myLibrary.lib
write_userdata_library -exclude_groups {default statetable} userData.lib
```

# write\_vdb

-auto index

Automatically generate table indices

Liberate Commands

-ccsn Include CCSN (noise) data

-cells {list of cells} List of cells to include in the output. Default: all cells

**-extsim <name>** Name of external simulator to use

**-io** Enable IO mode.

<vdb\_filename> Name of the output VDB file

The -ccsn and -io options are used to generate and store the ccsn templates, structures, and vectors into the vdb in the normal and in the IO mode. This vdb can be read back in using **read\_vdb** and used in the subsequent **char\_library** flow for ccsn generation.

**Note:** CCSN in libraries across corners is based on internal node consistency, Using extractions and netlists with varying wire names in the **write\_vdb** and **char\_library** stages of the flow will produce unreliable results and is not supported.

<u>Important</u>: The write\_vdb command is currently <u>incompatible</u> with a non-zero value for **packet\_clients**. If your flow uses both of these, make sure that packet\_clients is set to 0 immediately prior to the write\_vdb command.

The **write\_vdb** command creates a vector library database file for the current library. The VDB file includes vector data that is created during the preprocessing stage in Liberate. This file can be used to speed up preprocessing by storing the processed vector data and library structure in the VDB file.

Typically, the VDB that is created is used to drive separate characterization runs, each designed to process the same library with different corners (process, voltage, temperature.) The characterization script for a given run would first load the database with a **read\_vdb** command. Once loaded, the char\_library command will use the vector and structure information stored in the VDB file, and will not rerun the vector processing. This is true for both the server and the client processes.

For generating a VDB, the write\_vdb command takes the place of char\_library in a Tcl command file that has been fully set up to characterize a library. Note that char\_library should not be executed in the same run as write vdb.

**extsim** instructs Liberate to use an external SPICE simulator rather than Alspice. Alspice is the default built-in SPICE simulator. The license for the external simulator must be available. Currently, the following external simulators are supported:

| HSPICE  |
|---------|
| Spectre |
| Eldo    |
| FineSim |

Liberate Commands

 $\Box$  XA



The setting for **-extsim** must correspond to the setting for the <u>extsim\_cmd</u> variable.

When the **-extsim** option is specified, temporary run directories named altos.<br/>  $<unique_id>.0$ , altos.<br/>  $<unique_id>.1$ , and so on will be created to store the external simulation run-time files based on the thread number (0, 1, and so on). The  $<unique_id>$  is a unique ID based on the date, time, and the Liberate process ID.

If distributed processing is requested using the <u>set\_client</u> command, these temporary run directories will be created in the directory specified by the **-dir** option of the **set\_client** command.

If distributed processing is requested using the <u>packet\_clients</u> parameter, the  $\mathtt{TMPDIR}$  environment variable and the  $\mathtt{tmpdir}$  parameter determine where the temporary simulation files will be stored. If the specified directory does not exist, Liberate tries to create it using the  $\mathtt{mkdir}$  -p system command.

auto\_index instructs Liberate to automatically create the indices for all constructs (except si\_immunity) overriding the values specified in the given templates. The number of entries for each index is taken for the appropriate pre-defined template. This feature uses the max\_transition parameter to determine the range of output loads for each cell. To automatically generate si\_immunity indices set the max\_noise\_width parameter.

**cells** specifies which cells to include in the output.

This command must be used after a database has been loaded.

# write\_verilog

| -cells {cell_names} | List of cell names. Default: all cells                                                                |
|---------------------|-------------------------------------------------------------------------------------------------------|
|                     | included; default primitives will be used for all other cells. This option works only with -user_data |
| -add_default_udp    | Allows you to provide user data where all the primitives are not                                      |

**-delayed** Controls naming convention for creating "delayed" signals.

Default: "delayed\_%P" (where %P is the pin name.)

**-exclude** Exclude cells given by -cells

-fwire\_prefix prefix prefix prefix prefix prefix for internal wires for pin functions. Default: int\_fwire\_

**-indent <number>** Number of characters to indent. Default: *tab* 

Liberate Commands

-mpw\_include\_output\_state

Include the logic state of the output in the condition for mpw checks on "clear" and "preset" signals in the generated Verilog.

Default: don't use

**-mux** Use MUX primitives instead of basic logic primitives to represent

mux functions. Default: basic logic primitives

**-notifier** Sets the name of the register that is used to flag timing violations.

Default: "notifier".

**-no\_edge** Exclude 'posedge' or 'negedge' on edge-triggered arcs. Default

is to include edges.

**-no\_err\_primitives** Causes \*\_err primitive cells to be replaced with buf cells.

-path <path> The string used to denote a path. It must be either "=>", or "\*>"

Default: "=>"

-sdf\_version <version> SDF version, must be 2.1, or 3.0. Default: 2.1

**-specparams** Output delay assignments to *specparams* rather than directly to

delay values.

**-split\_nonunate** Instructs Liberate to convert a non\_unate timing group in the .lib

into 2 arcs in the Verilog output file.

**-split\_notifier** When writing verilog modules for multi-bit cells, it is required to

output separate notifier commands for each DFF. The -

split\_notifier option is used to output separate notifier

commands for each DFF.

-table\_style <min-avg-max | first-mid-last>

Adds real timing data into the verilog model using specparams with the specified style. Default: "" (do not use real timing).

-timescale "timescale\_value" Change the timescale when writing out Verilog.

Default: "1ns/10ps"

**-twire\_prefix prefix Prefix for internal wires of conditional timing constraint functions** 

(Default: int\_twire\_)

-udp prefix prefix> Prefix for built-in user defined primitives (UDPs), set to "" to

exclude UDPs (Default: altos\_)

**-user\_data <filename>** User provided data in Verilog format.

<verilog\_filename>
Name of the output Verilog file

The **write\_verilog** command creates a Verilog file for the current library. The Verilog is written to the given **<verilog\_filename>**. A .v suffix will be added to filenames that do not end in .v. The **user\_data** argument specifies a user provided Verilog file to merge with the generated Verilog data with. If a **user\_data** file is provided, timing information (paths and any additional wires required to specify the conditions for those paths) are merged with the user file and written to the output file, replacing any existing user-provided timing information. Without a

Liberate Commands

user\_data file, a complete Verilog file is written including function descriptions. The write\_verilog command should <u>not</u> be used in the same run as the char\_library, read\_ldb or write\_library commands. Instead, it should be used in a separate Liberate run following a read\_library command. This is because the Liberty file may have formatting that is required for the Verilog output to be properly formatted. Example:

```
read_library my.lib
write verilog my.v
```

add\_default\_udp allows the user to provide user data where not all the primitives are included; default primitives will be used for all other cells. This option only works with -user data.

**cells** controls which cells get written to the output. If **exclude** is also set, only the cells not listed in the **cells** list will be output. By default, all cells get written. This option supports the use of a wildcard.

**delayed** controls the naming convention for creating "delayed" signals. When using user-data with write\_verilog it is necessary to match these delayed signals with the equivalent signals used in the user-provided functional description. By default delayed output signals are created for the signals passed to timing checks such as setup-hold and/or recrem in Verilog.

The delayed option uses a special variable "%P" to return the pin name and combine it with a user-defined string. Example:

```
write verilog -delayed "delayed %P"
```

If there is no "%P" and the -delayed string begins with "\_" then it is used as a subfix. In the following example, the wire for the pin "CK" is "CK\_mysubFix".

```
write verilog -delayed " mysubFix" ...
```

if there is no "%P" and the -delayed string doe not begin with "\_" then the string is treated as a prefix. In the following example, the wire for the pin "CK" is "myPreFixCK".

```
write verilog -delayed "myPreFix" ...
```

For a pin named "myPin", this will produce a delayed signal name "delayed\_myPin". Some examples are below:

#### Example 1:

```
module DFFSRN (QN, D, CP, RN, SN);
  output QN;
  input D, CP, RN, SN;
  reg notifier;
  wire delayed_D, delayed_CP, delayed_RN, delayed_SN;

  // Function
  ...
  // Timing
  specify
  ...
  $setuphold (posedge CP, posedge D, 0, 0, notifier,,, delayed CP, delayed D);
```

Liberate Commands

```
## Stectam (posedge RN, posedge CP, 0, 0, notifier,,, delayed_RN, delayed_CP);
## endspecify
endmodule

## Example 2:
## write_verilog -delayed "dly_%P"

## wire dly_D, dly_CP, dly_RN, dly_SN;
## $setuphold (posedge CP, posedge D, 0, 0, notifier,,, dly_CP, dly_D);

## Example 3:
## write_verilog -delayed "%P_d"

## write_verilog -delayed "%P_d"

## write_verilog -delayed "%P_d"

## Will produce:
## wire D_d, CP_d, RN_d, SN_d;
## ## Setuphold (posedge CP, posedge D, 0, 0, notifier,,, CP_d, D_d);
```

The default name for these delayed signals is "**delayed\_<pin\_name>**" (delayed\_%P) where <pin\_name> is a pin that is involved in a timing check.

To <u>turn off</u> generating delayed signals, use "" (empty double quotes). Example:

```
module DFFSRN (QN, D, CP, RN, SN);
  output QN;
  input D, CP, RN, SN;
  reg notifier;

// Function
...
  // Timing
  specify
  ...
  $setuphold (posedge CP, posedge D, 0, 0, notifier);
  ...
  $recrem (posedge RN, posedge CP, 0, 0, notifier);
  ...
  endspecify
endmodule
```

merge will include cells not specified in the library but present in the user\_data file.

**indent** argument specifies the number of spaces to use for indentation, default tab.

**mpw\_include\_output\_state** option requires the **sdf\_cond\_style** variable is set to 1. If not set, it will force this setting. Note that this variable should be set prior to creating an equivalent library (.lib) with **write\_library**, to ensure consistency between the library and the Verilog. Otherwise, there may be warnings during SDF back-annotation.

This mpw\_include\_output\_state option should be used <u>before</u> read\_library, char\_library, or read\_ldb. When this variable is used, the mpw check (\$width) will only be checked by

Liberate Commands

Verilog when the output pin of the cell is high for clear inputs and low for preset inputs. The Verilog will contain extra "timing" gates to add the logic necessary to "and" the logic state of the output pin to logic representing the "when" condition given in the library for each **min\_pulse\_width** timing arc.

**mux** converts pins whose functions are a 2x1 or 4x1 mux into a pre-defined, user-defined primitive (UDP) named *altos\_mux2* and *altos\_mux4* respectively.

**notifier** sets the name of the Verilog register that is used to flag timing violations. This option is only needed if **-user\_data** is used. (Default: "notifier".)

**no\_edge** excludes 'posedge' or 'negedge' on edge-triggered arcs. This option will change the this:

**no\_err\_primitives** causes \*\_err primitive cells to be replaced with buf cells. This is option is available because some tools such as ATPG don't accept \*\_err primitives.

**specparams** causes delay assignments in the Verilog to be assigned to *specparam* variables rather than directly to values. The **path** argument controls the delimiter used for delay assignments, either => or \*>.

**sdf\_version** controls the format of the output Verilog for use with SDF annotation. Set to **3.0** to generate a Verilog file that is compatible with SDF version 3.0. SDF version 3.0 permits *recrem* constructs in the Verilog to represent recovery and removal of timing constraints.

**split\_nonunate** instructs Liberate to convert a non\_unate timing group in the .lib into 2 arcs in the Verilog output file. This option is useful when using the Cadence ETS static timer to generate the SDF for annotation into the Verilog simulation. ETS will convert the single non\_unate timing group into 2 SDF entries. This can cause an error condition in Verilog if the Verilog has only one non\_unate arc and the SDF has 2 delay entries.

**table\_style** requests Liberate to put real timing into the output Verilog file using the specparams syntax. This argument specifies the syntax to be used in the specparams. When this is not used, Liberate defaults to writing the Verilog with zero (0) for all timing and will expect that an Standard Delay Format (SDF) file is supplied from the STA tool.

**twire\_prefix** is the prefix used for internal wires created when generating additional functions for state dependent timing constraints. The **fwire\_prefix** is the prefix used for internal wires created when generating logic functions. The **udp\_prefix** is the prefix used for user defined

Liberate Commands

primitives that are created for latches and/or flip-flops. Set **udp\_prefix** to a null string to exclude generating user defined primitives.

**timescale** the default timescale is '1ns/10ps'. This option permits changing it to another scale. Example: -timescale "1ps/10fs"

The following Tcl variables can also be used to control the format of the Verilog output.

verilog\_delay\_value - the delay value (Default: 0)

verilog\_delay\_Zvalue - the delay value for tristates(Default: 0)

verilog\_delay\_clk2q\_value- the delay value for clock to Q arcs on sequential cells (Default:

0)

verilog\_IQ - the name map for the internal state of flip-flops (e.g. IQ) to the

Verilog state function.

verilog\_IQN - the name map for the internal state of flip-flops (e.g. IQN) to the

Verilog state function.

verilog\_start\_skip - line to mark the start of the timing section in the user\_data file

which is to be replaced. Must match exactly apart for leading or

trailing white space (Default: "specify")

verilog\_stop\_skip- line to mark the end of the timing section in the user\_data file

which is to be replaced. Must match exactly apart for leading or

trailing white space (Default: "endspecify")

This command must be used after a database has been loaded. Example:

```
read_library my.lib
# Output a Verilog file
write_verilog -user_data my_verilog my.v
```

## write\_vital

-cells {cell names} List of cell names (Default: all cells)

-component <filename> Filename for component data-exclude Exclude cells given by -cells

**-indent <number>** Number of characters to indent (Default: *tab*)

-sdf\_version <2.1 | 3.0>
 -user\_data <filename>
 Vital\_filename>
 Sets the SDF version (Default: 2.1)
 User-provided data in Vital format
 Name of the output Vital (vhd) file

The write\_vital command creates a Vital VHDL file for the current library. The Vital is written to the given <vital\_filename>. A .vhd suffix will be added to filenames that do not end in .vhd. The output will include sequential gates and tristates. The write\_verilog command should not be used in the same run as the char\_library, read\_ldb or write\_library

Liberate Commands

commands. Instead, it should be used in a separate Liberate run following a **read\_library** command. This is because the Liberty file may have information that is required for the Vital output to be properly formatted. Example:

```
read_library my.lib
write vital my.vhd
```

The **cells** argument controls which cells get written to the output. If **exclude** is also set, only the cells not listed in the **cells** list will be output. By default, all cells get written. This option supports the use of a wildcard.

The **component** argument can be used to request printing a list of components into the specified output file. By default no component file is output.

The **merge** option will include cells not specified in the library but present in the **user\_data** file.

The **sdf\_version** option is used to specify the desired SDF version in the output file.

The **indent** argument specifies the number of spaces to use for indentation, default tab.

The **user\_data** argument specifies a user-provided Vital file to merge with the generated Vital data. If a **user\_data** file is provided the port names and functional behavior information is extracted from the user specified file. Without a **user\_data** file, a complete Vital file is written. The sections in the Vital file that are extracted from the user data are marked with comments indicating that they were user-provided and not automatically generated, for example:

```
-- FUNCTIONALITY SECTION (USER PROVIDED) -- END FUNCTIONALITY SECTION (USER PROVIDED) --
```

The following Tcl variables can be used to control the format of the Vital output:

vital\_config
 include config section (Default: 0)
 port type (Default: STD\_LOGIC)
 vital\_delay\_value
 the delay value (Default: 0ns)

vital\_delay\_Zvalue - the delay value for tristates (Default: 0ns)

vital\_delay\_variables - flag to enable assignment to delay variables rather than values

(Default: 1)

vital timing violation format

- the prefix for Violation variables used by setup/hold timing checks (Default: "Tviol\_\\$count", where \$count is incremented for each VitalSetupHoldCheck entry within a cell)

vital recrem violation format

- the prefix for Violation variables used by recovery/removal timing checks (Default: "Rviol\_\\$count" where \$count is incremented for each VitalRecoveryRemovalCheck entry within a cell)

Liberate Commands

vital\_pulse\_violation\_format - the prefix for Violation variables used by pulse/period timing checks (Default: "Pviol\_\\$count" where \$count is incremented for each VitalPeriodPulseCheck entry within a cell)

VitalRecoveryRemovalCheck entry within a cell)

entry within a cell)

• the prefix to use for entity variables used in removal checks. For

SDF 3.0 annotation change this variable to "removal"

(Default: "hold")

vital\_start\_architecture - the keyword that indicates the start of the architecture section

in the user data file (Default: "architecture").

vital\_stop\_architecture - the line that indicates the end of the architecture section in the

user data file (Default: "end \\$cell\ arch" where \\$cell is

substituted with the current cell name)

vital start cell - the line to indicate the start of a vital cell description in the user

data file (Default: "-- %BEGIN \\$cell" where \$cell is

substituted with the current cell name)

vital\_stop\_cell - the line to indicate the stop of a vital cell description in the user

data file (Default: "-- %END \\$cell" where \$cell is substituted

with the current cell name)

vital\_start\_function - the line to indicate the start of a vital function description in the

user data file (Default: "function") (Note spaces and dashes

(-) and case will be ignored).

vital\_stop\_function - the line to indicate the stop of a vital function description in the

user data file (Default: "\\$vital\_path\_delay" where \$vital\_path\_delay is substituted with the value of the

vital path delay variable (Default:

"VitalPathDelay01Z"))

Liberate Commands

The following Tcl variables can be used to customize the formatting of the generated timing check variables (note these variables must be preceded with a "\" and suffixed with "\\" when used in the middle of a string to avoid early evaluation by the Tcl interpreter):

**\$count** The current count of VitalSetupHoldCheck,

VitalRecoveryRemovalCheck or VitalPeriodPulseCheck entries.

**\$ip** The input pin name.

**\$rp** The reference pin name.

\$edgeThe edge of the input pin transition.\$ref\_edgeThe edge of the reference pin transition.

This command must be used after a database has been loaded. Example:

```
read_library my.lib
# set timing check variables
set vital_timing_violation_format "Tviol_\$ip\\_\$rp\\_\$ref_edge"
set vital_recrem_violation_format "Rviol_\$ip\\_\$rp\\_\$ref_edge"
set vital_timing_info_format "Tinfo_\$ip\\_\$rp\\_\$ref_edge"
set vital_recrem_info_format "Rinfo_\$ip\\_\$rp\\_\$ref_edge"
# Output a Vital file
write vital -user data my vital my.vhd
```

# **Liberate Parameters**

This chapter describes the Liberate-specific parameters that impact library creation. Liberate-specific parameters are set using the **set\_var** command.

# adjust\_tristate\_load

< 0 | 1 | 2 | 21 | 22 >

Control if pin capacitance should be added to the load indices on tri-state pins. Default: 1

By default, Liberate will add the pin capacitance of the tri-state pin to each of the load indices when outputting the library. The rise <code>index\_2</code> will add the rise\_capacitance and the fall <code>index\_2</code> will add the fall\_capacitance. In addition when using the <code>write\_template</code> command to create a Liberate Tcl command file, the tri-state pin rise/fall\_capacitance is subtracted from the load indices specified in the input library to create the appropriate <code>define\_template</code> commands for tri-state pins.

- **0**: Turn off these adjustments; the library and template will <u>not</u> add or subtract the tri-state pin capacitance.
- 1: Add the pin capacitance of the tri-state pin to each of the load indices when outputting the library. (Default)
- 2: Similar to 1 with the following addition: instead of adding the rise\_capacitance or fall\_capacitance, the pin attribute capacitance will be added to the load indices for the index\_2 values. When using the write\_template command, the pin capacitance is subtracted from the load indices specified in the input library to create the appropriate define\_template commands for tri-state pins. The value of the attribute capacitance can be modified using the set\_pin\_capacitance command.

This tristate load adjustment can adjust timing arcs, but <u>not</u> power arcs. The following settings are supported:

- 21: Same as 1, but power arc loads will not be adjusted.
- 22: Same as 2, but power arcs will not be adjusted.

Liberate Parameters

This variable can be used after char\_library, but must be used before any models are generated. Example:

```
\# Disable adjusting tristate pin load indices set var adjust tristate load 0
```

This variable must be used before char library.

## adjust\_tristate\_load\_ccsp

< 0 | 1 >

Controls adjusting the index\_2 ccsp dynamic waveforms for tristate load. Default: 0

Set this variable to 1 for the load indices of the ccsp current waveforms to be modified even for tri-state caps. Note that, when set to the default of 0, modification of load indices in the ccsp current groups is avoided when **adjust\_tristate\_load** is set to 1 or 2. This variable must be used in conjunction with adjust\_tristate\_load.

This variable must be used before write\_library.

# alspice\_diode

< 0 | 1 >

Controls handling diodes in allspice. Default: 1

Enables an improved algorithm for handling diodes in Alspice. The Default and recommended value is 1. Set this to 0 to achieve the behavior of releases prior to 3.1.

This variable must be used before **read spice**.

# alspice\_leakage\_option

{options}

Specify Alspice options for leakage simulations.

See also alspice\_option (below).

This parameter functions the same as alspice\_option, except this is targeted to leakage simulations and will override values set by alspice\_option. Available options are: sim\_method, sim\_gmin, and sim\_step. (We recommend setting sim\_method to override the default homotopy.)

#### Example:

```
# Set the leakage options for Alspice
set var alspice leakage option "sim method=trap sim gmin=1e-14 sim step=1e-14"
```

This variable must be used before **char\_library**.

Liberate Parameters

## alspice\_option

**{options}** Specify Alspice simulation control options.

Defaults: (No fixed defaults; Alspice determines appropriate

values on a case-wise basis.)

This parameter accepts a list of options to be used by Alspice for delay, power and timing constraint characterization. Options are specified in the format "name=value". (See examples below.) Note: This variable has no effect on simulations performed by an external simulator.

#### Available options:

**sim\_method**: Specifies the integration method. Accepted values are "**trap**", or "**gear**". Note: We recommend setting this to either **trap** or **gear** in order to override the default homotopy, which is a proprietay algorithm.

sim\_gmin: Specifies gmin for Alspice.
sim\_step: Specifies time step for Alspice.

If the user does not specify values for gmin & tstep, Alspice will examine the data and make its own determination about appropriate values. However, Alspice will always use values explicitly specified by the user.

#### Example:

```
# Set the simulation options for Alspice
set var alspice option "sim method=trap sim gmin=1e-12 sim step=1e-12"
```

This variable must be used before **char library**.

### auto index distinct risefall

< 0 | 1 >

Control if the char\_library auto\_index algorithm will compute both the rising and falling max capacitance values. (Default: 0)

Set this variable to allow for distinct rise and fall max\_capacitance and load index values when the **char\_library -auto\_index** option is used.

This variable must be used before **char\_library**.

# auto\_index\_input\_slew

<value>

Specify the input slew used to calculate max\_capacitance during auto\_index characterization.

Set this variable to specify the value (in seconds) of the input slew to be used for all auto\_index calculations. The input slew is measured using the slew threshold values defined by the following parameters: slew\_lower\_rise, slew\_lower\_fall, slew\_upper\_rise, and slew\_upper\_fall. The default is to use max\_transition.

Liberate Parameters

This variable must be used before **char\_library**.

## auto\_index\_weak\_driver\_mode

< 0 | 1 >

Controls if the <code>-auto\_index</code> argument of the <code>char\_library</code> command adjusts <code>min\_capacitance</code> of cells that cannot satisfy the <code>min\_transition</code> at 0 load. Default: 0 (Do not compensate).

Some cells do not have sufficient drive strength to satisfy the min\_slew condition when not loaded. Setting this variable allows for better correlation between the min\_load values generated during -auto\_index between Alspice and extsim\_exclusive characterizations.

- 0: Print a warning if min\_slew does not meet the cell output load. Choose the last attempted valid load. (Default)
- 1: Same as 0. However, ensure that the methodology is consistent between Alspice and extsim\_exclusive modes. (Recommended)

This variable must be used before **char\_library**.

# binning\_detail

I medium I high> Set detail of state dependency. Default: medium

This parameter is used to set the criteria for determining how individual state -dependent groups will be merged. Specifying high or low detail will result in a progressive increase or reduction in the size of the resulting library. This variable affects the characterization and should be specified before the **char\_library** command. Default: medium (Use detailed state dependency).

This variable must be used before **char library**. Example:

```
# Enable low binning detail
set var binning detail low
```

#### bisection info

< 0 | 1 | 2 | 3>

Set this variable to print additional constraint bisection information. Default: 0

For constraint and MPW searches, circuit simulation decks can be annotated with comments that give the slew, alignment, and iteration number for each search iteration in that deck. In addition, the log file can contain, along with the measurement result for each search iteration,

Liberate Parameters

the same information as the deck. The bisection\_info variable controls the information that is included.

Use this variable for information about debugging constraint bisection searches. To obtain the circuit simulation decks, see the <code>extsim\_deck\_dir</code>, <code>extsim\_save\_passed</code>, <code>extsim\_save\_failed</code> variables, and the <code>-extsim</code> argument of the <code>char\_library</code> command.

It is often easier to follow the debug information while characterizing a single slew or load.

- **0**: No information is provided. This is the default and recommended production setting because it minimizes file input/output and provides better runtime and disk usage.
- 1: External circuit simulation decks are annotated with bisection information. This mode forces constraint\_bisection\_mode to 0 (pure bisection). Because many spice decks are utilized in a bisection search, it is recommended to use a setting of 2 or 3, which provides additional information in the log file.
- 2: External circuit simulation decks are annotated with search information. The search method is not modified.
- **3**: The search iteration information is added to the log file as a LIB-405 message. For a debugging search, this is the recommended setting.

The variable must be set before **char\_library**.

# bundle\_when

< 0 | 1 >

Controls the mapping of bundle pins in a "when" condition. Default: 1

Bundle pins that occur in "when" or "sdf\_cond" can either use the bundle name, or a reference bit from the bundle. For example, in the bundle D {D4 D3 D2 D1}

- 1: Use a "reference" bit from the bundle in the "when". (Default)
  - when : "D4"
- 0: Use the bundle name in the "when".

```
when : "D"
```

Assumes all members have the same direction, i.e.:

```
Possible:
" D1 * D2"
"!D1 * !D2"

Not possible:
" D1 * !D2"
```

This variable must be used before **char\_library**.

Liberate Parameters

## bus\_syntax

**<string>** One of "<>", "()", or "[]"

Default: "[]"

This variable specifies the characters that will be used to delimit bus indices from the bus name. The <code>bus\_syntax</code> variable should only need to be set in conjunction with the <code>define\_bus</code> command, if the input spice netlist or ldb do not use the default bus syntax. If the bus is defined using the <code>define\_cell</code> command, then the <code>bus\_syntax</code> variable is set automatically. If buses are defined during library characterization, the <code>bus\_syntax</code> is stored in the ldb and does not need to be reset when reading the ldb.

**Note**: This variable does *not* control the bus\_syntax used when writing the output library. That is controlled by **write\_library -bus\_syntax**.

Any pin in the ldb that ends with a number surrounded by the **bus\_syntax** and belongs to a defined bus will be output under a bus group in the Liberty file. Buses are defined either with the **define\_bus** command or by the **-input**,

**-output**, or **-inout** arguments for **define\_cell**, using a naming convention of:

```
<bus name><bus syntax open><from index>:<to index><bus syntax close>"
```

### For example:

```
"dout[3:0]"
or
"din<0:4>"
```

This variable must be used before write\_library.

# capacitance\_attr\_mode

<0|1> W

When set, it separately writes the rise and fall capacitance attributes. Default: 0

This parameter controls when the rise\_capacitance and fall\_capacitance attributes should be written separately.

- **0**: Separate rise\_capacitance and fall\_capacitance attributes are written only when both capacitances are measured and greater than 0.
- 1: Separate rise\_capacitance and fall\_capacitance attributes are always written.

This variable must be used before char\_library.

# capacitance\_force\_hidden

< 0 | 1 > Select to output capacitance or a warning.

Default: 0 (Give a warning.)

Liberate Parameters

If when using **char\_library -io** and Liberate encounters a hidden arc from a pin that does not have any forward arcs, the following warning will be printed:

\*Warning\* (char library): Capacitance acquisition is disabled for hidden arc on pin PD EN.

Set this variable to **1** to enable capacitance on this hidden arc and to disable the warning. Default: **0** (give warning and disable the hidden arc cap).

This variable must be used before **char\_library**.

# capacitance\_pin\_rollup\_k

<value>

User-defined multiplier used when determining pin capacitance range. Default: 0.5

User-defined multiplier used in formula for calculating pin capacitance range. (See <u>capacitance pin rollup mode</u>) May be set to any value from 0 to 1.0. (Default: 0.5)

This variable must be used before **char\_library**.

# capacitance\_pin\_rollup\_mode

< 0 | 1 >

Enables an alternate algorithm for calculating pin capacitance and pin capacitance range. Default: 0

Enables an alternate algorithm for rolling up pin capacitance, and determining pin capacitance range.

- **0**: Pin capacitance is determined by the command <u>set\_pin\_capacitance</u>. Pin capacitance range is determined according to the setting of <u>capacitance\_range\_mode</u>.
- 1: Pin capacitance is calculated as an average across all states, timing arcs and output loads. Pin capacitance range [C\_nldm\_min, C\_nldm\_max] is computed by:

| C_nldm_min = K * C_avg + (1-K) * Cmin | where: | Cmin = min [Cpin(inpSlew, load, when)] |
|---------------------------------------|--------|----------------------------------------|
|                                       |        | C_avg = avg[Cpin(inpSlew, load, when)] |

- and -

| C_nldm_max = K * C_avg + (1-K) * Cmax | where: | Cmax = max [Cpin(inpSlew, load, when)] |
|---------------------------------------|--------|----------------------------------------|
|                                       |        | C_avg = avg[Cpin(inpSlew, load, when)] |

Liberate Parameters

"K" is a user-defined multiplier set by the variable <u>capacitance pin rollup k</u>. (Default = 0.5) <u>Note</u>: The K-factor only changes the values in capacitance rise/fall <u>range</u> and has no effect on "capacitance" attribute itself.

Note: The **rise\_capacitance** and **fall\_capacitance** will <u>still</u> follow the **set\_pin\_capacitance** command (similar to mode 0.)

#### **Recommendations:**

When using capacitance\_pin\_rollup\_mode, set the pin capacitance "state" and "table" to average:

```
set pin capacitance -state avg -table avg
```

Also set the capacitance measurement thresholds to 0-100%

```
set_var measure_cap_lower_rise 0.0 set_var measure_cap_upper_rise 1.0 set_var measure_cap_lower_fall 0.0 set_var measure_cap_upper_fall 1.0
```

The variable capacitance\_pin\_rollup\_mode must be used before char\_library.

## capacitance range mode

< 0 | 1 > Use a

Use absolute min/max or avg of min and avg of max.

Default: 0 (Use abs min/max values.)

This variable controls how the capacitance range is calculated.

**0**: The lower/upper boundary is the min/max value of all the capacitances.

1: The lower boundary value is calculated as an average across all states, timing arcs and output loads for the smallest input slew. The upper boundary value is calculated as the average across all states, timing arcs and output loads for the largest input slew.

This variable must be used before write\_library.

# capacitance\_save\_mode

< 0 | 1 >

Save all pin capacitances. Default: 0

Liberate derives capacitance values by integrating current. In cases where current direction is reversed from expectations, it is possible that capacitance values are negative. This condition is rare and usually is only seen on some pass-gate or tristate designs.

190

**0**: Remove negative capacitances. Default.

Liberate Parameters

1: Save all capacitances. Negative capacitances are saved as positive capacitances (Recommended)

This variable must be set before **char\_library**.

### ccs\_abs\_tol

< value >

The ccs absolute tolerance. Default: 2.0e-12

Use this control variable to set the CCS absolute tolerance (in seconds). When determining how many points are needed to reproduce the original spice waveform, Liberate will stop adding points to the CCS data when the absolute error between the reduced CCS waveform and the original spice waveform is less than this absolute tolerance.

This variable must be used before **char\_library**.

# ccs\_base\_curve\_points

< value >

The number of base curve points. Default: 10

Use this variable to specify the number of base curve points used when generating compact ccs natively in Liberate. To output compact CCS format data, use the **write\_library - ccs\_compact** option.

This variable can be used after **char\_library**.

### ccs\_base\_curve\_share\_mode

< 0 | 1 | 2 >

Change base curve reuse rate. Default: 1

This variable is used to select between different algorithms for reusing CCS base curves. When set to 1 (default), an algorithm using more aggressive base curve re-use rate will be used without impacting accuracy. When set to 2, a more aggressive CCS compaction algorithm will be used. There will be no significant impact on accuracy when using either mode 1 or 2. It is recommended to set this variable to 2. Set this variable to 0 to revert to release 2.3p2 and prior release behavior.

This variable can be used after **char\_library**.

# ccs\_cap\_duplicate\_risefall

< 0 | 1 >

Create a missing rise/fall CCS receiver cap by duplicating a fall/rise CCS receiver cap. Default: 0

Liberate Parameters

If a timing arc has a missing rise or fall CCS receiver capacitance, the default behavior is to copy the appropriate CCS receiver cap from the input pin involved in the timing arc.

- 1: Create the missing rise/fall CCS receiver cap by duplicating the existing fall/rise CCS receiver cap.
- **0**: Copy the appropriate CCS receiver cap from the input pin involved in the timing arc.

<u>Note</u>: The default method is a more accurate representation of the pin capacitance but may cause problems with downstream tools.

This variable must be used before **char\_library**.

### ccs cap hidden pin

< 0 | 1 | 2 >

Control the output of pin capacitance for hidden arcs.

Default:2 (Output pin cap for hidden arcs)

This variable controls the output of the CCS receiver pin capacitance on inputs with hidden power arcs.

- **0**: For release 2.3p1 and prior release behavior where Liberate only saved the CCS receiver capacitance on "hidden" pins such as the D pin of a flip-flop.
- 1: Liberate will output CCS receiver capacitance on input pins that have "hidden" transitions such as clock, clear, preset, combinational\_rise, combinational\_fall, tristate\_enable and tristate\_disable pins.
- **2**: Liberate will output CCS receiver capacitance on all input pins that have potential "hidden" conditions; <u>any</u> pin that has a hidden power arc will also have CCS receiver capacitance. (Default)

This variable must be used before **char\_library**.

# ccs\_cap\_mode\_add\_missing

< 0 | 1 >

Specifies whether to get 2.4-style libraries with missing receiver caps for one-sided timing arcs. Default: 1

If this variable is set to 0, Liberate will get 2.4-style libraries with missing receiver caps for one-sided timing arcs.

This variable must be used before write library.

Liberate Parameters

### ccs\_cap\_use\_input\_transition

< 0 | 1 > The ccs receiver cap will follow the input pin direction.

Default: 1

Use this variable to instruct Liberate to use the input pin transition direction for CCS receiver capacitance. Previously, the CCS receiver capacitance followed the output direction. To revert to the old behavior where the CCS receiver capacitance follows the output pin direction, set this variable to **0** after read\_ldb or char\_library and before write\_library. The **read\_library** command will reset this variable to **0**. The **char\_library** and **read\_ldb** commands will set this variable to **1**.

If ccs\_cap\_use\_input\_transition is set to 1 and ccs\_cap\_hidden\_pin is set to 1, then for one sided arcs such as "clock rising\_edge to Q", the inactive edge (falling) will be use the CCS receiver capacitance from the clock pin. The load index for this entry (index\_2) will be set "0" since this data has no load dependency.

This variable must be used after **char\_library**.

### ccs\_cap\_use\_input\_transition\_tristate

< 0 | 1 > The ccs receiver cap for tristate pins will follow the input pin

direction. Default: 1

Setting this variable to 1 ensures that Liberate always checks that the receiver cap direction follows the <u>input</u> pin with regard to tristate arcs.

This variable must be used before char library.

# ccs\_force\_grid\_delay

< 0 | 1 | 2 > Controls accuracy algorithms for checking ccs waveforms.

Default: 1

If you don't want to force grid, set this variable to **0**. Set **ccs\_force\_grid\_delay** to **1** to force grid and to check delay accuracy, as well as transition accuracy when segmenting the waveform. Set to 2 to force grid but not to check delay accuracy when segmenting the waveform. The default and recommended setting is **1**.

This variable must be used before **char\_library**.

# ccs\_infer\_output\_dir

< 0 | 1 > Detect when all outputs have both rising and falling waveforms.

Default: 1

Liberate Parameters

Set this to 0 to address **CCST** issues with pulse generators having rising and falling waveforms in every output. (Default: 1).

This variable must be used before **char\_library**.

## ccs\_init\_voltage\_comp\_thresh

< value >

Set a voltage threshold to enable a proprietary initial voltage compensation. Default: 1.1 (fully-compensated)

The Synopsys CCS standard assumes that the CCS waveform start from an initial rail voltage. If the spice output waveform starts from a non-rail value (usually due to a relatively large leakage), the resulting CCS waveform may have an additional time delay and might not reach the final voltage rail. Liberate can compensate for the non-rail initial voltage to ensure the CCS waveform matches the NLDM values and reaches the final rail voltage.

This variable represents a percentage of the full-rail swing over which compensation will take place. If set to a value larger than 1, the maximum threshold for the compensation is controlled by the measure\_slew\_lower\_rise and measure\_slew\_upper\_fall variables. If set to a value between 0 and 1, Liberate will compensate to the value given. If set to a value less than 0, compensation is disabled.

#### **Recommended settings:**

-1: Disable compensation to improve correlation for PrimeTime 2010.12 and later releases
 1.1: Fully enable compensation to improve correlation for PrimeTime 2010.06 and prior releases

Note that NLDM and CCS models are currently limited in how to handle non-rail starting or ending voltage levels, since output\_signal\_level attributes must be applied at the pin level. In cases where non-rail behavior is only observed for specific WHEN conditions, the accuracy of those models will be degraded. See ecsm\_measure\_output\_range for accurate modeling of these effects.

This variable must be set before **char\_library**.

# ccs\_max\_current\_thresh

< value >

Check for currents greater than the specified threshold. Default: 0.2 (200mA)

Set this variable to a current (in MKS units) to enable a check for large ccs currents that exceed the specified threshold. If the absolute ccs current is larger than this threshold, a warning will be issued.

Liberate Parameters

This variable must be set before **char\_library**.

### ccs\_max\_pts

< value >

The maximum number of ccs points. Default: 15

Use this control variable to set the maximum number of points that will be allowed in the ccs waveform data. When determining how many points are needed to reproduce the original spice waveform, Liberate will stop adding points to the ccs data when the number of points reaches the limit specified by this parameter. This variable must be set before char\_library.

This variable must be used before char\_library.

### ccs multiple switching output mode

< 0 | 1 >

Enables handling of multiple switching output voltage. Default is 0

When the variable simultaneous\_switch is enabled and is greater than 0, the output voltage behavior can be a multiple switching waveform (that is a waveform with multiple rise or fall edges). This can produce undesirable negative and/or positive current values in the rise or fall waveform. Liberate uses a fixed value to make the CCS library data LC friendly. Note that this could lead to NLDM versus CCS comparison (compare ccs nldm) failures.

0: (default), the output waveform does not have special processing.

1: Filters a multiple switching output voltage waveform. Keeps the first or last rise or fall transition waveform according to the setting of the variable measure\_target\_occurrence.

This variable must be used before **char\_library**.

#### ccs\_rel\_tol

< value >

The ccs relative tolerance. Default: 0.01 (1%)

Use this control variable to set the CCS relative tolerance. When determining how many points are needed to reproduce the original spice waveform, Liberate will stop adding points to the CCS data when the relative error between the reduced CCS waveform and the original spice waveform is less than this relative tolerance.

This variable must be used before **char\_library**.

Liberate Parameters

### ccs\_segmentation\_effort

< 0 | 1 | 2 | 3 | 4 >

Controls the CCS waveform acquisition method. Default and recommended value is 1.

This parameter allows selection of the method used to acquire the CCS current waveform from simulated I(t) data.

- **0**: Disable CCS waveform processing. Use values measured from the current waveform.
- 1: Smoothed algorithm. (Default and recommended)
- 2: dv/dt-based algorithm.
- 3: Use both 1 and 2, but choose the waveform that best correlates to NLDM.
- **4**: Same as 1, but also apply CCS retry criteria (ccs\_retry\_mode) to check the reconstructed waveform instead of the original current waveform.

This variable must be used before char\_library.

## ccs\_voltage\_smooth\_thresh

< voltage | -1 >

Set a voltage threshold to enable a proprietary smoothing algorithm. Default: -1 (disabled)

To reduce CCS interpolation error for some corner cases, Liberate can artificially smooth the waveform. Set this to a voltage threshold (e.g. 0.2) to enable the smoothing algorithm. A higher number corresponds more aggressive smoothing. Set this variable to -1 to disable the smoothing.

Note: This algorithm may have an impact on downstream timing or noise tools that are sensitive to that threshold. The default and recommended value is -1.

This variable must be set before **write\_library**.

# ccs\_voltage\_tail\_tol

< value >

The stopping point as a ratio of supply of the CCS waveform for modeling purposes. Default: 0.981

For CCS timing waveform data, if the tail of the integrated v(t) obtained from the sampled i(t) does not reach \${ccs\_voltage\_tail\_tol} x supply\_swing, then i(t) is padded to ensure that the integrated voltage reaches the supply rail.

Default: 0.981 (Output must swing to within 1.9% of supply.)

Recommended: 0.951 (Output must swing to within 4.9% of the supply.)

Liberate Parameters

Because this parameter can cause Liberate to pad the current waveform, it is recommended to set this value lower than ccs\_voltage\_tail\_trim\_tol, but higher than the requirement of downstream tools (for exmaple, 5% in Synopsys' Library Compiler).

This variable must be used before **char library**. For example:

```
set_var ccs_voltage_tail_tol 0.951
```

### ccs\_voltage\_tail\_tol\_mode

< 0 | 1 | 2 >

Controls the padding for the CCS "tail". Default: 2

This parameter determines how to pad the CCS tail if the tail of the integrated V(t) obtained from the sampled I(t) does not reach  $cos_voltage_tail_tol\} * supply_swing.$ 

- **0**: Extends the tail as long as possible to reach the ccs\_voltage\_tail\_tol value with the last current (I) close to 0.
- 1: Extends the tail with limited step. The last current might have a small spike to reach the ccs\_voltage\_tail\_tol value.
- 2: Pads the current to ensure the integrated voltage reaches the supply rail tolerance. If the selected pad time is small, this results in a large spike in the current.

# ccs\_voltage\_tail\_trim\_tol

< value >

The stopping point as a ratio of supply of the CCS waveform during simulation waveform capture. Default: 0.98

For CCS timing waveform data, the tail of the integrated v(t) obtained from the sampled i(t) is captured until \${ccs\_voltage\_tail\_trim\_tol} x supply\_swing is reached.

Default: 0.98 (Output captured to within 2% of supply.)
Recommended: 0.999 (Output captured to within 0.1% of the supply.)

This parameter controls the current waveform capture and works with ccs\_voltage\_tail\_tol to control the modeling of the CCS current waveforms. For 28nm processes and below, it is strongly recommended to set this value higher than ccs\_voltage\_tail\_tol, but not to 100%. This will help to remove "N-curve" phenomena in the CCS current waveforms.

The default setting should only be used for large geometries where capturing to within a tighter range creates such a large waveform in time duration would cause problems in legacy downstream tools.

This variable must be used before **char\_library**. Example:

```
set var ccs voltage tail trim tol 0.999
```

Liberate Parameters

# ccsn\_active\_ccr\_recognition\_mode

Deprecated. See <u>Backward Compatibility Variables</u>.

### ccsn\_allow\_duplicate\_condition

< 0 | 1 > Allows multiple CCSN groups to be written to the library.

Default: 0

Sometimes CCSN characterization results in having multiple ccsn groups with the same WHEN condition (e.g. internal nodes might be initialized differently and are not captured in the WHEN condition). By default these groups are written into the library.

**Set to 0**: Keep only the worst-case group, and do not include the rest.

**Set to 1**: Allow multiple CCSN groups to be written to library. (Default)

<u>Note</u>: We recommend setting this variable consistent with the requirements of the noise analysis tool that will be using the library. If the noise analysis tool does <u>not</u> support duplicate conditions, then set this variable to 0.

This variable must be used before **char\_library**.

# ccsn\_allow\_multiple\_input\_switching

< 0 | 1 | 2> Default: 0

Allows the vectors on the various input pins on a Channel Connected Region (CCR) to switch independently.

- **0**: Use this setting when the input pins to the CCR cannot switch independently.
- 1: Allow the input pins to the CCR to switch independently. Use this when characterizing CCRs that only propagate noise when the inputs can be toggled in opposite directions independently.
- 2: This is an enhancement over the setting of 1 to improve the recognition of multiple switching events in CCSN decks.

The recommended value is 0.

This variable must be used before **char\_library**.

# ccsn\_allow\_overlap\_when

< 0 | 1 > Control output of arc-based ccsn data. Default: 1

Liberate Parameters

Liberate will check for boolean overlap instead of only an explicit *when* string comparisons. This improves on an issue in Liberate where vector data is not properly matched up to the corresponding timing groups for arc based ccsn generation. This occurs only in the write\_template verbose flow because the timing group can have a non-empty *when* string, but the Vecdata would have a null string for the *when* condition. Default: 1, which allows checking for boolean overlap. Set this to 0 to revert back to the release 2.3 and earlier behavior.

This variable must be used before **char\_library**.

## ccsn\_allow\_partial\_voltage\_swing

< 0 | 1 >

Allows CCSN output\_voltage groups to use partial voltage swings instead of the values recommended in the CCSN Characterization Guideline. Default: 1

By default, Liberate will use the voltages recommended in the CCSN Characterization Guidelines for output\_voltage\_\* groups. These are 10%, 30%, 50%, 70%, and 90% of the rail voltage. In certain cases, cells are unable to meet these voltage levels - usually due to large leakage current. In these cases, Liberate will issue a Warning during characterization and a Warning during modeling. These CCSN groups will not be written out in the library.

**Set to 1**: Liberate will override the recommendations with the voltage levels measured in the transition. Where possible, the voltage levels from the recommendations will be used. If necessary, indexes and values will be padded to insure monotonicity.

This parameter must be used before **char\_library**.

# ccsn\_arc\_channel\_check

< 0 | 1 >

Enable aggressive pruning. Default: 1

Enables an aggressive pruning of non channel connected ccsn stages that might end up as arc-level ccsn constructs by enabling a more thorough vector dependent check.

**Set to 1**: Enables pruning. (Default and recommended setting.) **Set to 0**: Disables pruning. (Achieves 3.0p3 and prior behavior.)

This variable must be set before **char\_library**.

# ccsn\_arc\_consistent\_cut

< 0 | 1 >

Enable an enhanced CCS cut algorithm. Default: 1

The CCSN generation in Liberate uses an enhanced algorithm to ensure that a consistent cut node is chosen for arc based ccsn. Liberate will choose a single stage CCSN arc over a two

Liberate Parameters

stage CCSN arc whenever possible. Set this variable to **0** to revert back to release 2.4p2 and prior behavior.

This variable must be set before **char\_library**.

# ccsn\_arc\_high\_effort

< 0 | 1 >

Control output of arc-based ccsn data. Default: 1

Liberate outputs more arc-based ccsn stages by applying "looser" side input requirements. The result is that some types of cells, such as muxes, will have an increase in the number of arc-based ccsn data. This control variable can be used to revert back to the pre 2.2p2 behavior. Acceptable settings are:

- **0**: Revert to the pre 2.2p2 behavior, which does not output state-dependent ccsn arcs.
- 1: Enable the state dependent CCSN arcs. (Default)
- 2: Same as 1, also outputs a message into the log file for each cell that triggers statedependent arc code.

This variable must be used before **char\_library**. Example:

```
set var ccsn arc high effort 0
```

## ccsn\_bus\_holder\_mode

< 0 | 1 | 2 >

Specifies methodology for modeling unbuffered output or inout pins. Default: 2

- **0**: Do not model unbuffered outputs. (Behavior of release 3.2p2 or earlier.) Not recommended.
- 1: Cleanup first stage only; do not add a last stage.
- 2: Cleanup feedback in first stage (on pins having bidi ports) and add a last stage. (Default and recommended.)

This variable must be used before **char\_library**.

# ccsn\_channel\_inputs\_high\_effort

< 0 | 1 >

Control merging of CCSN data. Default: 1

This variable was introduced to enable CCSN constructs for un-buffered input pins. Set this variable to 0 to revert back to v2.3 and earlier behavior.

This variable must be used before **char\_library**.

Liberate Parameters

## ccsn\_compatibility\_mode

Deprecated. See **Backward Compatibility Variables**.

## ccsn\_consistent\_side\_inputs

< 0 | 1 >

Controls merging of ccsn data. Default: 1

This variable is enabled to avoid a crash that can occur when there are CP->Q arcs with no **when** conditions but different internal side-input values. Reset this variable to a 0 to revert to release 2.3 and earlier behavior.

This variable must be used before char\_library.

### ccsn dc static check

< 0 | 2 | 3 >

Performs a check to determine if the CCSN partition is valid.

Default: 0

- 0: Do not perform any data checks on CCSN DC tables. (Default)
- 1: (Deprecated; this setting is not used.)
- **2**: Apply basic data checks on ccsn\_first\_stage DC tables.
- **3**: Apply a data check by walking across the DC table and comparing the values at 0 and VDD. A potential error is flagged if the values indicate that the CCSN partition has not been "turned on", that is, the values must show a sign change, or magnitide difference of 10 or greater to be considered a valid CCSN partition. For more information, see <a href="ccsn">ccsn</a> dc <a href="static check thresh">static check thresh</a>.

This variable must be set prior to write\_library.

### ccsn dc static check mode

< 0 | 1 >

Controls severity of messaging when a problem in the CCSN data it found. Default: 1

- **0**: Report a Warning when a ccsn\_dc\_static\_check is enabled and a problem in the data is found.
- 1: Report an Error when a ccsn\_dc\_static\_check is enabled and a problem in the data is found. In addition, remove the problem CCSN data table from the output library. (Default)

This variable must be set before **write library**.

Liberate Parameters

# ccsn\_dc\_static\_check\_thresh

<value> Default: 10

This variable specifies the threshold applied when ccsn\_dc\_static\_check=3. Set this to the desired threshold that will identify a turn on or a non-static behavior in a CCSN DC table.

This variable must be set before write\_library.

# ccsn\_dc\_template\_size

**<value>** Specifies the ccsn DC current table size to be used.

Default: 29

This variable is used to specify the size of the DC current table. For larger geometries, this variable can be set to 17 to allow for better characterization runtime. For advanced nodes or if using a version of PrimeTime that is 2012.x or later, the recommended setting is 29.

This variable must be used before **char\_library**.

# ccsn\_default\_group\_add\_when

< 0 | 1 > Adds WHEN condition inside default ccsn groups.

Default: 0 (Do not add WHEN.)

Set to 1: this will add WHEN conditions inside the default ccsn groups.

Set to **0**: this will <u>not</u> add WHEN conditions inside the default ccsn groups. (Default)

This variable must be used before **char\_library**.

# ccsn default group criteria mode

< 0 | 1 > Enables generation of worst case ccsn default groups at the pin

level and in the default timing group. Default: 0

Set this variable to get the worst case CCSN default groups at the pin and at the default timing group. This variable has effect <u>only</u> if the library has timing arcs without CCSN groups. **Note:** This may result in multiple default CCSN groups, depending on the data generated during characterization.

**1:** Generate the most conservative per-corner libraries.

**0:** Generate libraries that are structurally independent of per-corner data. (Default) <a href="mailto:lmportant">lmportant</a>: For libraries to be used in voltage or temperature scaling flows, we highly recommended setting this parameter to 0.

Liberate Parameters

This parameter may be used after **char\_library**.

### ccsn dual tie enable

< 0 | 1 >

Enable CCSN modeling for tieHI and tieLO cells. Default: 1

Set this variable to **0** to revert back to 2.5 and prior release behavior, where ccsn data was not output for tiehi/lo cells.

This variable must be used before **char\_library**.

### ccsn\_extra\_default\_stages

< value >

Control merging of ccsn data. Default: 1

When this parameter is set to 2, Liberate will try to add redundant default CCSN stages on all cell pins.

This variable must be used after **char\_library**.

### ccsn\_fanout\_select\_mode

Deprecated. See **Backward Compatibility Variables**.

# ccsn\_input\_xfr\_probe\_mode

Deprecated. See Backward Compatibility Variables.

#### ccsn io mode

< 0 | 1 >

Enables ccsn model generation when **define\_cell –type** is set to UDA or when **char library -io** is used. Default: 1

This variable must be used before **char\_library**.

### ccsn io mode enable

< 0 | 1 >

Enables IO CCSN circuit partitioning algorithm. Default: 1

The generation of CCSN data requires special circuit partitions. When the Liberate Inside View algorithm is enabled, the circuit partitions are constructed from the characterized timing arcs. When the char\_library -io mode is used, Inside View is disabled. In this case, the

Liberate Parameters

CCSN circuit partitions are constructed from the circuit by tracing the CCC (Channel Connected Component/Region) connected to the cell port.

- **0**: Do not use the IO CCSN circuit partitioning algorithm when Inside View is enabled.
- 1: Allow Liberate to use the IO CCSN circuit partitioning algorithm if the Inside View-based partitioning fails to successfully characterize the CCSN. (Default and Recommended)

This variable must be used before **char\_library**.

# ccsn\_model\_unbuffered\_output

Deprecated. See Backward Compatibility Variables.

### ccsn one sided tristate

< 0 | 1>

Enables checking for one sided tristates. Default: 0

In ccsn modeling, the output is needed to be able to swing rail-rail (from a 1 to a 0) in order to propagate noise pulses. This may not always be possible with tri-state cells. If the output of the ccsn stage can swing to a "Z" state, based on its input switching, then additional side inputs might need simultaneous toggling to pull it to a 1 or a 0. Setting

**ccsn\_one\_sided\_tristate** allows Liberate to evaluate combinations of the primary inputs and tie them together until the Z state is resolved to a 1 or a 0. This is a pessimistic solution that physically translates to noise affecting multiple inputs at the same time.

This variable must be used before **char\_library**.

## ccsn pin criteria mode

< 0 | 1 >

Adds additional criteria for modeling CCSN groups as pin-based instead of arc-based. Default: 1 (pin-based)

Multiple criteria may be considered when deciding whether to model a stage as pin-based or arc-based. Setting this variable adds additional criteria that will push a stage to the pin.

- **0**: Favor arc-based modeling. Should only be used for backward-compatiblity purposes to match 12.1.5 or prior releases.
- 1: Favor pin-based modeling (Default and recommended)

This variable must be used before char library.

Liberate Parameters

# ccsn\_pin\_high\_effort

< 0 | 1 >

Select a ccs effort algorithm. Default: 1

Liberate can create CCSN stages for input pins that are not modeled by any CCSN stages (either arc based or pin based). The default behavior of Liberate was changed in release 2.5 to create these CCSN stages because this behavior results in a more complete CCSN .lib model. Set this variable to **0** to revert to release 2.4p2 and prior behavior. The default (and recommended) setting is **1**.

This variable must be used before **char library**.

## ccsn\_pin\_stage\_merge\_mode

< 0 | 1 | 2 | 3 >

Control merging of ccsn data. Default: 3

It is often desirable to merge CCSN stage\_type pull\_up and pull\_down data to stage\_type "both". Use this variable to instruct Liberate to prefer ccsn\_stage\_both for input/output probe nodes that use inverter input/outputs.

Set this variable to enable enhanced conditional checks to understand "don't care" conditions. Previously, before Liberate considered two groups to be equivalent (which allowed Liberate to merge them together into 1 group.) Liberate required that all CCR (Channel Connected Regions of transistors) inputs to have the same state even when a particular input is a "don't care" for an output. This caused more ccsn stages.

- **0**: Enables behavior prior to release 2.3. (Use only for backward compatibility.)
- 1: Enables behavior of release 2.3. (Use only for backward compatibility.)
- 2: Allows Liberate to also choose inverter outputs whenever possible.
- **3**: Enables mode 1 and 2, and for output ccsn stages, will choose inverter input whenever possible. (Default and Recommended setting.)

This variable must be used before **char\_library**. Example:

```
set var ccsn pin stage merge mode 0
```

# ccsn\_pin\_unconditional

Deprecated. See <u>Backward Compatibility Variables</u>.

# ccsn\_pin\_voltage\_level\_attrib

< 0 | 1 | 2>

Writes the Liberty attributes input\_signal\_level and output\_signal\_level into CCSN groups. Default: 1

205

Liberate Parameters

- **0**: Do not output input\_signal\_leveland output\_signal\_level attributes into the library.
- 1: Output input\_signal\_level and output\_signal\_level pin attributes into the CCSN (ccsn\_first\_stage and ccsn\_last\_stage) groups. This is compatible with the 2013.03 version of LC. (Recommended)
- 2: Update all CCSN stages (arc and pin) with the CCSN signal attributes regardless of the multi-domain status of the cell.

This variable must be used before char library.

### ccsn\_prefer\_min\_vt\_probe

< 0 | 1 >

Methodology for determining CCB output probe point selection. Default: 0 (Recommended is 1)

Use this variable when a CCSN stage (Channel Connected Region) has more than one output that can be selected as the output probe. When this variable is set to 1 Liberate will select the output probe for the CCSN stage that connects to both NMOS and PMOS devices whenever possible. This node may not produce the largest propagated noise but it will maximize the observed output voltage swing. This might mean that the probe point is not the one that is most susceptible to noise but may have better results in noise-on-delay analysis.

- **0**: (Worst-case noise model) Select the output probe node that results in the largest propagated noise, even if a full voltage swing is not possible such as when the output is in the middle of an nfet or pfet stack. (Default)
- 1: (Noise-on-delay model) Select probe node that will result in a full output swing (Has no Vt drop from power rail), if possible. (Recommended)

This variable must be used before **char\_library**.

# ccsn\_prefer\_two\_sided\_stages

Deprecated. See <u>Backward Compatibility Variables</u>.

# ccsn\_prop\_noise\_peak\_mode

< 0 | 1 >

Used with CCSN characterization of level shifters. Default: 0

Set this for CCSN characterization of level shifters if Library Compiler issues warnings about incorrect index\_1 voltage ranges.

0: (Default)

1: Set this to control the propagated noise input values.

Liberate Parameters

## ccsn\_prop\_retry\_duration\_incr

Deprecated. See **Backward Compatibility Variables**.

## ccsn\_prop\_retry\_peak\_incr

<value>

Controls the input PWL generation for propagated noise.

Controls the input PWL generation for propagated noise. This is the percentage of vdd-vss voltage swing (for that partition) used to increment the peak during the next retry attempt. A larger value results in larger peaks being generated for the input, when the initial set of inputs fails to produce the desired output signals. Example:

Given vdd=1, gnd=0, and initial peak=0.1

### If ccsn\_prop\_retry\_peak\_incr = 0.2

... and the second would be 
$$0.1 + (1 * 0.2) = 0.3v$$
  
The first peak would be at  $0.1$ 

### If ccsn\_prop\_retry\_peak\_incr = 0.8



# ccsn\_probe\_mode

Deprecated. See Backward Compatibility Variables.

# ccsn\_prune\_last\_stage

< 0 | 1 >

Set to prefer two-sided stages. Default: 1

Liberate will skip **ccsn\_last\_stage** generation on some output pins. When enabled, this variable will cause Liberate to skip generation of all pin based ccsn stages for output pins that are not destinations of timing() arcs and will output two sided (stage\_type: both) ccsn stages whenever possible. Reset this variable to **0** for compatibility to release 2.3 and prior behavior where the last stage is not skipped.

This variable must be used before **char\_library**.

Liberate Parameters

# ccsn\_xfr\_ccc\_probe\_mode

< 0 | 1 >

Disables probing of transmission gate outputs when modeling

ccsn first-stage groups. Default: 1

This variable ensures that, when modeling ccsn first-stage groups, Liberate will not probe transmission gate outputs when the transmission gate input was the arc pin. Set ccsn xfr ccc probe mode to 0 to go back to release 3.0 and prior behavior.

This variable must be used before **char\_library**.

## ccsp\_base\_curve\_points

< value >

The maximum number of points in a ccsp base curve.

Default: 10

When generating CCSP curve data, Liberate can search for common curve shapes. When found, the common shape can be stored into a lookup table and reused multiple times. This is done to reduce the size of the Liberty file. Liberate will use up to the specified number of points in a shared base curve.

This variable must be used before write library.

# ccsp\_default\_group

<min | max | off>

Enable writing a ccsp default group. Default: off

This variable is used to enable the output of a default CCSP power group. A value of **min** selects the dynamic\_current which has the min internal\_power. A value of max selects the dynamic current which has the max internal power. The default is off which means no default CCSP group will be output.

This parameter may be used after **char\_library**. Example:

```
# Enable a max default ccsp power group
set_var ccsp_default_group max
```

# ccsp\_leakage\_current\_abstol

<value>

Set the ccsp leakage current absolute tolerance.

Default: 1.0e-10

Use this control variable to set an absolute tolerance of when Liberate will adjust ccsp leakage current for Library Compiler compliance. Default: 1.0e-10. This default conforms to the requirements in Library Compiler 2008-09 SP1. For older releases of Library Compiler such as 2007-12 SP1, use a value of 0.

Liberate Parameters

This variable must be used before **char\_library**.

## ccsp\_leakage\_current\_compensation\_mode

< 0 | 1 > Methodology used for ccsp\_leakage\_current\_abstol

compensation. Default: 0

This variable controls the methodology used for compensating **leakage\_current** values for Library Compiler compliance.

0: Adjust the rail with smallest leakage\_current. (Default)

1: Adjust a 0v rail. If multiple 0v rails are attached to a cell, then adjust the primary\_ground with the *most* leakage\_current. (Recommended)

<u>Note</u>: Some adjustments may be the result of truncation errors due to unit scale. For 28nm libraries and smaller geometries, we recommend using the following units prior to changing this variable:

```
set units -timing 1ps -capacitance 1ff -current 1ua -leakage power 1pw
```

<u>Also</u>: This set\_units change usually has the added benefit of decreased file size with the same (or slightly improved) accuracy.

This variable must be used before write\_library.

### ccsp min pts

<value>

Set the minimum number of CCSP samples. Default: 6

Set this variable to the minimum number of desired ccsp samples. This variable will only have an effect when the variable **ccsp\_segmentation\_effort** is enabled.

This variable must be used before **char\_library**.

# ccsp\_pin\_direction\_post\_default

< 0 | 1 >

Controls finding unateness of ccsp dynamic groups.

Default: 0

When set to 1, when determining the pin direction (riselfall) of the CCSP power group, Liberate will examine the **default timing group** when no state dependent timing group matches the "when" condition in the ccsp power group.

This parameter may be used before **char library**.

Liberate Parameters

### ccsp\_prune\_factor

<value>

Set the CCSP tail decay factor. Default: 2

Use this variable to control the decay to be applied after the ccsp\_prune\_second\_tol. If this variable is set to **2** (default), the ccsp waveform will be pruned at ccsp\_prune\_factor\*(ccsp\_prune\_start\_tol - ccsp\_prune\_second\_tol) after ccsp\_prune\_second\_tol. See **ccsp\_prune\_start\_tol** for more information.

This variable must be used before **char\_library**.

### ccsp\_prune\_second\_tol

<ratio>

Set the second CCSP tail prune tolerance. Default: 0.03 (3%)

Use this variable to control the second point used when pruning the CCSP waveform tail. See the variable **ccsp\_prune\_start\_tol** for more information.

This variable must be set before **char\_library**.

# ccsp\_prune\_start\_tol

<ratio>

Set the first CCSP tail prune tolerance. Default: 0.0 (0%. Pruning disabled)

If set to a value greater than 0, Liberate will terminate the CCSP waveform early. Liberate will follow the raw current waveform backwards from the end to find the point where the waveform is the ccsp\_prune\_start\_tol of the waveform peak. Liberate will then follow the current forwards to the point where it reaches ccsp\_prune\_second\_tol (default 3%) of the peak. The difference between these two points is the elapsed time ("x"). Assuming exponential decay, Liberate will terminate the waveform after a time 2x (see ccsp\_prune\_factor) from the ccsp\_prune\_second\_tol point.

When this variable is set to **0** (default), no waveform trimming is done. Note that **ccsp\_prune\_second\_tol** must be **ccsp\_prune\_start\_tol**. If this check fails, Liberate will automatically adjust **ccsp\_prune\_second\_tol** to 0.5 \* **ccsp\_prune\_start\_tol**.

Setting this variable to the desired value (i.e.: 0.10, for 10% of peak) would act as described above to prune the tail of the CCSP waveform. The pruning is performed on the raw current waveforms and will be done before any other ccsp waveform shaping methods. This waveform pruning has been useful to trim long waveform tails that have caused problems in some power tools.

Liberate Parameters

Liberate will also check for the starting leakage value in calculating the percentages. For example, 10% prune time is reached at time t when the i(t) - i(0) < 0.1 \* (peak - i(0)).

This variable must be used before **char library**.

# ccsp\_quantization\_num\_steps

<value>

Set the number of CCSP quantization steps. Default: 100

Set this variable to the number of quantization steps used to preprocess the supply current waveform to smooth out kinks.

This variable must be used before **char\_library**.

### ccsp\_rel\_tol

<ratio>

Set the CCSP relative tolerance. Default: 0.02

Set this variable to the tolerance of the area segmentation current as compared against the original area of the supply current.

This variable must be used before **char\_library**.

# ccsp\_related\_pin\_mode

< 0 | 1 >

Enable combining of dynamic current groups. Default: 0

Liberate will write out separate dynamic current groups for each output pin. This can give wrong power reports when using CCSP format data. Set this variable to 1 to enable combining the dynamic current groups under each output pin into one common group whenever possible. The recommended setting when using CCSP is 1.

This variable must be used before **char\_library**.

# ccsp\_segmentation\_effort

< 0 | 1 | 2 | 3 >

Choose the CCSP segmentation algorithm. Default: 3

Set this variable to enable a more accurate CCSP segmentation algorithm. Setting ccsp\_segmentation\_effort to 0, disables segmentation for supply current waveforms. If set to 1, Liberate segments the supply current waveform and minimizes the number of points. When set to 3, ccsp\_segmentation\_effort uses more points when segmenting supply current waveforms. Increasing the number of points provides the best balance of improved

Liberate Parameters

accuracy and file size, with no discernible impact on runtime. Do not use 2, as this is currently just for engineering use. The recommended setting is 3.

This variable must be used before **char\_library**.

### ccsn\_simultaneous\_switch\_save\_vecdata

< 0 | 1 >

Enables generation and saving of vecdata for select pins.

Default: 0 in 12.1.5; 1 in 13.1 and later

Use this variable to enable the generation and saving of vecdata for inputs such as the select pin(s) of a mux when simultaneous\_switch\_from\_cell\_when=1. The vecdata is required when generating CCSN data for an arc in a library.

- **0**: CCSN might not be generated for the select pin of a mux when simultaneous\_switch\_from\_cell\_when=1. This setting is provided for backward compatibility to Release 12.1 ISR4 and prior. (Default)
- 1: Generate and save all vecdata for select pin even when simultaneous\_switch\_from\_cell\_when=1. (Recommended)

This variable must be set prior to **char\_library**.

## ccsp\_table\_reduction

< 0 | 1 | 2 >

Enable reduced CCSP table data. Default: 1

The Liberty specification for CCSP allows for the table size to be reduced. Power results are usually not significantly impacted by using a smaller data table size. A smaller table size will result in a smaller file size.

- **0**: Disables table size reduction.
- 1: Use a 3x3 table for CCSP data. (Default)
- 2: Enables a 2x2 table.

This variable must be used before char\_library

# ccsp\_tail\_tol

<value>

Set the CCSP tail tolerance. Default: 0.05

Set this variable to the percentage of area considered as the waveform "tail". The tails are discarded during the preprocessing of CCSP waveforms.

This variable must be used before **char\_library**.

Liberate Parameters

# cell\_port\_case

**upper I lower I preserve>** Provides control for how all cell pins are output.
Default: preserve

Set **cell\_port\_case** to upper or lower to convert cell pin names to all upper or all lower case in the output ldb and library. The default is preserve, which keeps the current behavior of maintaining the case from the input netlist.

**IMPORTANT**: Do <u>not</u> use cell\_port\_case with Spectre. Spectre is case-sensitive and could have multiple port names that differ only in case.

This variable must be used before **read\_spice**.

# cell\_use\_both\_ff\_latch\_groups

< 0 | 1 | 2 > Enables support for multiple ff and latch groups in the output

library. Default: 0

Some complex cells, such as retention DFFs use the simultaneous modeling of *ff* and *latch* groups in the Liberty file for correct function modeling. Use this variable to enable support for modeling multiple function groups.

When set to 0 (default), if the **write\_library** user\_data file contains both *ff* and *latch* groups, Liberate includes one of the latch groups in the output library. This setting is provided for backward compatibility.

When set to 1, Liberate enables the modeling of both the *ff* and *latch* groups, but keeps only one of each if there are multiple *ff* and *latch* groups in the user\_data file.

When set to 2, Liberate enables the modeling of multiple *ff* and *latch* groups. This is the recommended setting if multiple *ff* and *latch* groups are needed to correctly model the cell function.

The ff, latch, ff\_bank, and latch\_bank must be provided with the write\_library user\_data file.

To model *ff\_bank* and *latch\_bank* groups, the **define\_bus** and/or **define\_bundle** commands must also be used. The *ff, latch, ff\_bank*, and *latch\_bank* groups can be modeled under a cell, as described below.

|                  | ff/latch | ff_bank/latch_bank |
|------------------|----------|--------------------|
| buses/bundles    | yes      | yes                |
| no buses/bundles | yes      | no                 |

Liberate Parameters

This variable must be set before write\_library.

### char\_mos\_term\_cap

< 0 | 1 >

Sets the method for estimating transistor device pin capacitance. Default: 0 (Biased method)

This variable is used to enable different algorithms for estimating the transistor device pin capacitance. The capacitance is used at various places in the Liberate algorithm to provide equivalent capacitance when the effective loading of the capacitance is required.

**0**: Enables the biased method. (Default)

1: Enables the integration method, which is used automatically if extsim\_exclusive=1. (Recommended)

This variable must be set prior to char\_library.

# cleanup\_tmpdir

< 0 | 1 >

Allow Liberate to delete temporary data directories.

Default: 1

When using external simulators, Liberate will create temporary directories and store data files in them (example: altos.<pid>.<index>). When this variable is set to 1, Liberate will attempt to remove these directories when it exits. If Liberate exits due to a simulation error or when terminated by the host system, or if this variable is set to 0, then the temporary directories will not be removed.

This variable must be used before **char\_library**.

### combinational\_out\_to\_out\_arc

< all | all\_timing | buf | none > Controls the stage-types that Inside View considers when determining output-to-output arcs. Default: "buf".

"all": All feasible output to output arcs are generated, regardless of circuit topology.

"all\_timing": Similar to "all", but only timing arcs are generated. This avoids double-counting power arcs. (Recommended.)

"buf": Limits checking for output-to-output arc to single input gates between the two outputs, such as a buffer or inverter. (Default.)

"none": Output-to-output arc is disabled, except for user defined ones using define\_arc.

The default value is "buf". The recommended value is "all\_timing".

This must be set before char\_library.

Liberate Parameters

### combinational risefall

< 0 | 1 >

Enable writing arcs of timing-type *combinational\_rise/fall* for preset/clear pins. Default: 0 (off)

This variable is used to enable *combinational\_rise* or *combinational\_fall* arcs on preset/clear-related pins. By default, arcs with a related\_pin of preset/clear will not have *combinational\_fall/rise* timing groups output.

This parameter may be used after **char\_library**. Example:

```
# Enable combinational arcs for preset/clear
set_var combinational_risefall 1
```

## conditional\_arc

< 0 | 1 >

Control conditional arcs. Default: 1 (output conditional arcs)

Set this parameter to **0** to turn off the storing of conditional arcs in the library database. All states will be characterized using a proprietary algorithm which will result in a faster runtime but only one state being stored in the ldb. This will reduce the size of the ldb and will also result in all output libraries being generated with no state dependency. Default: **1** (store arcs with full state dependency). When set to **0**, this variable will override **conditional\_constraint**.

This variable must be used before char\_library.

# conditional\_cap\_hidden\_pin

< 0 | 1 >

Default: 0

Liberate can characterize and model conditional (state-dependent) CCS/ECSM pin capacitance. This type of pin capacitance is measured during hidden power arc characterization. To get state-dependent pin capacitance, state-dependent hidden\_power arcs must be characterized.

- **0**: Liberate will output unconditional (state-independent) CCS/ECSM receiver\_cap for each input pin if the capacitance data was characterized and stored. The variable ccs\_cap\_hidden\_pin or ecsm\_cap\_hidden\_pin determines if the capacitance is characterized and saved for the hidden arcs.
- 1: Liberate characterizes and saves all conditional (state-dependent) pin-based receiver capacitance associated with each characterized hidden power arc.

This variable must be set before **char\_library**.

Liberate Parameters

# conditional\_cap\_hidden\_pin\_thresh

<value> Default: 2

Controls the modeling of conditional (state-dependent) receiver capacitance under the input pin. When the number of input pin capacitance with "when" conditions (states) exceeds the specified value, Liberate writes into the .lib file two CCS/ECSM receiver\_capacitance groups, where one is the minimum capacitance and the other is the maximum capacitance. Also, each group will have a "char\_when" attribute (but no "when" condition). This is done to minimize the size of the output library.

The minimum or maximum capacitance table is determined by finding the capacitance value from all conditional receiver capacitance tables and selecting the table that contains the capacitance. If the minimum and maximum capacitance groups are equal, then only one capacitance group is output.

The maximum supported value is 64.

This variable must be used before **char\_library**.

### conditional constraint

< 0 | 1 | 2 >

Control conditional constraint characterization for timing constraints. Default: 0 (off)

This parameter is used to enable characterization of conditional timing constraints including setup, hold, recovery, removal and minimum pulse width. By default, timing constraints are characterized under worst-case conditions. Setting this variable to **1** will characterize each unique *when* condition (note this will increase run-time). If set to **2** the worst-case constraint condition is characterized similarly to **0**, but a combined *when* condition is generated in the library. If conditional\_arc is set to 0, this variable will affect characterization, but only one state independent timing group will be stored. This variable should be set before char\_library.

This variable must be used before **char library**. Example:

```
# Enable conditional arcs for timing constraints
set var conditional constraint 1
```

# conditional\_expression

<merge | separate>

Control whether conditional groups are merged or not when they

contain sub-expressions that are OR'd together.

Default: merge

This parameter is used to control whether the conditions containing OR sub-expressions are separated into different groups or not. The default is to **merge** all conditions that result in identical values by ORing each of the sub-expressions. Set to **separate** to split into distinct

Liberate Parameters

groups. Also, when **conditional\_expression** is set to **separate**, default timing and default power groups will also be created if enabled by the **default\_timing** and **default\_power** control variables.

This variable must be used before **char\_library**. Example:

```
# Split groups with OR'd conditions
set var conditional expression separate
```

## conditional\_hidden\_power

< 0 | 1 >

Control state dependence of hidden power.

Default: 1 (output state-dependent hidden power)

When set to a 0, only unconditional hidden power will be output. Default= 1 (output only state dependent hidden power.)

This variable must be used before **char\_library**. Example:

```
# Turn off conditional states for hidden power
set_var conditional_hidden_power 0
```

# conditional\_immunity

< 0 | 1 >

Control NIC (noise immunity curve) data. Default: 0

This parameter is used to enable characterization of conditional noise immunity curve (NIC) data. By default, the worst case NIC will be output. Setting this variable to 1 will request the output of unique NICs for each *when* condition (Note: this will increase run-time).

This variable must be used before **char\_library**. Example:

```
# Turn on conditional states for noise immunity
set_var conditional_immunity 1
```

# conditional\_include\_constant

< 0 | 1 >

Control whether constant nets are included in conditional *when* statements. Default: 1

This parameter is used to control whether or not a constant pin will be included in the conditional *when* statement. By default, constant pins will be included in conditional *when* statements.

This variable must be used before **char\_library**. Example:

```
\mbox{\#} Disable constants in 'when' conditions set var conditional include constant 0
```

Liberate Parameters

# conditional\_include\_output

< 0 | 1 >

Include the output pin in the *when* condition of hidden power and leakage constructs. Default: 1 (on)

This parameter controls whether the *when* condition of hidden power and leakage groups can include the output pin or not. Default is to include the output pin.

This variable must be used before **char\_library**. Example:

```
\# no output pins in hidden power & leakage 'when' conditions set_var conditional_include_output 0
```

## conditional\_leakage

< 0 | 1 >

Control state dependence of leakage.

Default: 1 (output state dependent leakage)

Use this variable to disable state dependent leakage. Default: 1 (output state dependent leakage).

This variable can be used after **char\_library**. Example:

```
\mbox{\#} Disable conditional states for leakage set var conditional leakage \mbox{0}
```

# conditional\_mpw

< 0 | 1 >

Control state dependence of mpw. Default: -1

Use this variable to control the output of conditional mpw timing constraints. By default, mpw constraints will follow the conditional\_constraint setting. The supported values are:

- **-1**: Follow conditional\_constraint (default)
- 0: Turn off conditional mpw, regardless of conditional constraint
- 1: Turn on conditional mpw, regardless of conditional\_constraint

This variable must be used before char\_library.

# constraint\_async\_probe\_internal

< 0 | 1 >

Specifies whether to probe internal nodes on non-sequential constraints. Default: 1 (permits probing internal nodes).

Liberate automatically finds probe nodes for measuring constraints. Use this variable to allow Liberate to select internal nodes as the constraint probe node. This variable only applies to non\_seq\_setup/hold constraints. (See also constraint probe internal.)

Liberate Parameters

- **0**: Prevents Liberate from choosing an internal node as the probe node for non-sequential constraint acquisition.
- 1: Permits Liberate to probe internal nodes. (Default)

This variable must be set before char\_library.

### constraint bisection mode

< 0 | 1 | 2 >

Methodology controlling bisection searches. Default: 2 (Updated Brent's Method)

This variable allows users to control the methodology behind Liberate's bisection searches. Prior to version 3.2p2, only setting 1 was available.

- **0**: Use pure bisection. Result will be correct.
- 1: Use Brent's Method. Could be artificially pessimistic when compared to pure bisection in some corner cases. (Should only be used for backward-compatibility)
- 2: Use improved Brent's Method. Result should be within 1 constraint tolerance of pure bisection, but use fewer iterations. (Default and recommended)

In extremely rare cases, setting 1 may result in additional iterations and/or pessimism in the constraint when delay degradation is the success criteria due to numerical noise in the delay measurements. This effect is usually seen if one version of Liberate generates 1 or 2 constraint values out of an entire library that are more pessimistic than the constraint\_search\_time\_abstol window should allow.

The results for settings 0 and 2 should always be within the constraint\_search\_time\_abstol window. The benefit to using 2 should be slightly better performance.

To verify a constraint, use <code>extsim\_save\_verify=1</code> to generate a sweep deck, then run in a standalone simulation. Note the nominal delay value and calculate the delay+degrade value. Look for the constraint that results in a measured delay that is less than the delay+degrade value.

If there are multiple places in the sweep results that cross the delay+degrade threshold, than this cell exhibits "multi-bump" or multiple solutions to the delay+degrade success criteria. The criteria should be adjusted to result in only one solution for consistency.

This variable must be used before **char\_library**.

### constraint check final state

< 0 | 1 | 2 | 3 >

Enable check for the final transition state. Default: 0 (Do not check the final state.)

Liberate Parameters

This parameter enforces additional criteria on constraint measurements.

The final state of internal probe node and feedback wires will be checked to have fully transitioned, and the final voltage on each of the internal probe and feedback wire must agree with their intended logic level.

- **0**: Do not check the final state. (Default)
- 1: The circuit simulation will continue until each of the internal probe and feedback wires reach to within 5% of their intended voltage. This setting ensures that the wires reach 95% of their voltage swing.
- 2: The simulation will not stop early. This setting ensures that the output transition has fully settled before measuring the degradation.
- **3**: Same as option 2, but also check for stability of internal feedback wire at the end of the simulation. If any internal feedback voltage is within or below constraint\_check\_final\_state\_threshold, the iteration will be considered as failing. (Recommended)

Note: A setting of 2 or 3 may increase a small number of constraint values and will slightly increase characterization time.

This parameter normally only affects constraints with delay degradation as the measurement criteria. A setting of 3 may also affects constraints with glitch-peak criteria, as glitches larger than the <code>constraint\_check\_final\_state\_threshold</code> will be considered as failing measurements.

This variable must be used before **char\_library**.

# constraint\_check\_final\_state\_threshold

**<value>** Set the final state threshold.

Default: -1 (use delay\_out\_fall / rise)

Set this variable to the desired final threshold to be used when **constraint\_check\_final\_state** is enabled. The threshold value is a ratio between **0** and **1**. When allowed to default, the threshold will use the **delay\_out\_rise** threshold for a rising transition and the **delay\_out\_fall** threshold for a falling transition.

This variable must be used before **char\_library**.

### constraint check rebound

< 0 | 1 > Check if the output rebounds. Default: 0

Liberate Parameters

When measuring constraints using delay criteria as the metric, Liberate expects that the probe node will transition from gnd to vdd monotonically. It does not check if the probe node reverses direction. Sometimes the probe node transition reverses course momentarily. When this variable is set to 1, if a probe node transition reversal crosses the delay measurement threshold (see delay\_out\_fall and delay\_out\_rise) multiple times, then Liberate measures the time delta between the first measurement threshold crossing and the last. If the delay delta between these 2 crossings exceeds 1pS, then this bisection bound is treated as a failing bound. When set to the default value of 0, Liberate does not check for probe node reversals that lead to multiple measurements.

This variable must be used before **char\_library**.

### constraint clock gater

<value>

Set to 0 to disable special clock gater circuit constraints. Default: 1 (enable special checks)

Clock-gating circuits require special techniques when measuring constraints such as setup and hold. These techniques are documented in the Timing Constraints section of Chapter 7. Default: 1 (clock gater constraints have special handling). To disable special handling, set this variable to a 0.

This variable must be used before **char\_library**.

## constraint\_combinational

<value>

Set to 0 to disable combinational measurement of constraints.

Default: 0

When set to 0 (default), Liberate will use a bisection search method when characterizing constraints. When set to 1, Liberate will first attempt to use a bisection search, but when that fails, it will use a simple delay-degradation based sweep in an attempt to characterize the constraint. Setting this variable to 2 enables a path-difference, formula-based constraint estimation if the bisection search fails to characterize the constraint. To characterize a constraint for a combinational cell such as a nand gate, this variable should be set to 1. Note that a setting of 1 or 2 can significantly slow down the Liberate run.

This variable must be used before **char\_library**.

# constraint\_combinational\_step\_limit

**<value>** Specify the number of sweep steps. Default: 1000

Liberate Parameters

When constraint\_combinational is enabled (set to 1 or 2), this variable will determine how many sweep steps the constraint characterization can take..

This variable must be used before char library.

### constraint\_combinational\_step\_size

**<value>** Set to the desired combinational constraint stepsize.

Default: 10e-12 Seconds

Use this parameter to specify the step size (in MKS units) to be used for linear constraint searches (non-bisection, see constraint\_combinational).

This variable must be used before char\_library.

## constraint\_delay\_degrade

<value> Percentage of delay degradation used when characterizing

timing constraints (setup, hold, recovery, removal).

Default: 0.1 (10%)

This parameter is used to specify the maximum amount of delay degradation permitted in the clock-to-constraint output pin (flip-flop) or the data-to-constraint output pin (latch) delay before an arriving signal is deemed to fail a timing constraint.

The <u>set\_constraint\_criteria</u> command can also be used to set this variable. If both this variable and the **set\_constraint\_criteria** are used, the last one executed will set the value to be used by Liberate.

This variable must be used before **char\_library**.

# constraint\_delay\_degrade\_abstol

<delay> Minimum delay degradation value (in seconds) used in

characterizing timing constraints (setup, hold, recovery,

removal). Default: 5e-12 (5 ps)

This parameter is used to specify the minimum delay degradation value permitted (in seconds) in the clock-to-constraint output pin (flip-flop) or the data-to-constraint\_output\_pin (latch) delay. The maximum of the constraint\_delay\_degrade percentage of the clock-to-output-delay or data-to-output-delay and the constraint\_delay\_degrade\_abstol is used as the delay degradation criteria.

Note: For **28nm and below**, or for high performance designs we recommend a value of 2e-12.

Liberate Parameters

The <u>set constraint criteria</u> command can also be used to set this variable. If both this variable and the <u>set\_constraint\_criteria</u> are used, the last one executed will set the value to be used by Liberate.

This variable must be used before **char library**.

# constraint\_delay\_degrade\_abstol\_max

<delay> Maximum delay degradation value (in seconds) used in

characterizing timing constraints (setup, hold, recovery,

removal). Default: -1 (not used)

This parameter is used to specify the maximum delay degradation value (in seconds) permitted in the clock-to-constraint output pin (flip-flop) or the data-to-constraint\_output\_pin (latch) delay. The minimum of the **constraint\_delay\_degrade** percentage of the clock-to-output delay or data-to-output delay and the **constraint\_delay\_degrade\_abstol\_max** is used as the delay degradation criteria. Both **constraint\_delay\_degrade\_abstol** and **constraint\_delay\_degrade\_abstol\_max** can be used simultaneously to set both an upper and a lower bound to the delay degradation.

This variable must be used before **char library**. Example:

# constraint\_delay\_degrade\_minimize\_dtoq

< 0 | 1 | 2 | 3 > Set this to minimize the D to Q delay.

Default: 0 (Do not minimize D to Q delay)

Set this variable to use the minimum <setup | recovery> + clk-to-Q delay as the setup and recovery criteria instead of the **constraint\_delay\_degrade** criteria. Notice that D does not propagate to Q, but rather, "minimizing D-to-Q" is shorthand for minimizing the sum of D->clk and clk->Q. (Also, see note below.)

- **0**: Use the constraint\_delay\_degrade criteria when measuring setup and recovery. (Default)
- 1: The setup measurement threshold for degradation cases will be to minimize the D->clk (setup time) + clk->Q delay. Instead of searching for a fixed delay degradation percentage (see <u>constraint\_delay\_degrade</u>), this method searches for the minimum of D to clk plus clk to Q delays; in other words, minimize the "D to Q" delay.
- 2: In addition to the setup measurement method used when set to a 1, the clock to output delay, transition, ECSM and CCS data will all be simulated based on the constrained data

Liberate Parameters

switching. After the setup simulations are done, delay simulations are performed and the data is stored in the ldb under rise/fall\_constrained\_timing group.

3: The same as setting of 2, but employs additional calculations to minimize the maximum of setup0 or setup1 (setup to latch a 0 or a 1), plus the maximum for a launch0 or launch1 (output transitioning to a 0 or to a 1).

**Note**: When this variable is set to a value other than 0 or 1, the clk to Q delay measurement will be simulated with both D and clk switching with the time offset equal to the setup time derived previously.

This variable must be used before **char\_library**.

## constraint\_delay\_degrade\_minimize\_dtoq\_clock\_only

< 0 | 1 >

Limits minimize\_dtoq algorithm to clocked arcs (the related\_pin is a clock). Default: 0 (apply to all constraint arcs).

This variable controls whether the constraint\_delay\_degrade\_minimize\_dtoq algorithm will be applied only to clocked constraints (where related\_pin is a clock) or to all constraints.

**0**: When the constraint\_delay\_degrade\_minimize\_dtoq algorithm has been enabled, apply the minimize dtoq algorithm to all constraints.

1: Apply the minimize dtog algorithm only to clocked constraints (the related pin is a clock).

This variable must be set before **char\_library**.

# constraint\_delay\_degrade\_minimize\_dtoq\_mode

< 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7> Avoids clock to output delay simulations where data switches too early with respect to clock. Default: 0

This variable has an effect only when constraint\_delay\_degrade\_minimize\_dtoq is enabled. For example, a DFF (Flip-Flop) has a ck-q arc and assume there are 2 inputs, D and TE that have a setup constraint with respect to CK. When

constraint\_delay\_degrade\_minimize\_dtoq is enabled, the dtoq delay must be evaluated for setup times of both D and TE.

Incase there are four DFF flops (4 bits with D0-D3 and Q0-Q3 and TE). Here the problem is that there really are four TE setup times, one for each probe node of Q0-Q3. The worst case TE -CK setup time can come from any probe. In a verbose template for multi-bit cells, it is possible that the setup time only gets measured using one probe node such as Q0. There can be four CK-Qn delays. A problem can occur when the setup time that matches to the specific output pin for each Qn is not measured. A special algorithm is needed to be able to link up specific setup times to specific CK - Qn arcs. For the minimize dtog algorithm to work

Liberate Parameters

correctly, Liberate needs to be certain that the input -CK setup is measured for all four probes or that the worst case probe is used.

0: use whatever setup time is available. (Default)

1: constrain delay to probe only

2: constrain delay with worst setup data only

3: 1 and 2

4: constrain delay for non-scan setup only

5: 1 and 4

6: 2 and 4

7: 1, 2 and 4

This variable must be set before **char\_library**.

# constraint\_delay\_degrade\_minimize\_dtoq\_tol

< 0 | 1 >

Specifies a tolerance on the minimum dtoq delay.

Default: 0 (Do not apply the tolerance)

Set this variable to specify a tolerance on the minimum dtoq delay so that setup and recovery times can be reduced, while increasing clock to q delay, so that the total dtoq delay is:

```
(1+constraint delay degrade minimize dtoq tol) * min dtoq
```

This variable must be used before **char library**.

# constraint\_delay\_min\_check

<min\_time>

Minimum valid reference delay for constraint acquisition Default:

-1 (seconds)

During constraint acquisition, Liberate finds the nominal CK -> Q delay. This reference delay is used as a base for all delay push-out calculations. Due to some circuit design techniques or artifacts of measuring delays at non-threshold voltages (e.g. 50%), the reference delay may be close to 0 or even negative.

Liberate will check the reference delay against the value of **constraint\_delay\_min\_check**, and report an informational message if the reference delay is smaller.

The default value of constraint\_delay\_min\_check is -1 (seconds), which effectively <u>disables</u> the check.

This variable must be used before **char\_library**.

# constraint\_dependent\_recrem

< 0 | 1 | 2 > Enable re-characterization of recovery (1) or removal (2).

Default: 0 (standard characterization)

This variable provides separate control over dependent characterization for recovery and removal timing constraints. See **constraint\_dependent\_setuphold** for more detailed information.

This variable must be used before **char\_library**.

# constraint\_dependent\_setuphold

< 0 | 1 | 2 > Enable re-characterization of setup (1) or hold (2).

Default: 0 (standard characterization)

Use this variable to enable dependent setup and hold characterization. A value of **1** requests re-characterization of setup. A value of **2** requests re-characterization of hold. To re-characterize for dependent setup and hold, an ldb must be loaded using read\_ldb that includes standard setup and hold data. Default = 0 (standard setup and hold characterization). An example of **2** is shown in the **Figure 4** below.



Figure 4: Dependent Hold time

Liberate Parameters

This variable must be used before **char\_library**.

## constraint\_dependent\_setuphold\_input\_threshold

**<value>** Specify minimum input peak threshold. Default: -1

When dependent setup/hold is enabled the data input will be a pulse. The input pulse can narrow until it is reduced to a triangular waveform. The peak of this input triangular waveform can drop away from the supply voltage. Use this variable to control the minimum height of the input triangular waveform. The acceptable value is a ratio of the supply voltage and is between 0 and 1. Default: -1 which means to use the value of the control variables delay\_inp\_rise and delay\_inp\_fall depending on the input transition direction.

This variable must be used before **char\_library**.

#### Example:

```
# Set the dependent setuphold input threshold
set var constraint dependent setuphold input threshold 0.7
```

# constraint\_dependent\_setuphold\_margin

<value>

Specify a setup or hold margin to be applied during dependent setuphold characterization. Default: 0 (seconds)

Use this variable to add a margin to the hold (setup) time when re-characterizing for dependent setup (hold) constraints. Default: 0 seconds.

This variable must be used before **char\_library**.

# constraint dependent setuphold margin ratio

<ratio>

Specify Enable re-characterization of setup (1) or hold (2).

Default: 0 (standard characterization)

Use this variable to add a margin to the hold (setup) time when re-characterizing for dependent setup (hold) constraints. The total margin is determined using the formula specified below. Default: 0

This variable must be used before **char\_library**.

```
<dependent_margin> + <dependent_ratio> * ( index_1 + index_2)
```

Liberate Parameters

# constraint\_dependent\_setuphold\_pessimism

< 0 | 1 >

Specify a setup or hold margin to be applied during dependent setuphold characterization. Default: 0 seconds

Use this variable to guarantee pessimism over independent setup/hold values. When set to 1, Liberate will report the more pessimistic value between the dependent and independent characterized constraint values. Default: 0 (always use dependent characterized constraint value).

This variable must be used before **char\_library**. Example:

```
# Set the output pin name for constraints
set_var constraint_dependent_setuphold_pessimism 1
```

# constraint\_failed\_value

<value>

Inserts the value of this variable into the ldb and resulting library.

Default: 1 (second)

If a constraint characterization fails (like when the result is too close to search bounds), Liberate inserts the value of the **constraint\_failed\_value** into the ldb and resulting library. The default is 1; for example, 1e9 in library units of ns. Set this variable to **-1** to revert to the 2.5 (and prior) behavior, where if – for example – the constraint arc search simulation failed with a "too close to search bounds" error, the resulting ldb and library contained the failing bound of the constraint search. In some rare cases, this could be a large negative value, which would result in an optimistic constraint value in the library.

This variable must be used before **char\_library**.

# constraint glitch hold

< 0 | 1 >

Use glitch height for determining hold constraints.

Default: 0 (use delay degradation)

This parameter is used to enable glitch-height as the failure criteria for characterizing hold-time constraints, rather than delay degradation. In the default method, hold measurements are made by measuring the delay degradation of the output switching to its failure state. This results in a more pessimistic hold constraint time than probing for a glitch in the output waveform to signify failure.

This variable must be used before **char library**.

## constraint\_glitch\_peak

<value>

Glitch height as a ratio of supply used in characterizing timing constraints (setup, hold, recovery, removal). Default: 0.1 (10%)

Liberate Parameters

This parameter is used to specify the maximum size of logic glitch permitted on the constraint output pin before an arriving signal is deemed to fail a timing constraint.

The <u>set\_constraint\_criteria</u> command can also be used to set this variable. If both this variable and the **set\_constraint\_criteria** are used, the last one executed will set the value to be used by Liberate.

This variable must be used before **char\_library**.

# constraint\_glitch\_peak\_internal

**<value>** Glitch height as a ratio of supply used in characterizing timing

constraints (setup, hold, recovery, removal).

Default: follow constraint\_glitch\_peak.

This variable specifies the maximum size of logic glitch permitted on an internal node before an arriving signal is deemed to fail a timing constraint check. The default is to follow constraint\_glitch\_peak (or removal\_glitch\_peak for removal arcs).

It is frequently seen that internal nodes have larger glitches than external nodes. Most of these cases are inherent glitches resulting from the momentary contention when a pass-gate is half-open or the circuit is switching between drive paths. In general, these cases represent correct circuit functionality and should be ignored for characterization purposes. The most conservative solution is to slightly increase this parameter to clear these errors. For example, setting constraint\_glitch\_peak\_internal=0.2 may remove all of the search bound errors. However, this threshold may vary on a case-by-case basis, and keeping track of all node settings may become tedious.

The recommended setting is the default, which follows <code>constraint\_glitch\_peak</code> (or <code>removal\_glitch\_peak</code> for removal arcs). See <code>constraint\_glitch\_peak\_mode=2</code> for recommendations for clearing most "Too close to search bounds" errors.

This variable must be used before **char\_library**.

## constraint\_glitch\_peak\_max

**<value>** Specifies the maximum threshold for

constraint\_glitch\_peak\_mode.

(Default: 0.5. Range: 0.0 - 2.0)

If the new threshold from using <code>constraint\_glitch\_peak\_mode</code> exceeds the ratio of this variable times VDD, then the threshold will be limited to the voltage represented by the ratio of VDD specified by this variable. This can result in a search bound error.

Liberate Parameters

If there is a rail-to-rail intrinsic glitch (i.e. always present) then this can be disabled by setting it to a value greater than 1.0 but less than 2.0.

This variable must be used before **char library**.

# constraint\_glitch\_peak\_mode

< 0 | 1 | 2 >

Apply constraint\_glitch\_peak on top of inherent glitch.

Default: 0 (Recommended: 1)

Many cells exhibit inherent glitches immediately upon clock transition. This is a glitch that occurs on a node as a direct result of the clock switching and is not related to any race condition between data and clock. If this inherent glitch occurs at a node that Liberate identifies as the probe node, then the logfile will contain the warning message "Too close to search bound". If the constraint measurement criteria is glitch, then it is possible that an inherent glitch occurs on the probe node. Setting constraint\_glitch\_peak\_mode can work around this by accounting for the inherent glitch.

- **0**: Do not apply constraint\_glitch\_peak on top of inherent glitch. (Default)
- 1: Liberate will measure the inherent glitch magnitude (noise on the net) and then add that to the constraint glitch peak to use as a new threshold. If the new threshold exceeds constraint\_glitch\_peak\_max, the threshold will be limited to constraint\_glitch\_peak\_max. This helps prevent warnings about "Too close to search bound" for glitch-based constraint measurements in the Liberate log file. (Recommended)
- 2: Operates the same as option 1, but only pertains to constraint arcs that probe internal nodes (such as clock gaters). If a constraint arc probes an internal node, it operates the same as option 1. However, if a constraint arc probes an external pin, it operates the same as option 0. This mode may be useful when the inherent glitch on internal nodes are larger than the inherent glitch on external pins.

This variable must be used before **char\_library**.

# constraint\_glitch\_peak\_report\_inherent

< 0 | 1 >

Reports in the log file the measured inherent glitch on the probe

node. Default: 0

This parameter is used to enable the reporting of the measured inherent glitch on the probe node. The inherent glitch is a glitch that occurs as a result of the related\_pin switching and is not caused by race conditions between the pin and related pin. It is measured by Liberate only when constraint\_glitch\_peak\_mode is set to 1 or 2. This glitch is reported in the log

Liberate Parameters

file when enabled by this variable. The default is 0, which means that Liberate will not report the measured inherent glitch.

This variable must be set before **char\_library**.

### constraint\_hold\_probe

<value> Name of cell probe pin to use for hold timing constraint

characterization.

Default: "" (follow the parameter constraint\_output\_pin)

This parameter is used to specify the name of the node in the cell used for determining hold values. The **value** can also be an internal node specified using the form **<transistor\_name>:[SIDIG]** were **S** is the transistor source, **D** the transistor drain and **G** the transistor gate terminal.

This variable must be used before **char\_library**. Example:

```
# Set the output pin name for constraints
set var constraint hold probe ProbePin
```

## constraint info

< 0 | 1 | 2>

Enable printing of constraint measurement details.

Default: 0 (don't print)

Setting this variable to 1 will turn on printing of constraint mapping information (including the probe point) into the log file. The information printed will include the cell name, timing type, constraint type, pin, related pin, probe node, and criteria.

Setting this variable to 2 will turn on printing of constraint mapping information after a cell is finished with characterization. Constraint criteria may be updated during simulation. (Recommended)

This variable must be used before **char\_library**. Example:

```
constraint_map: Cell: CLKGater; Type: setup_rising; Constraint:
rise constraint; Pin: EN; Related: CLK; probe:EN->I2:26; criteria: degradation
```

# constraint\_info\_pass\_fail

< 0 | 1> Default: 1

This variable is used to control the print out of glitch metric as "glitch" or "pass/fail".

0: Print glitch metric as "glitch"

1: Print glitch metric as "pass/fail" (Default).

Liberate Parameters

This variable must be set before the **char\_library** command.

## constraint\_linear\_waveform

< 0 | 1 > Set to "1" to request a linear waveform for constraint

characterization.

Default: 0 (use same driver that delay and transition use)

This parameter is used to request that a linear waveform be used to drive the inputs during constraint characterization. By default, the input pins will use the same driver as the delay and transition characterization.

This variable must be used before **char\_library**.

## constraint\_margin

**<value>** Set to a add a margin to combinational constraints.

Default: 2e-12 (seconds)

Use this control variable to specify a margin (in MKS units) to apply when the combinational constraint method is used.

This variable can be used after **char\_library**.

## constraint\_merge\_state

< 0 | 1 > Set to enable merging of timing groups. Default: 1

Liberate will merge timing groups if the *when* states are the same. This can occur when there are multiple user defined constraint arcs with the same *when* to be characterized using different metrics and/or probes. Set this variable to **1** to enable Liberate to merge these arcs using the bitwise worst case among the values.

This command must be used before **char\_library**.

To revert to release 2.4 and prior behavior, set this variable to **0**.

# constraint\_output\_load

<min I max I value I index\_?> Type of loading to use when characterizing constraints.

Default: min

This parameter is used to set the type of load on the output pin used for constraint characterization. The options are:

Liberate Parameters

min: The minimum load index\_value (Default)

max: The maximum load index value

value: Specify an exact load to use

index\_? : Specify the load index value to use from load index on the delay table where index\_0 is the same as "min" and index\_6 is the same as "max" where the load index contains 7 points.

This variable must be used before **char\_library**. Examples:

```
# Set the output pin load to 10ff for constraints
set_var constraint_output_load 10e-15
# Set the output pin load to use the fourth load index from the delay table
set_var constraint_output_load index_3
```

## constraint\_output\_pin

<pin>

Name of output pin to use for timing constraint characterization Default: "" (use alphabetically first output pin name)

This parameter is used to specify the name of the output pin used for determining setup, hold, recovery and removal values. The **pin** can also be an internal node specified using the form **<transistor\_name>:[SIDIG]** were **S** is the transistor source, **D** the transistor drain and **G** the transistor gate terminal.

When calculating constraints, a search is performed by switching the relevant data signal with respect to the clock signal and determining when there is significant delay or voltage impact at a particular pin or node of the cell. This parameter defines which of the pins of the sequential cell to monitor.

This parameter may be set to "\*". In this case, the constraint searches are repeated on all output pins. The worst-case measurement will be reported. Using this functionality can result in approximately a 12% increase in run-time, depending on the number of constraints to be characterized.

This variable must be used before **char\_library**. Examples:

```
# Set the output pin name for constraints
set_var constraint_output_pin Q
define_cell -input {D} \
    -output {Q QN} \
    -clock {CK} \
-delay delay_5x5 \
-constraint constraint_3x3 \
DFFX1
# Set a pin name for constraints
set var constraint output pin M1:D
```

Liberate Parameters

# constraint\_output\_pin\_mode

<0 | 1>

Controls the method for selection of constraint and MPW probe nodes. Default: 0

Use this variable to control the selection method for constraint and MPW probe nodes when using the -io mode option of the **char\_library** command, if the **define\_arc** command does not specify the desired probe node. In the -io mode option, it is recommended to specify the desired probe node.

**0**: (default) Issues an error.

1: Determines the probe node by checking the setting of the <code>constraint\_output\_pin</code> variable. If <code>constraint\_output\_pin</code> is a valid pin or node name, then, that is used. However, if <code>constraint\_output\_pin</code> is '\*', then uses the first output pin in the alphabetical order. Else, issues an error. This is the recommended setting.

This variable must be set before **char\_library**.

# constraint\_probe\_internal

< 0 | 1 >

Specifies whether to probe internal nodes for constraints. Default: 1 (permit probing internal nodes).

Liberate's Inside View automatically finds probe nodes for measuring constraints. These probe nodes can be primary cell ports or can be internal nodes. This variable applies to all constraints.

**0**: Prevents Liberate from choosing an internal node as the probe node for constraint acquisition.

1: Permit Liberate to probe internal nodes. (Default)

This variable must be set before **char\_library**.

# constraint\_probe\_lower\_fall

<value>

Probe lower fall threshold. Default: 0.3

# constraint\_probe\_lower\_rise

<value>

Probe lower rise threshold. Default: 0.3

Liberate Parameters

## constraint\_probe\_mode

< 0 | 1 | 2 | 3>

Specifies the Inside View methodology for selecting internal probe nodes for constraints. Default: 0 (Only select probes from back-to-back CCCs).

The Liberate Inside View (patented) algorithm automatically finds probe nodes for measuring constraints. Output ports (see <code>-output</code> and <code>-bidi</code> options of the <code>define\_cell</code> command) nodes are selected first. When no output has an observable change then an internal probe node must be used. Depending on which node is selected to be the probe, Liberate may change the characterization criteria (for example, from delay to glitch peak) if appropriate for the new node. Inside View has several criteria for judging whether or not a node is suitable to be a probe point.

This variable applies to all constraints.

- 0: Only select probes from back-to-back CCCs. (Default)
- 1: Select probes from any internal simwire that connects to a transistor gate.
- 2: Bugfix for mode 0 (Recommended)
- 3: Bugfix for mode 1.

The recommendation is to use mode 2. If Liberate fails to find an appropriate probe node in mode 2, which results in all constraints of a given type being skipped, then use mode 3.

The probe can be set manually using the <code>-probe</code> option of the <code>set\_constraint\_criteria</code> or the <code>define\_arc</code> commands. If a verbose template is available, then manually adding a <code>-probe <node></code> to the <code>define\_arc</code> command for a particular constraint forces Liberate to use that probe node, regardless of the setting of this variable. The <code>-probe node</code> option of the <code>define\_arc</code> command overrides the <code>-probe node</code> option of the <code>set\_constraint\_criteria</code> command, which in turn overrides the nodes selected by the Inside View algorithm.

This variable must be set before **char\_library**. For example:

```
set_var constraint_probe_mode 2
```

# constraint\_probe\_upper\_fall

<value>

Probe upper fall threshold. Default: 0.7

# constraint\_probe\_upper\_rise

<value>

Probe upper rise threshold. Default: 0.7

Use these variables to set the voltage thresholds to be used when measuring clock and data delays. See the *define\_arc -pin\_probe\_threshold* and

**-related probe threshold** for more information.

Liberate Parameters

This variable must be used before **char\_library**.

### constraint search bound

<min time> Set this variable to the minimum desired search bound.

Default: -1

Use this variable to set the initial constraint search bounds. The constraint bisection search will start at a maximum of +/- the search bound value. By default, Liberate automatically determines the search bound for optimal runtime. When this variable is set to a time (in seconds), Liberate will start the bisection search using +/- the constraint\_search\_bound value which will override the automatically determined bound value.

This variable must be used before **char\_library**.

### constraint search bound bisection mode

< 0 | 1 > Specifies bisection initial bound algorithm. Default: 0

The bisection search requires an initial passing search bound and an initial failing search bound. Use this variable to enable to determine the definition of a pass and a fail.

- **0**: The initial pass search bound indicates a transition on the probe node and the initial fail search bound indicates the probe node failed to transition. For example, a flip flop whose output will switch (passing search bound) when data arrives well in front of clock, and will fail to switch (failing search bound) when data arrives long after clock.
- 1: The initial pass search bound indicates a transition on the output. The initial fail search bound also indicates a transition on the probe node, but the delay pushout is greater than the constraint\_delay\_degrade. This option is useful when characterizing combinational gates for constraints (see combinational\_constraint). For example, a nand gate is used to gate a clock where the user wants the setup/hold measured between the data and the clock. The output will always switch and the delay pushout will determine the pass/fail for the bisection search.

**Note**: This mode will be applicable if delay pushout is the criteria. This is because the glitch criteria should already work with the bisection algorithm.

# constraint\_search\_bound\_estimation\_mode

< 0 | 1 | 2 > Controls how Liberate determines the constraint search bound

Default: 2

This variable controls the method used to determine the constraint search bound. It is recommended not to change this parameter except for backwards-compatibility purposes.

Liberate Parameters

- **0**: Use the method prior to release 3.1.
- 1: Use the method prior to release 12.1.4.
- 2: Use a method that is consistent for all settings of extsim\_model\_include and extsim\_exclusive. (Default and recommended)

This variable must be set before **char\_library**.

## constraint\_search\_bound\_probe\_mode

< 0 | 1 >

Set this to expand probe selection. Default: 0

Liberate supports any node that is an output of a channel or the input to a gate to be used as a probe node. When this variable is set to 1, then Liberate will also allow additional nodes such as input nodes connected to pass transistors.

This variable must be used before **char\_library**.

### constraint\_search\_time\_abstol

<min time> Set this variable to the minimum desired search time.

Default: 4e-12 (seconds)

Set this control variable to the minimum constraint binary search window. This variable will affect characterization and should be set prior to the **char\_library** command. This variable can have a significant impact on runtime if set too small. Default: 4e-12 seconds

This variable must be used before **char\_library**.

## constraint\_slew\_degrade

**<value>** Include slew degradation percentage along with delay

degradation as a criteria for calculating timing constraints.

Default: -1 (only use delay degradation)

This parameter is used to include slew degradation when determining timing constraints. By setting the slew criteria both delay degradation and slew degradation will be checked and the first criteria to fail will determine the setup and hold values. The slew degradation is a value (0.0 to 1.0) that represents the percentage of slew degradation and is measured using the **measure\_slew\_\*** variables.

The <u>set\_constraint\_criteria</u> command can also be used to set this variable. If both this variable and the set\_constraint\_criteria are used, the last one executed will set the value to be used by Liberate.

Liberate Parameters

#### This variable must be used before **char\_library**. Examples:

```
# Set the setup time delay degradation criteria to 12%
set_var constraint_delay_degrade 0.12

# Set the minimum delay degradation criteria to 10ps
set_var constraint_delay_degrade_abstol 1e-11

# Set the slew degradation criteria to 50%
set_var constraint_slew_degrade 0.5

# Set the hold time glitch peak criteria to 15% of Vdd
set_var constraint_glitch_peak 0.15
set var constraint_glitch hold 1
```

### constraint\_snap\_to\_bound

< 0 | 1 >

Set this variable to enable the constraint characterization algorithm to snap to the passing bound. Default: 0 (Use Cadence proprietary algorithm.)

**Set to 1**: Forces Liberate to snap to the passing bound while characterizing constraints when processing a binary search. By default, Liberate uses a proprietary algorithm to determine the final constraint value. Default: 0.

The recommended setting for this parameter is 1. This may result in a bit more pessimism and runtime.

This variable must be used before **char library**.

### constraint tran end mode

< 0 | 1 | 2>

The methodology for setting transient simulation end time in constraint bisection searches. Default: 1(Optimized per table entry).

SPICE simulators have different capabilities and limitations. This variable affects how the transient simulation end time is set when using various simulators.

- **0**: Use mode 2 for Spectre, SKI, and Titan; otherwise use mode 1. (Backward compatible only)
- 1: Use an optimized tran\_tend (transient simulation end time) for each entry of each iteration except for Titan, which uses mode 2. (Default and recommended)
- 2: Use the maximum tran\_tend from each entry in the constraint data table for all simulations. This mode should only be used for testing purposes.

This variable must be used before **char\_library**.

Liberate Parameters

# constraint\_user\_defined\_probe\_mode

< 0 | 1 > Use only user-defined probes for setup/hold, recovery/removal.

Default: 0

1: Liberate will use only user-defined probes for setup, hold, recovery and removal. (Note: this is already the behavior for MPW.) User-defined probes are specified with either define\_arc - probe or set\_constraint\_criteria -probe.

**0**: Behavior of release 12.1.1 and earlier where Liberate treats the user-defined probes as a suggestion. (Default)

This variable must be set before char\_library.

### constraint\_vector\_equivalence\_mode

< 0 | 1 >

Enables a vector equivalency check that helps reduce the number of vectors simulated. Default: 0 (off)

Selects an algorithm that determines which vectors need to be simulated for constraints and which can be skipped as equivalent to the simulated vectors. In the case of complex multi-register cells, there can be many delay paths active besides the ones relevant to the particular measurement. For instance, when measuring a constraint at one element of a latch bank, the behavior of the other latches is usually not significant. Previously, Liberate would require that the switching activity of all nodes be the same before two vectors could be considered equivalent. With this algorithm, nodes that do not contribute to the measured delay paths are not considered in the vector comparison. This can result in a substantial reduction in the number of simulations required.

0: Use base algorithm for reducing vectors based on matching all switching modes. (Default)1: Enables a vector equivalency check that helps reduce the number of vectors simulated.

(Recommended)

This variable must be set before char\_library.

### constraint vector mode

< 0 | 1 | 2 >

Mode for controlling recovery, removal, and mpw vectors when using define\_arc. Default: 0

**0**: Liberate will use the pre-3.0p3 level of effort for vector generation. (Default)

1: If a **define\_arc** is supplied for recovery, removal and/or min\_pulse\_width types, Liberate increases the vector generation effort.

Liberate Parameters

2: This mode specifies the probing of internal nodes for all types of constraints/mpw when default probing fails to find a vector. This provides more automation in a recharacterization flow (especially for PMK) where certain arcs cannot be acquired without specifying the internal probe node. Examples include MPW on SAVE pin, and non\_seq constraints between RDN and RETN pins. (Recommended)

This variable must be set before **char\_library**.

## constraint\_width\_degrade

<value>

Percent pulse width degradation. Default: 0.1 (10%)

Specifies the percentage of degradation in the width of a pulse when calculating setup/hold time at the output or internal node of the pulse generator in pulse latch cells. Used together with the <code>-metric</code> width option of <code>define\_arc</code> command.

### constraint width degrade abstol

<value>

Minimum width degradation value (in seconds) used in characterizing timing constraints (setup, hold, recovery, removal) for pulse latch cells. Default: 5e-12 (5ps)

Specifies the minimum pulse width degradation value permitted (in seconds) at the output or internal node of the pulse generator in pulse latch cells when measuring constraints with define\_arc -metric width and constraint\_width\_degrade. The maximum of the constraint\_width\_degrade percentage of the nominal pulse width and the constraint\_width\_degrade\_abstol is used as the width degradation criteria.

# constraint\_width\_degrade\_abstol\_max

<value>

Maximum width degradation value (in seconds) used in characterizing timing constraints (setup, hold, recovery, removal). Default: -1 (not used)

Specifies the <u>maximum</u> width degradation value (in seconds) permitted at the output or internal node of the pulse generator in pulse latch cells when measuring constraints with define\_arc -metric width and constraint\_width\_degrade. The minimum of the constraint\_width\_degrade percentage of the nominal pulse width and the constraint\_width\_degrade\_abstol\_max is used as the width degradation criteria. Both constraint\_width\_degrade\_abstol and constraint\_width\_degrade\_abstol\_max can be used simultaneously to set both an upper and a lower bound to the delay degradation.

Liberate Parameters

### constraint worst vector abstol

<min\_time> Set this variable to control minimum constraint binning.

Default: 0 (do not apply an absolute tolerance)

Liberate performs simulation-based vector binning when an arc contains multiple vectors.

The worst vectors are selected based on results falling within

**constraint\_worst\_vector\_abstol** of the worst vector. It is recommended to set this variable to the same value as **constraint search time abstol**.

This variable must be used before **char\_library**.

# debug\_flow

Provides for a quick debug flow. The user can check selected points in the slew/load matrix by shrinking the template to a 2×2, or 1×1:

A 2×2 matrix will use the first and last indexes.

A 1×1 matrix will use just the first index.

This is specified with a "set" command (not a set\_var). Example:

```
set debug_flow 2x2
```

This variable must be set before the first **define\_template** command.

### def arc drive side bidi

< 0 | 1 >

Set this variable to drive bidi pins that are not the pin or related\_pin of an arc. Default: 1

When this variable is set to 1, Liberate will drive any bidirectional pin that is not the pin or the related\_pin of an arc. Set this variable to 0 to tell Liberate not to drive side pins that are bidirectional.

This variable must be set before **char\_library**.

# def\_arc\_msg\_level

< 0 | 1 >

Instructs Liberate to report define\_arc commands that will not be characterized. Default: 1

**0**: Liberate will report an error when no valid vectors for the arc are found.

1: Will report a warning for every define\_arc command that will *not* be characterized. (Default)

Liberate Parameters

<u>Note</u>: The write\_template command is enhanced to add "set\_var def\_arc\_msg\_level 0" This change will ensure that all new template files created from write\_template will follow the behavior prior to release 3.2.

This variable must be set before **char\_library**.

### def\_arc\_vector\_consistency\_check

< 0 | 1 >

Switch to specify the "when" state must agree with the preswitching state of the -vector. Default: 1

- 1: The "when" state must agree with the pre-switching state of the -vector. (Default)
- 0: Set the behavior of release 3.1p4 and earlier.

This variable must be set before char\_library.

# default\_power\_avg\_mode

< 0 | 1 >

Use a weighted average or a simple average.

Default: 0 (simple average)

Set this variable to enable a weighted average of all internal\_power states under a pin. When **conditional expression** is set to **merge**, the number of *internal\_power* groups under a pin can be reduced due to merging of states. When this happens and an average default power group was requested, an average of the actual groups under the pin will be used. When this variable is set to 1, the default *internal\_power* will be computed as a weighted average of all of the available states. That is, the default\_power will be computed as though **conditional\_expression** was set to **separate**.

This variable must be used before write\_library.

# define\_arc\_ignore\_mode

< 0 | 1 | 2>

Controls whether Inside View considers the "when" condition for "define\_arc -ignore" commands. Default: 0

Inside View will use the information given in the define\_cell command as a starting point for determining a cell's functionality. Liberate's default behavior is to find all vectors possible from this general description.

In cases where the design intent is different from the actual circuit behavior, there are additional controls to restrict the vectors that Inside View generates. The "define\_cell" command accepts a "-when" option which, when used with "set\_var

Liberate Parameters

simultaneous\_switch\_from\_cell\_when 1" will restrict the full vector set to only vectors that satisfy the "when" condition.

This variable allows similar fine-grained control for the define\_arc command. When define\_arc\_ignore\_mode is set to 1 and a "define\_arc -ignore" command is given with a -when option, Liberate will ignore all arcs that satisfy that "when" condition.

- **0**: If the <code>-ignore</code> argument of the **define\_arc** command is used, Liberate ignores all arcs for the pin and related\_pin. All other **define\_arc** options are also ignored. This is the default setting.
- 1: In addition to 0, Liberate considers "when" condition in the define arc command.
- 2: In addition to 1, Liberate considers the "type" condition in the define\_arc command.

This variable must be used before **char\_library**.

## define\_arc\_preserve\_when\_string

< 0 | 1 >

Set this variable to preserve a "when" string and output to the library. Default: 0 (off)

Set this variable to preserve a "when" string in its original form and output to the library. Normally Liberate will attempt to simplify a "when" condition according to Boolean logic. (For example, in the following command: define\_arc -when "A&B | A&!B", Liberate could simplify the "when" condition to -when "A".)

- **0**: Allow Liberate to simplify the "when" string. (Default)
- 1: Preseve the "when" string in its original form and output to library.

# define\_duplicate\_cap\_mode

< 0 | 1 >

Specifies the aliasing of pins for the determination of pin capacitance. Default: 0 (off)

This works together with the <u>define duplicate pins</u> command to specify which pin will be used to characterized the pin capacitance, and then applied to the "duplicate" (aliased) pins.

- **0**: No pin aliasing for pin cap characterizations; each pin cap will call for a separate simulation to characterize its value. (Default)
- 1: Use aliasing to determine pin capacitance; a given pin will be characterized, and its value will be applied to all the other pins specified with the **define\_duplicate\_pins** command.

This variable must be used before **char\_library**.

Liberate Parameters

# delay\_constrained\_by\_setup\_recovery

< 0 | 1 >

Controls how timing constraints will be characterized. Default: 0

When the delay\_constrained\_by\_setup\_recovery variable is set to 1, the constraint\_delay\_degrade\_minimize\_dtoq variable is forced to 0. Liberate will characterize the timing constraints with the normal delay degradation method, but clock to output delays will be measured with the data pin also switching – at a time offset as determined by the measured setup/recovery time. The recommended setting for delay\_constrained\_by\_setup\_recovery is 0.

This variable must be used before **char library**.

delay\_inp\_fall

<value> The % point on the cell input falling waveform to measure delays

from. Default: 0.5 (50% of supply)

delay\_inp\_rise

<value> The % point on the cell input rising waveform to measure delays

from. Default: 0.5 (50% of supply)

delay\_out\_fall

**<value>** The % point on the cell output falling waveform to measure

delays to. Default: 0.5 (50% of supply)

delay\_out\_rise

**<value>** The % point on the cell output rising waveform to measure delays

to. Default: 0.5 (50% of supply)

These parameters set the input and output rising and falling transition crossing-points for measuring delays. It is possible to modify the delay measurement thresholds after characterization. To modify these thresholds, use the <code>read\_ldb</code> command, then modify the required delay-measurement thresholds (see <code>delay\_inp\_rise</code>, <code>delay\_inp\_fall</code>, <code>delay\_out\_rise</code> and <code>delay\_out\_fall</code>) and write the new library. Note: If the library is characterized with a predriver cell, there may be a small accuracy impact when changing the measurement thresholds without re-characterizing. Only combinational rise/fall arc-related delays can be modified in this way. Timing constraints cannot be modified without rerunning the characterization

These variables must be used before **char\_library**. Examples:

# Set the delay measurement from 45% to 55%

Liberate Parameters

```
set_var delay_inp_fall 0.45
set_var delay_inp_rise 0.45
set_var delay_out_fall 0.55
set_var delay_out_rise 0.55
```

### disable method

< 0 | 1 | 2 >

Controls how *three\_state\_disable* arcs (disable timing) are calculated in tri-state devices. Default: 0

This variable controls how the timing arcs for tri-state devices are calculate when the device is transitioning to the OFF state (three\_state\_disable.)



**Set to 0**: Measures the delay from the enable pin (en) crossing the 50% threshold, to the input pin of the channel-connected region (en\_int or -en\_int, whichever is worse) **crossing the threshold voltage** Vth. (Default)

**Set to 1**: Measures the delay from the enable pin (en) crossing the 50% threshold, to the input pin of the channel-connected region (en\_int or -en\_int, whichever is worse) **reaching half the supply voltage** (Vdd/2).

Liberate Parameters

**Set to 2**: Measures the delay from the enable pin (en) crossing the 50% threshold, to the time when the **output drive current degrades to 10% of the short-circuit current**.

<u>Note</u>: This method is automatically enabled if disable\_method is set to something other than 2 but Liberate <u>fails to find any last stage CCR</u> input to probe. However, if the user specifies an internal probe, Liberate will respect that regardless of the disable\_method.

This variable must be used before **char\_library**. Example:

```
\# Measure disable delay to Vdd/2 set var disable method 1
```

## discard\_timing\_sense\_after\_merge

< 0 | 1 >

Enables removal of timing\_sense after the merging of two timing groups. Default: 0 (Do not remove timing sense.)

See timing group unateness.

**0**: Does not remove timing\_sense (Default)

1: Removes the timing\_sense after the merging of two timing groups.

This variable must be set before **char\_library**.

### disk wait time

<value>

Controls how long Liberate will wait before attempting to read the sim.lis file. Default: 0 (seconds)

When Liberate is using an external simulator (see char\_library -extsim), Liberate will attempt to read the simulator output file (sim.lis for Hspice) as soon as the simulator terminates. Due to network latencies, the sim.lis file may not yet be ready to read. Set this variable to the number of seconds you want Liberate to wait before it attempts to read the external simulator output file.

This variable must be used before **char library**.

## driver\_cell\_acc\_mode

< 0 | 1 >

Generates a more accurate driver waveform for minimum slews. Default: 1 (on)

**0**: Reverts to 3.1p2 (or earlier) behavior in sampling active driver waveforms.

1: Generates a more accurate driver waveform for the minimum slews. (Default)

This variable must be used before **char\_library**.

Liberate Parameters

# driver\_cell\_all\_inputs

< 0 | 1 >

Holds side pin constant with driver cell. Default=0

**0**: When a driver cell is specified for the cell/pin, and the pin is a constant side input connected to a transistor channel (source/drain), then the side pin will be held to a constant value by the specified driver cell.

1: Same as setting '0' except all constant side pins will be driven by the specified driver cell.

This variable must be used before **char\_library**.

### driver\_cell\_info

< 0 | 1 >

Enables reporting of driver cell by pin. Default: 0

Set this variable to request a report for each cell input. The report will include the driver cell that will be the characterized driver for the input. This report is useful to determine the actual driver cell assigned to each input when many set\_driver\_cell commands are used.

This variable must be used before **char\_library**.

# driver\_cell\_load\_all\_outputs

< 0 | 1 >

Enables reporting of driver cell by pin.

Default: 1 (apply the load to the secondary side pins)

Use this variable to control if the active driver load will be applied to secondary (side) pins while adjusting loads to match slews on primary pins. For this functionality to work, the <u>set\_driver\_cell</u> **char\_pin** and **pin\_map** options must be used to map active driver pins to cell pins.

This variable must be used before **char\_library**.

# driver\_cell\_load\_ldb\_cmd

< 0 | 1 >

Instructs Liberate to honor all **set\_driver\_cell** commands stored in an ldb that is loaded using the **read\_ldb** command. Default: 0

The presence of the **set\_driver\_cell** commands is required to enable the output of Normalized Driver Waveforms (NDW) into the library when starting from an ldb. The **set\_driver\_cell** commands can be executed before the **write\_library** command or if the commands are stored in the ldb (see **enable\_command\_history**), this variable enables Liberate to honor them.

Liberate Parameters

This variable must be used before **read ldb**.

## driver waveform arcs only

< 0 | 1 > Enables to choose when to save driver waveforms. Default: 0

Use this variable to select the method Liberate will use to filter the input driver waveforms that will be stored and available for output into the .lib file. Set this variable to a 1 to store only those input waveforms used to characterize arcs for delay and power. When set to 1, if there are no delay or power arcs, then no input driver waveform data will be stored. When the library (or pin) is characterized only for input capacitance (see <a href="char\_library\_-skip">char\_library\_-skip</a>), the library database will not have any characterization data from delay or power tables to save. When set to 0 (default), Liberate will write out all of the waveforms that are used during characterization into the output library without any regard to the type of data the waveform was used to characterize. Set this variable to 1 to revert back to the release 2.4p2 and prior release behavior.

This variable must be set before write\_library.

## driver waveform pulse mode

< 0 | 1 > Enables to choose the pulse algorithm. Default: 1

When combining leading and trailing driver waveforms to form a pulse, sometimes a sharp spike could occur depending on the time delta between the last point chosen on the leading waveform and the first point chosen on the trailing waveform. When this variable is set to 1, Liberate will create a new point to approximate where the two waveforms cross.

To revert to release 2.4 and prior behavior, set this variable to 0.

This variable must be used before **char\_library**.

# driver\_waveform\_wildcard\_mode

< 0 | 1 > Controls formatting of the Normalized Driver Waveform (NDW) data in the output library. Default: 0

When the <u>define\_input\_waveform</u> command is used to specify the input waveforms and the pin names specified with it contain wildcards, this variable can be used to enable proper formatting of the NDW data in the output library.

**0**: Wildcards in the **define\_input\_waveform** commands are not supported when writing NDW data in the output library. If wildcards exist in a **define\_input\_waveform** command, NDW will not be written out.

Liberate Parameters

1: Wildcards in the **define\_input\_waveform** commands are expanded when writing NDW data into the output library. This can lead to many large NDW tables in the output library.

The recommended value is 0. In addition, it is recommended that wildcards are not used in the **define input waveform** command.

This variable must be used before **char\_library**.

# duplicate\_pin\_attr\_mode

**use\_master:** All attributes from the master pin will be copied to the duplicate pin <u>except</u> those generated from characterization, ie: pin capacitance. (Default)

**augment\_master:** Copy all the attributes from the master pin to duplicated pin, but don't overwrite attributes which have already been set for that pin.

## duplicate\_risefall\_power

< 0 | 1 >

Enable power duplication. Default: 0 **Note:** In the Liberate MX and AMS flows,

duplicate\_risefall\_power is set to 1 by default for

backward compatibility in the regression.

When this variable is set to 1, and only rise or fall power (but not both) exist, duplicate the power values. For example, if only *rise\_power* exists but not *fall\_power*, then copy the *rise\_power* values into *fall\_power*. This duplication will only apply to *internal\_power* groups where the output pin is switching. It will not apply to hidden power. The default is 0, where the missing power direction is represented by a scalar group with value of 0.

This variable can be used after **char library**. Example:

```
# Duplicate existing power to missing power
set var duplicate risefall power 1
```

# duplicate\_risefall\_power\_ccsp

< 0 | 1 | 2 >

Controls copying rise/fall ccsp dynamic currents into a missing rise/fall group. Default: 0

If this variable is set to 1, Liberate copies rise/fall ccsp dynamic currents into the missing rise/fall group (similar to what the **duplicate\_risefall\_power** variable does). Setting **this variable** to 2 does the same as setting it to 1, except Liberate includes the input\_switching\_condition in the copied group. If set to 0, rise/fall ccsp dynamic currents are not copied.

Liberate Parameters

This variable must be used before **char\_library**.

# ecsm\_cap\_hidden\_pin

< 0 | 1 | 2 >

Specifies how ECSM capacitance is written for input pins.

Default: 2

Prior to version 3.1 the variable **ccs\_cap\_hidden\_pin** (default = 1) controlled how the ECSM capacitance was written. The variable **ecsm\_cap\_hidden\_pin** provides a separate control for this.

0: Hidden pins only.

1: Hidden and half-hidden pins. (Set this for pre-3.1 behavior.)

2: All input pins. (Default)

This variable must be used before write\_library.

# ecsm\_cap\_input\_slew\_mode

< 0 | 1 >

ECSM capacitance input slew adjustment mode. Default: 0

**0**: Write the original index\_1 for ecsm\_capacitance. In this mode, the index\_1 slew values in ECSM data tables will not be adjusted. (Default and recommended.)

1: Use the adjusted index\_1 slew values from release 3.1p2 and earlier. This adjustment is no longer recommended.

This variable must be used before **write\_library**.

## ecsm\_cap\_mode

< 0 | 1 >

Set the ECSM cap model mode.

Default: 1 (Output a 1 or 2-piece cap table.)

Set this variable to enable the output of a capacitance table with 3 steps. Liberate will characterize and write out the capacitance data into the ldb. The three capacitance steps are fixed at the levels specified by the control variables **measure\_slew\_lower\_fall**, **measure\_slew\_upper\_fall**, and **delay\_inp\_fall** for a falling input transition, and by **measure\_slew\_lower\_rise**, **measure\_slew\_upper\_rise**, and **delay\_inp\_rise** for a rising input transition.

**0**: Output a 1 or 2 piece cap table.

1: Output a 3-piece cap table. Dependent on <a href="mailto:ecsm\_version">ecsm\_version</a> (Default)

Note: To output a 3-piece cap table for input pins, we also recommend setting the variable ccs cap hidden pin to 2.

Liberate Parameters

This variable must be used before write\_library.

# ecsm\_cap\_use\_input\_transition

< 0 | 1 > Sets ecsm\_capacitance to follow the input transition.

Default: 1 (Follow the input.)

**0**: ecsm\_capacitance will follow the <u>output</u> transition.

1: ecsm\_capacitance tables follow the input transition. (Default & Recommended.)

This must be set before write\_library.

# ecsm\_invert\_gnd\_current

< 0 | 1 > Inverts current values for ecsm\_current\_waveform groups.

Default: 1 (Invert current.)

1: Inverts the current values (index\_1) for ecsm\_current\_waveform groups associated with ground supplies. (Currents will be normally positive instead of normally negative.) This is for compatibility with EPS. (Default)

0: Do not invert currents.

This variable must be set before char\_library.

### ecsm\_measure\_output\_range

< 0 | 1 > Enable scaling of the voltage span for the ECSM format.

Default: 0 (Do not scale).

The ECSM format requires that the data for the output voltage swings from Vss to Vdd. When there is an output that does not swing from Vss to Vdd, the data must be shifted such that it does swing from rail to rail (example: Vss to Vdd).

- **0**: Provides backward compatibility to the 3.2 and prior releases. (Default)
- 1: Liberate will modify the measurement algorithm to scale the voltage span according to the simulation outcome.

For example, if the output swings between 0.03\*Vdd and 0.94\*Vdd then Liberate will sample the output crossing times at the ECSM voltage grid adjusted for the span:

```
(0.03*Vdd) + (span * [0.02, 0.05, 0.1, 0.2, ... 0.9, 0.95, 0.98])
```

#### where:

```
span = (0.94*Vdd) - (0.03*Vdd) = 0.91*Vdd
```

Liberate Parameters

<u>Note</u>: In high-leakage / low voltage threshold designs, the voltage may not start nor end at the rail. If we add a stricter voltage requirement (within 2% of the rail instead of 5%), then there will be more characterization failures on those designs, unless this parameter is set to 1.

In addition, the following ECSM attributes will be added to the timing group:

```
ecsm_base_rail_vdd_rise
ecsm_base_rail_vdd_fall
ecsm_base_rail_gnd_rise
ecsm_base_rail_gnd_fall
```

**Important**: Check if your version of ETS supports these attributes before setting this variable to 1. If this is supported, we recommend a setting of 1.

This variable must be set before char library.

### ecsm version

```
< 1.1 | 2.0 | 2.1 > Set the ECSM version, Default: 2.1
```

This parameter specifies the ECSM format version. Supported versions are: 1.1, 2.0, and 2.1

**Version 2.0**: Includes information on each cell's average N and P threshold voltage, in addition to *ecsm\_capacitance* information on hidden pins such as the D pin of a flip-flop. In ECSM 2.0 the *ecsm\_capacitance* group within a *rise/fall\_transition* group refers to the <u>input pin transition</u> not the output transition as was the case for ECSM 1.1.

**Version 2.1**: Supports an ecsm\_capacitance with 2-piece or 3-piece capacitance tables, dependent on the setting of <u>ecsm\_cap\_mode</u>.

If no advanced multi-piece receiver capacitance data is stored in the ldb, then a <u>single</u> capacitance value is output (per ECSM 2.0).

This variable can be used after **char\_library**. Example:

```
# Set the ECSM version to 2.1
set var ecsm version 2.1
```

#### ecsmn mode

< 0 | 1 >

Controls ECSMN noise modeling behavior for pin-level or arclevel constructs. Default: 0

Set this variable to 1 to generate arc-based ECSM Noise models for single-stage channel-connected circuits (CCC). This can improve accuracy at smaller geometries, and is recommended by Cadence.

0: Use pin-based ECSM-N models for all groups (Default).

Liberate Parameters

1: Use arc-based ECSM-N models for single-stage CCCs and pin-based models for 2+ stages (Recommended).

This variable must be used before **char\_library**.

### em calculation monitor rails

< 0 | 1 >

Enables EM calculation on power supply rails. Default: 1

Specify if the EM calculation should be performed on the power supply rails. Runtime can be improved by skipping the rails.

- **0**: Limits the EM calculation to just the signal nets eliminating both supply and ground rails from being considered.
- 1: EM calculation is performed on all nets including the rails. Default

For more information, see the Liberate Details section on Electromigration.

This variable must be used before **char\_library**.

## em\_clock\_freq

<value>

The EM clock frequency in Hertz. Default: ""

Specify the clock frequency at which to characterize electromigration. The value specified must be a number in Hertz. The scientific notation is supported. For more information, see the <u>Electromigration Models</u> section in the Liberate Details chapter.

This variable must be used before **char\_library**.

#### Example:

```
# Set the EM Clock Frequency to 20MHz set var em clock freq 20e6
```

### em data file

<string>

The name of the Spectre EM technology file. Default: ""

Specify the Spectre APS EMIR data file needed to characterize electromigration. If the em\_tech\_file is also provided, the em\_data\_file is ignored.

For more information, see the <u>Electromigration Models</u> section in the Liberate Details chapter.

253

This variable must be used before **char library**.

Liberate Parameters

## Example:

```
set var em data file "/home/work/MyTech.dat"
```

## em\_period

<value>

The EM clock period in seconds. Default: ""

Specify the clock period at which to characterize electromigration (EM). The value specified must be a number in seconds.

The em\_clock\_freq overrides em\_period. It is recommended that only one of these two variables is specified. For more information, see the <u>Electromigration Models</u> section in the Liberate Details chapter.

This variable must be used before **char\_library**.

### Example:

```
# Set the EM Clock Period to 50nS
set var em clock freq 50e-9
```

### em\_tech\_file

<string>

The name of the QRC technology file. Default: ""

Specify the QRC technology file to be used to characterize electromigration. It is recommended to use a QRC technology file specified using this variable instead of the Spectre APS EMIR data file specified using em\_data\_file.

For more information, see the <u>Electromigration Models</u> section in the Liberate Details chapter.

This variable must be used before **char\_library**.

#### Example:

```
set var em tech file "/home/work/MyTech.qrc"
```

# em\_user\_string

<string>

A string of Spectre EMIR configuration file commands. Default: ""

Specify a string containing Spectre-APS EMIR configuration commands that are included in the emir configuration file.

For more information, see the <u>Electromigration Models</u> section in the Liberate Details chapter.

This variable must be used before **char library**.

Liberate Parameters

### Example:

```
set_var em_data_file "emirutil blech_length=longest_path"
```

## enable\_command\_history

< 0 | 1 >

Set to '1' to enable command logging. Default 0 (do not log commands.)

## extsim ccs option

<"options">

Options to be used for CCS timing characterization with external SPICE. Default: set to extsim\_option

This parameter specifies the list of options to be used by the external SPICE simulator when characterizing CCS timing. This command only applies when the **ccs** argument is used with **char\_library**. For accurate CCS current measurements it is advisable to use an accurate simulator setting (e.g. "runlvl=6" for Hspice). As delay and power characterization share the same simulation as CCS timing, this option will also impact NLDM delay, transition, power and ECSM waveform values. The **options** string is passed as an **.option** line in the SPICE decks Liberate creates for characterization.

This variable must be used before char\_library.

## extsim\_cells\_use\_nodeset\_for\_io\_pad

"list"

Options to be used for CCS timing characterization with external SPICE. Default: set to extsim option

Use this variable to specify one or more cell(s) for which Liberate will use .nodeset instead of .ic in the simulation deck when the char\_library -io option is specified. The .ic/.nodeset spice command is added on output pad nodes to help the external simulator find a DC solution. In some cases, the external simulator may find a circuit has difficulty reaching DC convergence with .ic but a .nodeset may help. In other cases, the opposite may be true. By default this parameter is empty, meaning there is no change in the Liberate default behavior. Examples:

```
To use .nodeset instead of .ic for cell_A and cell_B only: set_var extsim_cells_use_nodeset_for_io_pad "cell_A cell_B"
```

To use .nodeset instead of .ic for all cells:

This variable must be used before char\_library.

Liberate Parameters

# extsim\_cmd

"string"

Command string to be used to call the external SPICE simulator.

Default: see below

This option can be used to override the default command used by Liberate and call the external simulator. **IMPORTANT**: The simulator specified with **extsim\_cmd** <u>must</u> agree with the **-extsim** option specified with <u>char\_library</u>.

The default settings are:

```
For Hspice (Synopsys): extsim_cmd="hspice"
```

```
# call HSPICE
$extsim_cmd $extsim_cmd_option \
    -i $spicedir/sim.sp -o $spicedir/sim \
    >& /dev/null
```

### For Spectre (Cadence): extsim\_cmd="spectre"

```
# call Spectre
$extsim_cmd $extsim_cmd_option \
    sim.sp >& sim.lis
```

### For Eldo (Mentor): extsim\_cmd="eldo"

```
# call Eldo
$extsim_cmd $extsim_cmd_option \
    -o $spicedir/sim.lis -i $spicedir/sim.sp \
    >& /dev/null
```

#### For Finesim (Synopsys): extsim cmd="finesim"

```
# call Finesim
$extsim_cmd $extsim_cmd_option \
    -spice sim.sp -o sim >& /dev/null
```

### For XA (Synopsys): extsim\_cmd="xa"

```
# call XA
$extsim_cmd $extsim_cmd_option \
    -hspice sim.sp -o sim >& sim.lis
```

### This variable must be used before **char\_library**. Example:

```
set_var extsim_cmd "spectre2"
set_var extsim_cmd_option "+log mylogfile"
```

### File spectre2 contains:

```
#!/bin/sh
exec spectre $*
```

# extsim\_cmd\_option

<"string">

Options to be passed to the extsim\_cmd

Default: see below

Liberate Parameters

This option can be used to override the default command options used by Liberate to call the external simulator.

We recommend that Spectre models are provided when using the Spectre simulator. If Hspice models will be used with Spectre, then this variable may need to include "+spice".

The default settings are:

- □ For HSPICE: extsim cmd option=""
- □ For Spectre: extsim\_cmd\_option="+lqt 0"
- ☐ For Eldo: extsim\_cmd\_option="-compat -nocou -nojwdb -queue -mgls\_async"

To run Spectre in APS mode, set the **+aps** option:

```
set var extsim cmd option +aps
```

This variable must be used before **char\_library**.

# extsim\_constraint\_option

<"options">

Options to be used for constraint characterization with external SPICE simulator.

This parameter specifies the list of options to be used by the external\_simulator characterization for constraint (setup, hold, mpw). The options string is passed as a **.option** line in the SPICE decks that Liberate creates for constraint characterization.

- If extsim constraint option is not defined, the default is extsim option.
- If extsim\_mpw\_option is not defined, the default is extsim\_constraint\_option.
- If neither extsim\_constraint\_option nor extsim\_mpw option is defined, the default for both the parameters is extsim\_option.

This variable must be used before **char\_library**.

## extsim\_deck\_dir

<directory\_name> Create a directory in which to store the output SPICE decks

Default: follows \$TMPDIR/decks.\$PID

This parameter specifies a directory to write all the SPICE decks created when using an external simulator. A tar'ed and gzipped file is written for each cell named <cellname>.tgz in the named directory. The directory must be visible to all server and client machines.

SPICE decks are only saved when the **char\_library -extsim** option is enabled.

Liberate Parameters

A file called **map.lst** will be included for each cell which gives a mapping of the simulation for each saved spice deck. Every line in **map.lst** represents one simulation setup. SPICE decks used only to validate vectors are indicated by a keyword CHK at the end of the entry. These show failure when the vector is false. In this file, you can see:

- 1. Simulation status (PASS/FAIL)
- 2. Sim deck directory
- **3.** Pin, related-pin and pin toggle directions
- **4.** Simulation type (combinational, three\_state\_enable, three\_state\_disable,...)
- **5.** Transition type (rise/fall\_transition, steady\_state\_current\_low/high,...)
- **6.** WHEN condition and pin state vector (e.g. from –vector of define\_arc)
- 7. An optional CHK indicates this is an arc checking simulation

This variable must be used before **char\_library**. Example:

```
# Set the directory for storing SPICE decks
set_var extsim_deck_dir "/home/char/decks"
char_library -extsim hspice -cells {INVX1 DFFX1}
```

### extsim\_deck\_header

<"options">

String of spice options written to external SPICE simulation deck header. Default: .protect for Hspice, .protect and .option notro NODCINFOTAB IMUDIV=0 for Eldo.

Use this control variable to overwrite what's written by default in the header of the extsim SPICE decks. By default HSPICE decks will have ".protect", and Eldo decks will have ".protect" and ".option notrc NODCINFOTAB IMUDIV=0"

These options might be superceded during simulation by duplicate options specified in extsim\_option, or extsim\_leakage\_option, or similar options.

The **extsim\_deck\_header** variable is available so the external simulator commands can be provided directly to the external simulator without having Liberate process or review them. This variable is intended to be used in a **define\_leafcell** (see the option **-extsim**) flow where some models are loaded into **read\_spice** and some are not. That is, it is intended to be used to load models directly into the external simulator engine bypassing the Liberate circuit reading code. When you set the scale using **extsim\_deck\_header**, Liberate does not know the scale.

Liberate Parameters

The preferred method to load the scale is in the model file. If **read\_spice** is not reading the model file then use the command "define\_leafcell -scale <value> ..." to tell Liberate what the scale is to apply to the netlist.

This variable must be used before char\_library.

## extsim\_deck\_style

<merge | separate >

Request separate netlist and models from spice decks. Default: "merge" (keep netlist and models in-line)

Set this control variable to **separate** to request the separation of the netlist and the models from the extsim spice decks. The netlist and models will be saved into a separate file and loaded using the .include spice command.

This variable must be used before **char\_library**.

## extsim exclusive

< 0 | 1 >

Control the SPICE engine used for pre-simulation. Default: 0

By default, Liberate uses Alspice for pre-simulation measurements. Set this variable to 1 to use the external simulation engine for all simulations when **char\_library -extsim** is selected.

This variable is only intended for use in cases where Liberate cannot support the process model, netlists, or both (e.g. encrypted netlists/models, Verilog-A models, etc.). In these cases, extsim\_model\_include and define\_leafcell should first be set properly. Note that the use of define\_leafcell currently sets extsim\_exclusive. In cases where the netlist cannot be processed, extsim\_flatten\_netlist may also need to be reset to 0.

Setting **extsim\_exclusive** to **1** will degrade performance. It should only be used after trying all other options. The recommended and default value is **0**.

This variable must be set before **char\_library**.

## extsim\_flatten\_netlist

< -1 | 0 | 1 >

When set to 0, and **define\_leafcell** is used, do not flatten the netlist in the extsim spice decks. Default: -1 (disabled)

This variable only applies when **extsim\_model\_include** is used. Set this variable to 0 to force Liberate to use **.inc** SPICE command to load cell netlist when **define\_leafcell** command exists. By default (extsim\_flatten\_netlist = -1) Liberate flattens the cell netlist file but loads the model file directly with a .inc SPICE command when extsim\_model\_include is used and define\_leafcell command exists.

Liberate Parameters

Following examples shows how the combination of extsim\_model\_include/ extsim\_flatten\_netlist/define\_leafcell changes the way that liberate composes SPICE simulation deck:

```
Case 1:
char.tcl
    set var extsim model include "/path/model.sp"
sim.sp
    .inc '/path/cell.sp'
    .inc '/path/model.sp'
Case 2:
char.tcl
    set var extsim model include "/path/model.sp"
    define_leafcell -type nmos -pin_position {0 1 2 3} nch
    define leafcell -type pmos -pin position {0 1 2 3} pch
sim.sp
    XMMP0 0 MP0:DRN MP0:GATE MP1:SRC VDD pch L=4.2e-08 W=6.4e-07
    XMMN0 0 MN0:DRN MN0:GATE MN1:SRC VSS nch L=4.0e-08 W=5.9e-07
    .inc '/path/model.sp'
Case 3:
char.tcl
    set var extsim model include "/path/model.sp"
    define leafcell -type nmos -pin position {0 1 2 3} nch
    define_leafcell -type pmos -pin_position {0 1 2 3} pch
    set var extsim flatten netlist \overline{0}
sim.sp
    .inc '/path/cell.sp'
    .inc '/path/model.sp'
```

**Note:** In Case 3 above, the simulation decks for advanced noise models, such as CCSN, does not include the original netlist. Instead, a flattened netlist is always used. This is because these noise models require simulation of individual Channel Connected Regions (CCRs) on the boundary of the cells and not the complete cell.

This variable must be set before **char\_library**.

Liberate Parameters

# extsim\_immunity\_option

<"options">

Options to be used for characterization with external SPICE simulator. Default: "" (use "runlvl=3 rmax=25" for Hspice, "" for Eldo or Spectre.)

This parameter specifies the list of options to be used by external SPICE characterization for NIC (noise immunity curves). The **options** string is passed as a **.option** line in the SPICE deck. This option only works with Hspice. Default: "runlvl=3 rmax=25"

This variable must be used before **char\_library**.

## extsim\_interactive

< 0 | 1 >

Set to enable external simulator interactive mode.

Default: 0 (disabled)

Use this parameter to allow the external simulator, when it is enabled with **char\_library - extsim**, to operate in an interactive mode. Running the external simulator in interactive mode will reduce the external simulator start-up time and can be useful in network environments that are not configured for efficient cell characterization runs. One currently known issue: using Eldo in interactive mode can leave orphaned processes that will need to be manually killed if the Liberate/Variety run exits abnormally.

**Note:** This functionality only supports Eldo 2008.06 or later. Liberate uses the interactive mode, which only starts Eldo once upfront, instead of starting Eldo for each simulation deck. Users need to take care not to start more interactive jobs than available license tokens by using appropriate settings for set\_client, char\_library -thread, and simultaneous job submission. Failure to do this may result in hanging Liberate and Eldo jobs. If you have problems with hanging jobs in your environment, then either correct the settings of the previously mentioned commands or disable **extsim interactive** by setting it to **0**.

This variable must be used before **char\_library**. Example:

```
set var extsim interactive 1
```

# extsim\_leakage\_option

<"options">

Options to be used for leakage characterization with external SPICE simulation. Default: *set to extsim\_option* 

This parameter specifies the list of options to be used by external SPICE characterization for leakage characterization. The **options** string is passed as a **.option** line in the SPICE decks Liberate creates for leakage characterization.

This variable must be used before **char library**.

Liberate Parameters

## extsim\_lic\_keep

< 0 | 1 >

Enable the Hspice -cc mode. Default: 0 (disabled)

Use this parameter enable the Hspice -cc mode of operation. The external simulator must be enabled with **char\_library -extsim**. The recommended value for this variable is **1** because it can significantly improve runtime when using *Hspice* as the external simulator. The version of Hspice being used must be 2008.09 or newer. If a version of Hspice is being used that does not support keeping a license checked out, then this variable should not be used.

This variable must be used before **char\_library**. Example:

```
set_var extsim_lic_keep 1
```

## extsim line length limit

<value>

Limits the number of characters on a line in a spice deck. Default: 0 (No limit.)

This variable limits the number of characters on a line in spice deck in order to accommodate the difference in line-length between various simulators. If a line is too long, it will be broken into multiple lines, with the maximum character count as specified. (For example, Hspice has a limit of 1024 chars.)

Setting this to 0 means no limit.

This variable must be used before **char library**.

### extsim model include

<"model file">

Specify full path to a file that will load the spice models. Default: use flattened models

Use this option to specify a <u>full path</u> to a file that will load the models when using an external spice simulation engine. An error will result if a full path is <u>not</u> provided. (See error messages below.)

Normally, Liberate will use flattened models in the external simulation input decks. When this variable is used, Liberate will use the file specified instead of the flattened models in the external simulation input deck. Liberate will place a statement in the extsim spice decks similar to this:

```
.include <extsim model include file>
```

### Here's an example of the extsim\_model\_include:

```
set_var extsim_model_include "/home/joe/models/include_ff"
    ...
char_library -extsim hspice
```

Liberate Parameters

### Where include\_ff looks like:

.lib '/home/joe/models/models.l' ff

### Error messages:

#### File does not exist:

\*Error\*: The extsim\_model\_include file <filename> cannot be found! Check the variable for errors and rerun. Liberate will now exit.

### File is not readable:

\*Error\*: The extsim\_model\_include file <filename> could not be read! Check the variable for errors and rerun. Liberate will now exit.

### extsim\_model\_include file is not a full path:

\*Warning\* (set\_var): The extsim\_model\_include value should include a full path. If the external simulator cannot locate the model file, it will terminate and will cause Liberate to issue errors about failed simulations. Add the full path and rerun.

This variable must be used before **char\_library**.

## extsim\_model\_include\_leakage

<"model file"> Specify full path to model file. Used with HSPICE.

Default "" (none)

Set this to characterize leakage with a separate process model file. This will **.include** the leakage model into the leakage decks. (This will not affect the normal read\_spice flow on the regular process models.) The leakage decks written out will not flatten the netlist.

#### This variable must be used before **char library**. Example:

```
set var extsim model include leakage "/home/myDir/model.inc"
```

### extsim model include mode

< 0 | 1 | 2 > Add 1e-5 Ohm resistor to all internal cell nodes.

Default: 2 (Do not add resistor for leakage)

To assist the extsim spice engine with DC convergence, Liberate adds a 1e-5 Ohm (10 micro-ohm) resistor to internal nodes of a cell. With some versions of spice, this can cause DC convergence issues with leakage simulations.

**0**: Add 1e-5 Ohm resistor to all internal nodes of a cell. (Behavior of 2.4p1 and earlier releases.)

Liberate Parameters

- 1: .nodeset and .ic statements in extsim spice decks for <u>leakage</u> will reference internal nodes <u>directly</u> instead of thru a 1e-5 Ohm resistor.
- 2: .nodeset and .ic statements in <u>all</u> extsim spice decks will reference internal nodes directly. (Default & Recommended)

<u>Note</u>: When using Spectre Kernel Interface (SKI) with extsim\_model\_include and extsim\_flatten\_netlist=0, if extsim\_model\_include\_mode is not 2, Liberate will issue a warning and automatically set this variable to 2.

This variable must be used before **char\_library**.

### extsim monitor deck dir

<directory\_name>

Create a directory to store the SPICE decks affected by the

extsim\_monitor script.

Default: follows \${extsim\_deck\_dir}\_monitor

This parameter specifies a directory to write all the SPICE decks affected by the <code>extsim\_monitor</code> script when using an external simulator. The directory must be visible to all server and client machines. A sim.README file is created in each simulation directory to help trouble-shoot why this simulation was affected.

#### Example:

```
# Set the directory for storing extsim monitor SPICE decks
set var extsim monitor deck dir "/home/char/decks monitor"
```

#### See also:

```
extsim monitor enable extsim monitor timeout
```

This variable must be used before **char library**.

### extsim monitor enable

<0 | 1> Enable an external monitor script for an external simulator.

Default: 0 (disabled)

This enables an external simulator monitoring script that can detect if the SPICE simulation is hanging, and will take corrective action. If necessary, Liberate will re-submit a simulation up to "retry\_count" times before skipping the job. The only external simulator currently supported for monitoring is HSPICE.

Liberate Parameters

**Note**: Only certain versions of HSPICE have been observed to hang indefinitely. Many of these hanging conditions have be resolved by updating the version of HSPICE or the process models.

The recommended setting is 0 (disabled). If it is necessary to enable this functionality to work around hanging conditions with an external simulator, we recommend you update the simulator version.

The actual script is "extsim\_monitor.sh" in the \$ALTOSHOME/bin directory, but we do not recommend that users modify this script.

#### See also:

```
extsim monitor deck dir
extsim monitor timeout
```

This variable must be used before **char\_library**.

## extsim monitor timeout

<time>

The time in seconds that an extsim process is inactive before action is taken by the extsim\_monitor. Default: 1800 (30 minutes)

This variable is used to enable recovery from hanging external SPICE processes during characterization. It controls how long the <code>extsim\_monitor.sh</code> script should wait for an update from the simulator prior to taking action. If the external simulator process is terminated, then Liberate will retry this simulation "retry\_count" times before skipping this simulation. At the end of the characterization run any cells that are not fully characterized will be reported.

Any affected simulation decks will be copied to <code>extsim\_monitor\_deck\_dir</code>. The variable <code>exstim\_monitor\_enable</code> must be set in order for this variable to have any effect.

The default value is 1800 (30 minutes). For most standard-cell library applications where single simulations complete in less than 5 minutes, the recommended value is 300 (5 minutes). For complicated or large cells with long simulation times, it may be necessary to increase this value to 3600 or larger.

#### Example:

```
# Set the extsim monitor timeout to 5 minutes
set_var extsim_monitor_timeout 300
```

#### See also:

extsim\_monitor\_enable extsim\_monitor\_deck\_dir

Liberate Parameters

This variable must be used before **char\_library**.

## extsim\_mpw\_option

<"options">

Options to be used for mpw characterization with external SPICE simulator.

This parameter specifies the list of options to be used by the external\_simulator characterization for mpw. The options string is passed as a **.option** line in the SPICE decks that Liberate creates for constraint characterization.

- If extsim\_constraint\_option is not defined, the default is extsim\_option.
- If extsim\_mpw\_option is not defined, the default is extsim\_constraint\_option.
- If neither extsim\_constraint\_option nor extsim\_mpw option is defined, the default for both the parameters is extsim\_option.

This variable must be used before **char\_library**.

# extsim\_node\_name\_prefix

<string>

Specifies the generated node prefix string. Default: "altos\_"

Use this variable to specify a string that is used as the prefix of all Liberate generated node names when simulation decks are written out using the original node names (see extsim\_use\_node\_name=1).

The prefix is used to avoid conflicts between node names generated by Liberate and those in the cell netlist, which could occur if alpha-numeric node names are used.

This variable must be used before **char\_library**.

# extsim\_option

<"options">

Options to be used for characterization with external SPICE Default: "runlvl=5" for Hspice, "save=none" for Spectre and "eps=1e-7" for ELDO

This parameter specifies the list of options to be used by external SPICE characterization for delay, power or timing constraint characterization. The **options** string is passed as a *.option* line in the external SPICE decks Liberate creates for characterization.

Note: The last extsim\_option will overwite the previous setting.

This variable must be used before **char\_library**. Examples:

Liberate Parameters

```
# Set the .options for external SPICE, leakage and CCS
set_var extsim_option "runlvl=5"
set_var extsim_leakage_option "gmindc=1e-14 pivtol=1e-15"
set_var extsim_immunity_option "runlvl=4 rmax=24"
```

## extsim option presim

<"options">

Options to be used for characterization with external SPICE. Default: "" (none)

When checking a UDA (user defined arc) with an external simulator (char\_library -extsim), liberate creates a deck used for checking if the arc can be simulated. This deck is called a "CHK" deck and uses faster simulator option settings. Sometimes, different options should be used to help DC convergence. Use this variable to specify simulator options to be used during the presim stage. Example:

```
set_var extsim_option_presim "ITL1=300"
```

This variable must be used before char\_library

## extsim reuse ic

< 0 | 1 | 2 | 3 >

Reuses DC solution for a group of transient simulations when Spectre is the external simulator. Default: 0 (Note: for Spectre-SKI this is fixed internally to 3)

This variable is <u>supported only in Spectre</u>. The <code>extsim\_reuse\_ic</code> parameter allows for the reuse of the first DC solution in a group of <code>.alters</code>, which can significantly speed up simulations for large cells. (See the Spectre manual for a full description of all Spectre options.)

- **0**: Do not reuse DC solutions during .alter simulations. (Default)
- 1: Reuses DC solution by adding write/readns to the .tran statement.
- 2: Reuses DC solution by adding restart=no option to the .tran statement. This allows the previous solution to be uses as the IC for .alter simulations. However, you may not want this because if you run two subsequent transients, then the last timepoint of the first transient would be the IC for the second transient. Therefore, this setting is not recommended.
- **3**: Reuses DC solution by adding skipdc=useprevic option to the .tran statement. (Recommended, and the only supported option for Spectre-SKI.)

This variable must be set before **char\_library**.

# extsim\_sanitize\_param\_name

< 0 | 1 >

Set this variable to enable sanitizing of node names in the output Spice deck. Default: 1

Liberate Parameters

Enable Liberate to sanitize a net/port name that uses characters that could be interpreted incorrectly as an equation when using an external simulator. (Characters such as:  $\setminus$ , <, >, etc.)

- **0**: No sanitization (cleaning) is done. This may lead to an early termination of the simulation because of inconsistency of node names.
- 1: Liberate will sanitize the name before using it in .param, .data, etc. sections of the output netlist for simulation.

This variable must be set before **char\_library**.

## extsim save failed

<none | deck | all | log> Save SPICE decks for failing simulations. Default: all

This parameter is used to save SPICE decks and listings for failed simulations. If set to **deck**, then only the input SPICE deck is saved. If set to **all**, then both the input deck and the output listings are saved. If set to **log**, then only the input deck and output log file from the simulator are saved. The data is saved in the directory defined by the **extsim\_deck\_dir** variable.

Output SPICE decks are only saved when the **char\_library -extsim** option is enabled.

This variable must be used before char library.

# extsim\_save\_passed

<none | deck | all | log> Save SPICE decks for passing simulations. Default: none

This parameter is used to save SPICE decks and listings for successful simulations. If set to **deck**, then only the input SPICE deck is saved. If set to **all**, then the input deck and the output listings are saved. If set to **log**, then only the input deck and output log file from the simulator are saved.

As the number of simulation decks is very large, it is advisable to only use this setting when characterizing a small number of cells. The data is saved in the directory defined by the **extsim\_deck\_dir** variable.

Output SPICE decks are only saved when the **char\_library -extsim** option is enabled.

This variable must be used before **char\_library**.

# extsim\_save\_verify

< 0 | 1 | 2 >

Generate additional SPICE decks to verify setup, hold, recovery and/or removal. Default: 0

Liberate Parameters

When set to a 1, this parameter is used to enable the creation of SPICE decks that can be used to verify the library characterization without actually running the characterization. In addition to the non-constraint-related SPICE decks, special SPICE decks will be output for the constraints of setup, hold, recovery or removal timing constraints. These constraint verification SPICE decks will utilize a sweep search in SPICE. The additional decks are placed in the appropriate sub-directory within the directory defined by the **extsim\_deck\_dir** variable and have a **"\_sweep.sp"** suffix. Note that minimum pulse width SPICE decks will not be created.

When extsim\_save\_verify is set to 2, extsim\_save\_passed will always be set to deck, and an additional 'verify' deck containing offset params on both data and clock signals will be generated based on the characterization's final results (setup/hold/recovery/removal values). By adjusting the included SPICE parameter offsets, the user can also regenerate the nominal (un-degraded) value as well. The operation of extsim\_save\_verify=2 is equivalent to the operation of extsim\_save\_verify=1 except that it uses the final constraint results instead of a brute force sweep. This mode will also generate MPW decks. Note that this requires that all simulations will still be performed if extsim\_save\_verify is set to 2.

Output SPICE decks are only saved when the **char\_library -extsim** option is enabled.

This variable must be used before **char\_library**. Example:

### extsim\_tar\_cmd

"string"

Command used to tar the SPICE decks. Default: "tar zcf"

This parameter is used to specify the command used to compress the output SPICE decks. Set this parameter to the NULL string ("") to disable compression.

This variable must be used before **char library**.

### Example:

```
# Disable SPICE deck compression
set var extsim tar cmd ""
```

# extsim\_timestep

<value>

The time step to use for external SPICE simulation.

Default: 1e-12 seconds (1ps)

This parameter sets the time step for the external SPICE simulator.

Liberate Parameters

### This variable must be used before **char\_library**. Example:

```
\# Set the time step for external SPICE set var extsim timestep 2e{-}12
```

## extsim\_tran\_append

<"options">

Additional options to append to .tran. Default: "" (none)

This parameter is used to add extra options to the .tran statement.

This variable must be used before **char\_library**. Example:

```
# Set conservative mode for Spectre
set_var extsim_tran_append "errpreset=conservative"
```

### extsim use node name

< 0 | 1 >

Set this to 1 to request real node names in extsim spice decks Default: 0 (map node names to numbers)

Set this control variable to a 1 to disable node to number mapping in the extsim spice decks. Default: 0 (map node names to numbers).

When **extsim\_use\_node\_name** is set to a **1**, if a port name has an escape character "\", then Liberate will remove this character and replace it by '\_' by default since spice simulators (hspice, eldo, spectre) do not support this character in voltage/current source commands.

This variable must be used before **char\_library**.

# floating\_channel\_bias

< value>

Bias the initial conditions for floating channel nodes in Spice

where,  $0 \le value \le 1$ . Default is 0.5.

Use this variable to bias the initial conditions for floating channel nodes in Spice decks when enabled by setting the variable **floating\_channel\_mode** to 3. Liberate attempts to determine the expected final state for each floating channel node. A value of 0 will bias the initial condition to an expected final state. A value of 1 will bias the initial condition to the state opposite from the expected final state. Any other value will bias the initial condition between the expected final state and its opposite value.

**0**: Sets the initial condition for floating channel nets to the expected final state for the net.

1: Sets the initial condition for floating channel nets to opposite rather than the expected final state.

This variable must be set before char library.

Liberate Parameters

# floating\_channel\_mode

< 0 | 1 | 2 | 3>

Enables various algorithms to initialize floating channel nodes.

Default: 0

Liberate provides initial conditions to nodes that are on the active path. Nodes that are not on the active path are not initialized. It is up to the circuit simulator to provide a DC solution for these nodes. This variable can be used to enable various algorithms to initialize floating channel nodes.

- **0**: Initialize floating channel nodes if they drive the gate of a loading transistor. (Default and recommended)
- 1: Never initializes floating channel nodes and leaves it to the simulator to determine the initial condition.
- **2**: Always initializes floating channel nodes to: gnd+0.5\*(vdd-gnd) = 0.5\*(vdd+gnd).
- **3**: Always initializes floating channel nodes based on the setting of the variable **floating\_channel\_bias**.

This variable must be set before char\_library.

## force\_avg\_default\_select\_order

<0 | 1>

Enforces a pre-determined order for selecting average default groups. Default: 0

When the criteria for selecting the default group is set to the average, Liberate will select the group closest to the statistical median value as the default group. This variable is needed to resolve differences in default groups for cells with exactly two states.

- **0**: Liberate will use its internal ordering to decide the default group. (Default)
- 1: Enforces a deterministic ordering. (Recommended.)

This variable must be set before **write\_library**.

# force\_condition

< 0 | 1 | 2 | 3 >

Controls whether to include conditional when and sdf\_cond attributes for single or binate timing groups. Default: 1

**0**: Turns off the when/sdf\_cond condition for arcs with a single or binate (an arc with a pair of positive\_unate and negative\_unate timing groups) timing group. With many sequential cells, the clock to Q path may contain many states. Some of these states may contain only rise or fall arcs while others contain both rise and fall arcs. Liberate models this arc as a single worst case unconditional arc.

Liberate Parameters

- 1: Output when for binate arcs (example: XOR) or constraint arcs; this is an aid to Verilog. (Default)
- 2: In addition to mode 1, always output when (example: for AND gate.)
- **3**: In addition to mode **1**, provide state dependent clock->output arcs even when they're non-symmetrical between rise and fall.

This variable must be used before **char\_library**. Example:

```
\mbox{\#} Turn off conditions on single timing groups set var force condition \mbox{0}
```

## force\_default\_group

< 0 | 1 >

Control whether to include a default group.

Default: 0 (default group may not always be included)

By default, Liberate will not always output a default group. Setting **force\_default\_group** to **1** will request Liberate to always output a default group, even if the group is redundant. This can occur when all states are exhaustively enumerated.

This parameter may be used after **char\_library**. Example:

```
# Require output of default group
set_var force_default_group 1
```

# force\_edge\_timing\_type

< 0 | 1 >

Model single-sided edge triggered arcs as rising\_edge or falling\_edge. Default: 0 (model as combinational arcs)

Set this variable to **1** to force Liberate to output a timing type of *rising\_edge* or *falling\_edge* for single sided edge triggered arcs (e.g. a clock to output arc in a clock gating cell). By default, Liberate will only output edge timing types (rising/falling\_edge) when the timing group has both rising and falling data. If only one direction of data exists, the timing type will get converted to a timing type of combinational\_rise/fall. This timing type change was implemented because early versions of Synopsys Library Compiler did not permit one-sided "edge" timing types, but the more recent versions support this. Default: **0** (convert single sided edge timing type to *combinational\_rise* and *combinational\_fall*. The recommended setting for this variable is **1** with 2009 and later versions of LC (Synopsys Library Compiler).

This variable must be set before **char\_library**.

# force\_leakage\_if\_no\_pg\_pin

< 0 | 1 >

Enable output of leakage when no related\_pg\_pin is available. Default: 1

Liberate Parameters

Set this variable to force cells, such as antenna cells that do not have related pg pins for leakage power, to generate a leakage\_power\_group whenever pin\_based\_leakage is set. When set to 0, Liberate reverts back to pre-3.0 behavior where leakage groups will not be output if there is no related\_pg\_pin.

**IMPORTANT**: The **force\_leakage\_if\_no\_pg\_pin** variable only works with **pin\_based\_leakage** and it will only affect cells without related pg pins for leakage power.

To be compliant with LC, the **cell\_leakage\_power** for that cell is output to the library, without regard for the value of the **cell\_leakage\_power** variable. The default leakage power for that cell will not be output to the library, without regard for the value of the **keep\_default\_leakage** variable.

This variable must be set before write\_library.

## force\_related\_power\_pin

< 0 | 1 | 2 >

Force the output of related\_power\_pin groups for cells. Default: 1

If there is no related pg pin found in the netlist of a cell, the **force\_related\_power\_pin** variable will control whether to force to output the related power pin or signal level to the default vdd/gnd or the vdd/gnd set by **set\_pin\_vdd/set\_pin\_gnd**. Setting this variable to 2, forces this behavior for every cell. The default value of 1 forces this behavior only for cells that have more than one pin (Antenna cells are not forced) Set this variable to 0 to not force the output of related\_power\_pin data. The recommended setting is 2.

This variable must be set before write\_library.

# force\_unconnected\_pg\_pin

< 0 | 1 >

Controls whether pg\_pin information will be generated for unconnected power supplies. Default: 0 (no pg\_pin for supplies with no connections)

The set\_vdd and set\_gnd commands specify the power supplies. Normally, if a subcircuit definition for a cell is not connected to a specified supply, that supply will not be included in the pg\_pin group for that cell. Set this variable to force all specified supplies to be output in pg\_pin groups.

0: pg\_pin information for unconnected power supplies will not be output. (Default)

1: pg\_pin information for unconnected power supplies will be output.

This variable must be set before **char\_library**.

Liberate Parameters

## group\_attribute

<"attribute\_name"> Creates a cell group based on the named attribute. Default: none

A cell group may be created explicitly by the <u>define\_group</u> command, or implicitly via cells having a common cell level attribute. This works with a **read\_library / write\_template** flow, and groups cells together that have the same value for a selected attribute (for example, "cell\_footprint").

### Example:

```
set var group attribute "cell footprint"
```

This will group together all cells that have the same "cell\_footprint" attribute. The attribute name will be used as the group name. Note: the default common attribute is "cell\_footprint" but others may be used.

### heartbeat initial timeout

<time>

The time in seconds that the server will wait for the first client to communicate back to the server. Default: 3600 (1 hour)

This variable is used to specify a time limit to wait for a client process to communicate with the master Liberate jobs. When this timeout is exceeded, the Liberate server will issue a warning that the client has failed to start and then restart the heartbeat\_initial\_timeout timer. This situation could occur, for example, due to network problems.

This variable must be used before **char\_library**. Example:

```
\mbox{\#} Set the heartbeat initial timeout to 2 hours set var heartbeat initial timeout 7200
```

## heartbeat\_timeout

<time>

The time in seconds that a client machine is inactive before being released by the server machine. Default: 300 (5 minutes)

This variable is used to enable recovery from machine failures during distributed characterization. It controls how long the server machine should wait for a response from a client before releasing that client. If a client hangs it will not be used for the remainder of the characterization run. In addition, the task (a collection of arc simulations) being performed by the failing client is re-submitted to another client. If the re-submission of this task causes another client to hang then this task is skipped. At the end of the characterization run any cells that are not fully characterized will be reported.

This variable must be used before **char\_library**. Example:

```
\# Set the heartbeat timeout to 10 minutes set var heartbeat timeout 600
```

Liberate Parameters

## hidden\_power

< 0 | 1>

Turn on conditional hidden power calculations for all cells.

Default: 1

This parameter is used to enable or disable "hidden" power calculations for all cells, including input pins of combinatorial gates. When this parameter is disabled hidden power is only calculated for hidden input pins (i.e. pins that have no path to the output such as the D pin of a flip-flop). When **hidden\_power** is enabled, conditional hidden power will be calculated for all pins that have can have a logic state that does not toggle an output node - for example, a 2 input NAND gate where one of the side inputs is zero.

This variable must be used before **char\_library**. Example:

```
# Disable hidden power calculations
set_var hidden_power 0
```

## ibis\_compensate\_odt

< 0 | 1 >

Turns on compensation calculation for weak pullup/pulldown On-Die Termination (ODT) I/O cells. Default: 1 (on)

If **ibis\_compensate\_odt** is set to 1 (default), then Liberate will calculate the PAD pin current lg at VSS, and current lp at VDD (from total clamp IV data) and compare them to the parameter **ibis\_odt\_min\_current** (Default: 2e-5; units in mA). If one of the two calculated/ measured currents (lp or lg) is larger than **ibis\_odt\_min\_current**, then Liberate will recalculate the power clamp and GND clamp I-V table to remove (compensate) the ODT or weak pull-up/down current (which is already included in pullup/pulldown I-V table.)

Note: see also ibis odt min current

This variable must be used before **char\_library**.

# ibis\_has\_weak\_hold

< 0 | 1 >

Specify to request .NODESET instead of .IC in extsim decks for output pin initial condition. Default: 1

When preparing IBIS simulations, Liberate will use the .IC spice command to initialize Hi-Z pins in the spice deck. If set to 1, in IBIS mode (see **char\_library -ibis**) Liberate will use .NODESET instead of .IC in the spice deck.

The initial voltage on a node will be set to a supply voltage. When the output does not swing full rail, this voltage might be incorrect which can cause the spice engine difficulty in finding a DC solution. It is advisable to set this variable when the spice engine complains or takes too long finding a DC solution and the user knows the holding strength on the output pin is weak (no full vdd/vss swing).

Liberate Parameters

This variable must be used before **char\_library**.

# ibis\_iv\_max\_step\_factor

<value>

Specify the maximum voltage step in the filtering algorithm as a factor of ibis iv step. Default: 1.5

This variable is used to control the maximum voltage step in the filtering algorithm when writing out I-V tables. IBIS contains up to 3 process corners each with a set of waveforms (I-V table) that have to be combined into a data table with the same rows (the V for I-V table). Also, the total number of rows are limited by different IBIS versions (for example: 100 voltage rows/steps for the I-V table. Liberate needs to reduce up to 1000 rows into 100 rows).

Liberate uses a proprietary algorithm to retain the best waveform points globally. By default, Liberate will use 1.5 \* 0.05 = 0.075 mV (ibis\_iv\_max\_step\_factor \* ibis\_iv\_step) to guarantee there should be at least one data point for every such voltage range.

This variable must be used before **char library**.

# ibis\_iv\_mode

< 0 | 1 >

Enables differential-pin IBIS characterization. Default is 0 (Preserve previous behavior.)

Set to 1 to enable input differential-pin IBIS characterization; not needed for non-differential input pin model. Default: 0 (off).

This variable must be used before **char library**.

# ibis\_iv\_step

<value>

The IBIS voltage step. Default: 0.05v

Sets the IV voltage step used in the IBIS file when characterizing I-V data such as power\_clamp, gnd\_clamp and pull\_up, pull\_down table. Default is 0.05V.

This variable must be used before **char\_library**. Example:

```
\mbox{\#} Set the acceptable glitch output peak to 10% set_var ibis_iv_step 0.1
```

# ibis\_odt\_min\_current

<value>

User-defined threshold for IBIS weak pullup/pulldown compensation calculation. Default: 2e-5 mA (20 nA)

Liberate Parameters

See ibis compensate odt for full explanation.

This variable must be used before **char\_library**.

## ibis sim duration

<value>

The IBIS simulation duration. Default: 20e-9

Set the simulation duration for the IBIS related simulations. Use the ibis\_sim\_duration and ibis\_tend\_factor (default 1.8) to make the simulation end time consistent in all 3 IBIS corners (typ/min/max).

This variable must be used before **char\_library**. Example:

```
\# Set the acceptable glitch output peak to 10% set var ibis sim duration 30e-9
```

### ibis t2b cmd

"string"

Command string to be used to change the t2b executable.

Default: t2b.

This option can be used to override the default command used by Liberate and call the external executable. For example, if user wrote a wrapper script for t2b with the path name of /bin/t2bwrapper.exe, then setting this parameter to set\_var ibis\_t2b\_cmd "/bin/t2bwrapper.exe" overwrites the default setting.

### ibis tend factor

<value>

The IBIS transient simulation factor, Default: 1.8

Set the IBIS transient simulation end time which is to be multiplied by the original Liberate simulation end time estimation. The final end time will be compared to the end time specified by **ibis\_sim\_duration** (if greater than 0) and take the larger value to use for the simulation end time.

The **ibis\_tend\_factor** and **ibis\_sim\_duration** variables exist to make sure Liberate can see the voltage/time waveform tail. The default Liberate simulation end time estimation might not be long enough for some analog IO pad cells.

This variable must be used before **char\_library**.

# ibis\_vt\_max\_num\_pts

<value>

Specifies the maximum number of V-t time points. Default: 1000.

Liberate Parameters

Set this variable to the maximum number of time points that will be output in a V-t table in an IBIS model. The value must be >= 40. If the simulation output has fewer data points than the value set by this variable, then all of the available points will be printed. If the simulation output has more points than the value set by this variable, the data will be reduced to have the specified number of points. The value specified should be greater than or equal to the ibis vt min num pts value.

### Example:

```
set_var ibis_vt_max_num_pts 500
set cell "BC335"
set file "bc3350.ibs"
set ldbs { ibis_BC335_typ.ldb.gz ibis_BC335_min.ldb.gz ibis_BC335_max.ldb.gz }
write ibis file $file $ldbs $cell
```

The generated rising/falling V-t waveform will have up to 500 time points written in the IBIS file as long as the original V-t data has more than 2 time points stored in the ldb.

This variable should be set prior to the **write\_ibis\_file** command.

## ibis\_vt\_min\_num\_pts

< value>

Specifies the minimum number of V-t time points. Default: 40

Set this variable to the minimum number of time points that will be output in a V-t table in an IBIS model. The value must be >= 2. If the simulation output has fewer data points than the value set by this variable, then Liberate will use linear interpolation to add data points at a sparse area of the waveform curve. The value specified should be less than or equal to the ibis\_vt\_max\_num\_pts value.

### Example:

```
set_var ibis_vt_min_num_pts 500
set_cell "BC335"
set file "bc3350.ibs"
set ldbs { ibis_BC335_typ.ldb.gz ibis_BC335_min.ldb.gz ibis_BC335_max.ldb.gz }
write ibis file $file $ldbs $cell
```

The generated rising/falling V-t waveform will have at least 500 time points written in the IBIS file even if there are fewer V-t time points stored in the Idb.

This variable should be set prior to the write\_ibis\_file command.

# immunity\_glitch\_peak

<value>

The fraction of the output supply voltage used for characterizing noise immunity curves. Default: 0.05 (5%)

Liberate Parameters

This parameter is used to set the noise glitch-peak that specifies the failure criteria for the output of the cell when generating noise immunity curves. Default is 5% of the supply voltage.

This variable must be used before **char library**. Example:

```
\mbox{\#} Set the acceptable glitch output peak to 10% set var immunity glitch peak 0.1
```

# immunity\_noise\_skew\_ratio

<value>

Ratio of time to reach noise-peak compared to the noise width.

Default: 0.5

This parameter is used to set the skew of the input noise waveform used for characterization of noise immunity rejection curves. It defines the ratio of the time to reach the noise peak over the noise width. The ratio must be within a range of 0.25 to 0.75, default is 0.5 (the input glitch is represented by an isosceles triangle).

This variable must be used before **char\_library**. Example:

```
\# Set maximum noise peak to occur at 40% of the width set_var immunity_noise_skew_ratio 0.4
```

# init\_clock\_period\_mode

< 0 | 1 | 2 >

Specifies initialization sequence for obtaining initial node voltages for simulation. Default: 0

- **0**: Apply init\_constraint\_period as an input pulse to the related\_pin and other side pins and capture the initial node voltages. Apply these initial node voltages to subsequent simulations for this vector. (Default)
- 1: Get the initial node voltages from #0 above and if these node voltages do not agree with the Inside View prediction of the circuit behavior, then <code>init\_clock\_period</code> is silently disabled for this arc.
- 2. Use the behavior as in #1 above, but apply the input\_constraint\_period only to the related\_pin. No side pins will be pulsed during the initialization sequence. (Recommended)

This variable must by set before **char library**.

# init\_comb\_num\_cycles

<integer>

Number of times the related pin will be toggled. Default: 1

This variable lets you specify how many times the **related\_pin** in combinational arcs will be toggled. Allowable values are integers starting from 1.

279

Liberate Parameters

<u>Note</u>: Only when the **init\_comb\_related\_pin\_period** variable is set to a positive number will **init\_comb\_num\_cycles** be used. Otherwise, the related\_pin will not be toggled.

This variable must be used before **char library**. Example:

```
set var init comb num cycles 2
```

## init\_comb\_related\_pin\_period

<integer>

Controls related\_pin toggling in combinational arcs. Default: -1

Setting this variable to a positive number (units in seconds) causes the **related\_pin** in combinational arcs to be toggled. The period of the toggle is set by this variable while the number of toggles is set by the **init comb num cycles** variable.

This variable must be used before **char\_library**. Example:

```
set_var init_comb_related_pin_period 10e-9
```

## init\_constraint\_period

< value >

Clock period (in seconds) used for circuit initialization during constraint characterization. Default: -1 (do not perform extra initialization)

This parameter is used to specify a clock period (in seconds). A clock pulse with a 50% duty cycle will be used to initialize the circuit before constraint circuit simulation. Default: no initial clock pulse is used.

This variable must by set before **char\_library**. Example:

```
\# Use a clock pulse with a 5ns period for initialization set_var init_constraint_period 5e-9
```

# init\_constraint\_period\_binning\_mode

< 0 | 1 >

Use **init constraint period** for binning simulation. Default: 1

0: Behavior of release 12.1.1 and earlier

1: Use init\_constraint\_period for binning simulation. (Default and Recommended)

This variable must be used before **char\_library**.

# init\_constraint\_period\_check\_mode

< 0 | 1 >

Controls how vector pre-pulsing is applied. Default: 0

When **init\_constraint\_period** is enabled, Liberate checks to make sure the entire vector is identical before and after the pre-pulsing, otherwise pre-pulsing is disabled.

Liberate Parameters

For certain cells with multiple internal latch nodes, pre-pulsing should only be concerned with the state of the setup/hold probe (usually the first latch node.) This results in setup/hold differences after logic constraints are applied, even though all vectors should give similar setup/hold results. The difference can be attributed to pre-pulsing. A vector that has all 0's or all 1's have a higher likelihood of passing Liberate's pre-pulsing check.

**0**: Check to make sure the entire vector is identical before-and-after pre-pulsing. (Default)

**1**: Loosens the check to just the probe node.

This variable must be used before char\_library.

# init\_delay\_period

<value>

Clock period (in seconds) used for circuit initialization during

delay characterization.

Default: -1 (do not perform extra initialization)

This parameter is used to specify a clock period (in seconds). A clock pulse with a 50% duty cycle will be used to initialize sequential cells before delay characterization. Affects clock to output delay arcs only. Default: no initial clock pulse is used.

This variable must be used before **char\_library**. Example:

```
\# Use a clock pulse with a 5ns period for initialization set_var init_delay_period 5e-9
```

# init\_pin\_hidden\_period

<value>

Time period (in seconds) used for circuit initialization during hidden arc characterization. Default: 10e-9 seconds (10ns).

This variable must be used before **char library**.

# init\_pin\_hidden\_num\_cycles

<integer>

Number of times the related\_pin will be toggled. Default: 1

Use this variable to specify how many times the related\_pin in hidden power arcs will be toggled when using a transient initialization. This can be useful when using <code>init\_pin\_hidden\_period</code> to initialize circuits such as synchronizer circuits that require more than one toggle. The valid values are integers starting from 1.

**Note:** The <code>init\_pin\_hidden\_period</code> variable is used only when the <code>init\_pin\_hidden\_period</code> variable is set to a positive number. Otherwise, the related\_pin will not be toggled.

This variable must be used before **char\_library**.

Liberate Parameters

### Example:

```
set_var init_pin_hidden_period 1e-9
set var init_pin_hidden_num_cycles 2
```

## init\_pin\_hidden\_period\_mode

< 0 | 1 >

Additional effort can be made to ensure that the initialization pulse puts the cell in the correct initial state. Default: 1 (Use additional effort)

If init\_pin\_hidden\_period\_mode=1, and either init\_combinational\_period>0 or init\_delay\_period>0, then additional effort is made to ensure that the initialization pulse puts the cell in the correct initial state for the measurement. The effect of using this option will be seen primarily on hidden power measurements of clock pins on sequential cells.

- 0: Standard method. (Default)
- 1: Extra effort is used to make certain the cell is properly initialized. (Recommended)

This variable must be used before char\_library.

## input\_noise

<dc | hyper | both>

SI constructs to write for input pins. Default: hyper

This parameter is used by **write\_library** to specify the SI constructs to output for input pins (including bi-directional pins). This is in addition to any noise-immunity table that may exist between an output pin and that input pin. The **dc** option will cause **input\_voltage** DC noise level attributes to be written. The **hyper** option outputs noise rejection curves (**hyperbolic\_noise\_low, hyperbolic\_noise\_high**). The **both** option enables both DC noise and hyperbolic constructs to be written.

This parameter may be used after **char\_library**. Example:

```
# Output DC noise for each input pin
set var input noise dc
```

# input\_output\_voltage

< 0 | 1 | 2 >

Creates input\_voltage and output\_voltage groups in the library. Default: 0 (Do not create these groups.)

- 0: Do not create input voltage, output voltage groups (Default)
- 1: Create input\_voltage, output\_voltage groups and use VDD/GND (rail voltages) for vih,voh and vil,vol:

Example for VDD=1.0 and GND=0.0 with 20% and 80% slew thresholds:

```
input voltage(default VDD GND input) {
```

Liberate Parameters

```
vil: 0.0
vih: 1.0
vimin: 0.0
vimax: 1.0
```

**2**: Create input\_voltage, output\_voltage groups and scale values by upper and lower slew thresholds:

Example for VDD=1.0 and GND=0.0 with 20% and 80% slew thresholds:

```
input_voltage(default_VDD_GND_input) {
  vil: 0.2
  vih: 0.8
  vimin: 0.0
   vimax: 1.0
}
```

## keep\_dcap\_leakage

< 0 | 1 >

Controls whether to keep the default DCAP leakage group Default: 0 (Don't keep.)

Set this parameter to '1' to keep the default leakage groups for decap cells. (See also, keep\_default\_leakage\_group.)

This variable can be used after **char\_library**.

# keep\_default\_leakage\_group

< 0 | 2 >

Controls output of default leakage power group.

Default: 0 (Disable output of default leakage\_power groups.)

- **0**: Disables the output of the default leakage\_power groups.
- 1: (Reserved)
- 2: Liberate will skip all leakage group processing.

The parameters <u>keep\_dcap\_leakage</u> and <u>keep\_default\_leakage\_group</u> are related and only affect cells without pins, such as DCAP cells. They have no affect on cells with one or more pins. For cells without pins, the interaction are as follows:

| keep_dcap_<br>leakage | keep_default_<br>leakage_group | Result                                                                                                                |
|-----------------------|--------------------------------|-----------------------------------------------------------------------------------------------------------------------|
| 0                     | 0                              | All leakage groups removed                                                                                            |
| 0                     | 2                              | Leakage groups unchanged                                                                                              |
| 1                     | 0                              | <pre>voltage_map = 0: All leakage groups removed. voltage_map != 0 or CCSP: Only default leakage group remains.</pre> |

Liberate Parameters

| 1 | 2 | Leakage groups unchanged |
|---|---|--------------------------|
|---|---|--------------------------|

This variable can be used after **char\_library**.

# keep\_user\_defined\_arc\_failed\_data

< 0 | 1 > Keep user specified arcs (see define\_arc) even if they cannot

be characterized.

Default: 1 (Don't remove bad data.)

When Liberate is provided with a **define\_arc** for hidden power and Liberate determines that the arc is not a valid arc, this control variable can be reset (set to 0) to remove the whole failed user defined hidden power arc from the characterized data (ldb). Once removed, if needed, Liberate will add the missing data as a **scalar 0** data matrix to make LC pass.

This variable must be used before **char\_library**.

## ldb\_checkpoint\_dir

<dir> Directory where the ldb checkpoint file will be stored.

Default: "." (The initial run directory.)

Liberate stores the characterization data in a temporary ldb (library database) file called *altos.ldb.<PID>* where PID is the process ID. This parameter is used to specify the directory where the temporary ldb checkpoint file will be stored. The default directory is the directory where the initial run was started.

This variable must be used before **char\_library**. Example:

```
set var ldb checkpoint dir /home/work/rundir
```

# Idb\_precision

<positive integer> Specifies the precision used in the ldb. Default: 6 (See note below.)

This specifies the precision used internally in the ldb.

Note: If this variable is not specified precision **defaults to 6** places.

Precision can only be specified with a positive integer. Examples:

```
set_var ldb_precision 8  # Means "%.8g" or "%.8f".
set_var ldb_precision 0  # Means "%.0g" or "%.0f"
set_var ldb_precision 08  # Same as "8"
```

### Please note these are invalid settings:

```
set var ldb precision abc # Not an integer
```

Liberate Parameters

```
set_var ldb_precision "2 " # No white space
set_var ldb_precision "" # "(nil)" is illegal
set_var ldb_precision 1e+2 # No scientific notation
set_var ldb_precision 1e-2 # - same error -
set_var ldb_precision 8.0 # No floats (integers only)
```

A warning message will be output if invalid settings are encountered.

This variable must be used before **char library**.

## Idb save all cells

< 0 | 1>

Controls if cells in the input ldb not being re-characterized are written out into the output ldb. Default: 1

When set to 1, the **Idb\_save\_all\_cells** variable ensures that cells in the input Idb that aren't being re-characterized are still written out into the output Idb. To get the pre 3.0p2 and prior behavior, set this variable to 0. The recommended setting is 1, which is also the default.

This variable must be used before **char library**.

## leakage\_accuracy\_mode

< 0 | 1>

Improves leakage accuracy. Default: 0

When set to 1, leakage accuracy is improved. (Default: 0) The recommended setting is 1.

This variable must be used before **char library**.

# leakage\_add\_input\_pin

< 0 | 1 | 2 >

Include or exclude input pin leakage power.

Default: 1 (Include input pin leakage.)

**0**: Disables the inclusion of input pin leakage with reported leakage. (Set this to achieve the behavior of releases prior to 3.1, which only reported input leakage when voltage\_map=0.)

- 1: Include input pin leakage. (Default.)
- 2: Account for leakage from bi-directional pins.

This variable must be used before **char\_library**.

Liberate Parameters

# leakage\_add\_missing\_group

< 0 | 1 > Prevents Liberate from adding missing leakage groups.

Default: 1

By default, for level shifters, when the input voltage comes from a voltage domain that is not specified as a pg\_pin, setting this variable to 0 will stop Liberate from adding the missing leakage groups, thus avoiding an LC error. (Default: 1)

This variable must be used before **char\_library**.

## leakage\_cell\_attribute

< 0 | 1 > Output cell\_leakage\_power. Default: 1

Set this variable to **0** to omit *cell\_leakage\_power* attributes from the output library.

This variable can be used after **char\_library**.

## leakage\_float\_internal\_supply

< 0 | 1 | 2 > Affects leakage measurements for power switch cells. Default: 1

Set this variable for increased pessimism of leakage characterization for power switch cells.

- **0**: The following behavior applies for all header and footer cell internal supply pins that are specified using <u>define\_cell</u> -internal\_supply:
  - ☐ If the power switch is on, then leave the internal\_supply pin floating.
  - If the power switch is off, then connect the internal\_supply pin to a created voltage source connected to the opposite supply voltage. The current through this created voltage source will not be monitored. Note: for header (footer) cells, the opposite state would be ground (vdd).

The recommended setting is 0.

- 1: The internal\_supply pin will always be floating when measuring leakage.
- 2: The behavior will match the setting of 1 with the exception that the current through the created voltage source will be monitored and for a header(footer) cell, the current will be added to the related ground (vdd) pin. The user must specify the related ground (vdd) pin using the <u>set pin gnd</u> (<u>set pin vdd</u>) command.

#### Example:

```
define_cell \
  -input { sleep } \
```

Liberate Parameters

```
-internal_supply { vdda } \
  -delay delay_template_7x7 \
  -power power_template_7x7 \
  header

define_cell \
  -input { sleepn } \
  -internal_supply { vssa } \
  -delay delay_template_7x7 \
  -power power_template_7x7 \
  footer

set_pin_gnd -supply_name vss header vdda $vss set_pin_vdd -supply_name vdd footer vssa $vdd
```

This variable must be used before **char\_library**.

# leakage\_force\_tristate\_pin

< 0 | 1 >

Set to force tristate pins output *cell\_leakage\_power* (Default: 0)

Set this variable to 1 to force a tri-stated pin to ground during leakage simulations. This variable can be used to help match legacy libraries. When set to 0 (default), Liberate will allow tristate outputs to float. This variable must be used before **char\_library**.

## leakage\_merge\_state

< 0 | 1 | 2 >

Specify the leakage merge algorithm. (Default: 0)

Use this variable to tell Liberate how to select the leakage value to report when multiple measurements are being merged. Merging of leakage states might be needed, for example, when the there are user defined leakage states that do not include all pins. The recommended value is **0** (default). Use with **toggle\_leakage\_state** set to **1** to drop output variables from the leakage *when* string, then worst (or best) case the leakage value and remove the **leakage\_power** groups with the same *when* strings. Supported values are **0** (default), **1** (min) or **2** (max). This functionality can be used to tune the reported leakage to existing libraries. This variable must be set before **char library**.

# leakage\_mode

< 0 | 1 | 2 >

Set the leakage computation mode (Default: 1 - multiply the leakage current by the supply voltage)

This option will specify the method used when computing the DC leakage to report in the .lib. The reported leakage is computed as follows:

Liberate Parameters

If voltage\_map=0, leakage is reported without related\_pg\_pin as follows:

| leakage_mode | Formula                                                                                                                                                                                    |
|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0            | $(-I_{VDD} \times V_{SWING}) - (I_{INPUT\_HIGH} \times V_{INPUT\_SWING})$                                                                                                                  |
|              | $ \begin{array}{l} (\text{-}I_{VDD} \times V_{VDD}) + (I_{VSS} \times V_{VSS}) \text{-} (I_{INPUT\_HIGH} \times V_{INPUT\_HIGH}) + \\ (I_{INPUT\_LOW} \times V_{INPUT\_LOW}) \end{array} $ |
| 1            | If $V_{VSS} = V_{INPUT\_LOW} = 0$ then the above formula reduces to:                                                                                                                       |
|              | $(-I_{VDD} \times V_{VDD}) - (I_{INPUT\_HIGH} \times V_{INPUT\_HIGH})$                                                                                                                     |
| 2            | $(-I_{VSS} \times V_{SWING}) - (I_{INPUT\_LOW} \times V_{INPUT\_SWING})$                                                                                                                   |

Liberate Parameters

If voltage\_map=1, leakage is reported with related\_pg\_pin as follows:

| leakage_mode         | related_pg_pin | Formula                                                                                           |
|----------------------|----------------|---------------------------------------------------------------------------------------------------|
| <b>0</b> or <b>2</b> | VDD            | (-I <sub>VDD</sub> × V <sub>SWING</sub> ) - (I <sub>INPUT_HIGH</sub> × V <sub>INPUT_SWING</sub> ) |
|                      | VSS            | (I <sub>VSS</sub> × V <sub>SWING</sub> ) + (I <sub>INPUT_LOW</sub> × V <sub>INPUT_SWING</sub> )   |
| 1                    | VDD            | (-I <sub>VDD</sub> × V <sub>VDD</sub> ) - (I <sub>INPUT_HIGH</sub> × V <sub>INPUT_HIGH</sub> )    |
|                      | VSS            | $(I_{VSS} \times V_{VSS}) + (I_{INPUT\_LOW} \times V_{INPUT\_LOW})$                               |

Note: All current in the formulae above are the actual measured currents. In the case where multiple supply rails (like VDD, VDDL) are associated with a single ground rail (VSS), then power rail selection is random. The I<sub>INPUT\_HIGH</sub> and I<sub>INPUT\_LOW</sub> are the current measured at the input pin when the input is in a logic High or Low State. The V<sub>INPUT\_HIGH</sub> and V<sub>INPUT\_LOW</sub> are the input voltages. The above formulae assume that <u>leakage\_add\_input\_pin</u> is set to **1**. When this variable is set to **0**, then all input leakage components in above formula are ignored.

This variable must be used before **char\_library**.

# leakage\_model\_internal\_pin

< 0 | 1 > Controls if internal pins are used in leakage "when" state.

(Default: 1)

When this variable is set to 0, Liberate will remove internal pins from being modeled. The internal\_pin group and the internal\_pin in the leakage when condition will not be output.

This variable can be used before char\_library.

# leakage\_precision

<value> Specify leakage precision (Default: "%g")

Set this variable to the desired precision using standard "C" print formats for the values under the *leakage\_power*, *gate\_leakage* and *pg\_current* groups. If not set, leakage\_power defaults to using "%g" and gate\_leakage to the **write\_library -precision** value.

Product Version 14.1

All Rights Reserved.

This variable can be used after char\_library.

Liberate Parameters

### leakage\_ramp\_vsrc

< 0 | 1 >

Initializes voltage sources to 0V at time zero and ramps to its intended value at the time equal to ½ of **leakage\_sim\_duration**. (Default: 0)

If this variable is set to 1, Liberate initializes all voltage sources to 0V at time zero, then ramps those voltage sources to its intended value at a time equal to ½ of the <code>leakage\_sim\_duration</code> variable. If <code>leakage\_sim\_duration</code> is not set or if it's set to a value of less than 1ns, then the <code>leakage\_sim\_duration</code> variable will be automatically forced to 1ns. The <code>leakage\_ramp\_vsrc</code> variable is particularly helpful with leakage simulation where HSPICE errors out due to its inability to find a DC solution.

This variable should be used before char\_library.

### leakage\_sim\_duration

<value>

If non-zero, use transient simulation after the specified delay for leakage. Default: 0 seconds (use dc solution)

Use this variable to enable a transient simulation and to specify the simulation duration to be used when measuring leakage. Setting it to 2e-12(seconds) will run the transient simulation from 0s to 2e-12s and measure the leakage at the time (value) specified minus 1ps. This variable works with Alspice and with external simulators.

This variable also affects the rise time when ramping the power supplies. See leakage\_ramp\_vsrc and ramp\_vsrc for more information on power supply ramping. When supply ramping is enabled and this variable is not set, then the power supply ramping for leakage simulations will follow the sim\_init\_duration.

This variable must be used before **char\_library**.

# library\_copyright

<value>

The string to denote copyright in the output library (Default: "")

This parameter specifies the value of the copyright attribute in the output library. <u>Note</u>: The copyright can also be provided in the <u>write\_library</u> -user\_data file.

This variable must be used before **char\_library**. Example:

```
# Set the copyright line
set_var library copyright "Cadence Design Systems, 2006-2013"
```

# library\_revision

<value>

The string to use for denoting the library revision. Default: 1.0

Liberate Parameters

This parameter sets the value of the revision attribute in the output library. <u>Note</u>: The revision can also be provided in the <u>write\_library</u> -user\_data file.

This variable must be used before **char library**. Example:

```
# Set the revision to 2.0
set var library revision "2.0"
```

### library\_revision\_mode

< 0 | 1 >

Affects value of library\_revision text string. Default 1.

If library\_revision is specified as "1.0", then:

```
0: Inserts library_revision in this form: revision : "$Revision: 1.0 $";1: Inserts library_revision in this form: revision : "1.0"; (Default)
```

This variable must be used before **char\_library**.

### lic max timeout

<value>

Specifies the duration of time, in seconds, to wait for the required licenses to be acquired. Default: 600 (seconds)

When starting up, Liberate will attempt to check out all licenses that are needed. For a Server, 1 server license is needed. For a client, Liberate will need 1 client license for each thread (see char\_library -thread). If ALTOS\_QUEUE is set and if only one license is needed, then Liberate will wait until a license is available and then start running. If ALTOS\_QUEUE is set and more than 1 license is needed, then Liberate will wait until the timeout or it has all of the licenses it needs for all threads. Set the variable lic\_max\_timeout to specify the number of seconds that Liberate will wait for licenses. When the timeout ends, if Liberate has at least 1 license, then it will stop waiting and start execution with however many licenses it has. If Liberate has no licenses at the end of the timeout, then it will reset the timeout clock and begin waiting again for licenses. After execution begins, Liberate will stop looking for additional licenses.

For example, if **ALTOS\_QUEUE** is set to 1 along with **char\_library-thread** 4, and if there are only 2 (mix-and-matched Liberate\_Client, Variety\_LX\_Client and Liberate\_LX\_Client) licenses available at beginning, then Liberate will remain in a wait-and-check queue for an additional 2 licenses. As soon as the additional 2 client licenses are checked out successfully, Liberate will start execution with 4 simulation threads. If, however, there are no additional licenses checked out at the end of the timeout, then Liberate will start execution with only 2 simulation threads.

Liberate Parameters

If **ALTOS\_QUEUE** is set to 0 or is not set, then Liberate will not wait for licenses. Instead, It will check out as many licenses as it can (not exceeding the number it needs) and will begin execution. If no licenses are available, then Liberate will terminate.

The shell environment variable ALTOS\_LIC\_MAX\_TIMEOUT will override the value set by this variable in the Tcl file. For more information, see <u>ALTOS\_LIC\_MAX\_TIMEOUT</u>.

This variable must be used before **char\_library**.

### lic\_queue\_timeout

<value>

Specifies the duration of time, in seconds, to wait for the required licenses to be acquired. Default: 60 (seconds)

The shell environment variable ALTOS\_LIC\_CHECK\_ALT\_TIMEOUT will override the value set by this variable in the Tcl file. For more information, see ALTOS\_LIC\_CHECK\_ALT\_TIMEOUT.

This variable must be used before **char\_library**.

### logic\_and

"string"

The characters to use for denoting logic AND in library attributes. Default: " \* " (Notice the space on both sides of \*))

This parameter sets the logic AND string for attributes that contain logic functions such as when conditions. It does not apply to **sdf\_cond** attributes where the string for logic AND can be set by the **sdf\_logic\_and** parameter.

This variable must be used before char\_library.

# logic\_not

"string"

The characters to use for denoting logic NOT in library attributes. Default: "!"

This parameter sets the logic NOT string for attributes that contain logical functions such as *when* conditions. It does not apply to **sdf\_cond** attributes where the string for logic NOT can be set by the **sdf\_logic\_not** parameter.

This variable must be used before **char library**.

Liberate Parameters

### logic or

"string"

The characters to use for denoting logic OR in library attributes Default: " + " (Notice the space on both sides of +)

This parameter sets the logic OR string for attributes that contain logical functions such as *when* conditions. It does not apply to **sdf\_cond** attributes where the string for logic OR can be set by the **sdf\_logic\_or** parameter.

This parameter must be used before **char\_library**. Example:

```
\# Set the logic AND, OR and NOT string to &&, ~, | set_var logic_and "&&" set_var logic_not "~" set var logic or "|"
```

### mac\_address\_query\_timeout

< time in seconds >

Specifies a maximum time window to keep re-trying a given MAC address. Default: 60 (seconds)

The system will keep trying to access a MAC address, and if there is no response within the set time limit, the system will give up on that address. Useful in networks with heavy traffic.

- **-1**: No timeout keep trying the address until there is a response.
- **0**: No retry if there is no response on the first try, give up. (Behavior of versions 3.1 and older.)

**Positive number**: Maximum amount of time to continue re-trying. (Default = 60 seconds.)

This variable must be used before **char\_library**. Example:

```
# Set timeout to a minute and a half:
set var mac address query timeout 90
```

### mark failed data

< 0 | 1 >

Select the warning level for failed data. Default: 0

This variable issues a warning when read\_ldb reads in an ldb that contains the altos\_error\_flag set to true. If set to 1, all children groups of the group containing the failed data have their values set to DBL MAX/3 (inf in .lib).

This variable is used after **read\_ldb** and before **write\_library**.

# mark\_failed\_data\_replacement

<value>

Replacement value for failed data Default: 5.99E+307 (large library unit)

Liberate Parameters

When **mark\_failed\_data** is enabled, this variable specifies the value to be plugged into the library for the failed data.

This variable is used before **write\_library**.

### max\_capacitance\_attr\_limit

**<value>** Maximum allowed max\_capacitance attribute value.

Default: 1 (Farad)

Use this parameter to set a maximum value allowed for all *max\_capacitance* attributes. This limit is applied after **max\_capacitance\_factor**.

This parameter may be used after **char\_library**. Example:

```
# Set max capacitance attribute limit
set var max capacitance attr limit 1000e-15
```

### max\_capacitance\_attr\_mode

< 0 | 1 > Contr

Controls how Liberate selects the **max\_capacitance** attribute value. Default: 0

0: Liberate will select the max of the maximum index 2 values. (Default)

1: Liberate will select the min of the maximum index\_2 (load\_index) values.

The recommended value is 1.

This variable must be used before char\_library.

### Example:

```
set var max capacitance attr mode 1
```

# max capacitance auto mode

< 0 | 1 >

Select the computation mode for tiehi/tielo cells. Default: 0

When this variable is set to 1, the **char\_library and write\_vdb** arguments **-auto\_index** or **-auto\_max\_capacitance** will calculate the *max\_capacitance* pin attribute for TieHi and TieLo cells by dividing the *max\_transition* by the Rds. To measure the Rds, connect a 100kOhm resistor to the opposite supply and compute the Rds (Resistance drain to source) as follows:

TieHi Ion = (Vdd -Vth)/Rds = Vth/RI

TieLo\_lon = (Vdd -Vtl)/Rl = Vtl/Rds

Max\_cap = max\_transition / Rds

Liberate Parameters

Where: Vth = The TieHi steady-state output pin voltage.

Vtl = The TieLo steady-state output pin voltage.

This parameter must be used before **char\_library**.

### max\_capacitance\_derive\_limit\_maxload

< 0 | 1 > Limits the max\_capacitance attribute to the largest index\_2

characterized load value. Default: 0

1: Limits the max\_capacitance attribute to the largest index\_2 characterized load value when write\_library -derive\_max\_capacitance is enabled. (Recommended)

**0**: Allows max\_capacitance to be larger than the largest index\_2 characterized value. (Default)

This variable must be specified before write\_library.

### max\_capacitance\_factor

**value>** Multiplication factor applied to all *max\_capacitance* attributes

Default: 1

This parameter can be used to apply a factor to all *max\_capacitance* attributes in the library. This factor does not get applied to indices. Default: 1.

This parameter may be used after **char library**. Example:

```
# Set max capacitance factor
set var max capacitance factor 0.66
```

# max capacitance limit

**<value>** Maximum allowable load index value (Default: 1 (Farads))

This parameter controls a global limit that only becomes effective when **char\_library - auto\_index** is enabled. It specifies the maximum output pin load capacitance in Farads that can be assigned to index\_2. If the max load capacitance calculated by **auto\_index** exceeds this limit, the max load capacitance will be reset to the value stored in this variable. Default: 1 (Farads).

This variable must be used before **char\_library**. Example:

```
\mbox{\#} Set maximum allowed capacitance load set var max capacitance limit 1e-9
```

# max\_leakage\_vector

**<value>** Maximum number of leakage vectors (states). Default: 256

Liberate Parameters

This parameter sets the maximum number of vectors that will be characterized for leakage. The leakage vector count is determined from the internal nodes and primary pin such that the leakage vectors are unique. The input pins, bi-directional pins, output pins and internal nodes that can have unique states are included in the vector count determination. Internal nodes such as intermediate nodes in a transistor stack and storage nodes can have unique states depending on their initial values. Default: 256.

This variable must be used before **char\_library**. Example:

```
# Set maximum number of leakage vectors
set var max leakage vector 1000
```

### max noise width

<value>

Maximum allowable noise-glitch width (in seconds). Default: -1 (Don't automatically create indices)

This parameter is used to enable automatic creation of the indices for **si\_immunity** tables. This parameter sets the maximum allowable noise-glitch width. Setting this parameter overrides indices defined in noise immunity templates. This parameter should always be set when characterizing noise immunity.

This variable must be used before **char\_library**. Example:

```
\# Set maximum noise glitch width to 4ns set var max noise width 4e-9
```

#### max transition

<value>

Maximum allowable delay transition time (in seconds)

Default: 3.0e-9 (3ns)

This parameter is used to limit the maximum allowable output transition for a cell. Set this parameter when using the **auto\_index** option to **char\_library**. The **define\_max\_transition** command can be used to specify a pin based local override for the max\_transition.

This is the report value in the Liberty model. In the case where **slew**\_\* parameters differ from their **measure**\_**slew**\_\* counterparts, Liberate will derive the slew used during simulation by multiplying **max\_transition** by the value used for **slew\_derate\_from\_library**.

This variable must be used before **char\_library**. Example:

```
\# Maximum output transition time allowed set var max transition 1e-9
```

### max\_transition\_attr\_limit

<value>

Maximum allowed *max\_transition* attribute value (Default: 1 (Seconds))

Liberate Parameters

Use this parameter to set a maximum value allowed for all *max\_transition* attributes. This limit is applied after max\_transition\_factor.

This parameter may be used after **char library**. Example:

```
\# Set max transition attribute limit to 1ns set var max transition attr limit 1e-9
```

### max transition factor

<value>

Multiplication factor applied to all *max\_transition* attributes (Default: 1)

This parameter can be used to apply a factor to all *max\_transition* attributes in the library. This factor does not get applied to indices.

This parameter may be used after **char\_library**. Example:

```
# Set max transition factor
set var max transition factor 0.66
```

### max\_transition\_for\_outputs

<-1 | value | max>

Requests **max\_transition** on output pins. Default: -1 (output pins do not have the attribute max transition)

Use this variable to request the **max\_transition** attribute on output pins. The default is to not output this attribute on output pins. Set this variable to a **value** to force a specific max\_transition value on an output pin or to max to use the maximum value of all the rise/fall\_transition values from all the arcs ending at that pin.

This variable must be used before write\_library.

# max\_transition\_include\_power

< 0 | 1 >

Includes power arcs when determining **max\_transition**. Default: 0 (max transition is determined from timing arcs only.)

Liberate will automatically determine the **max\_transition** attribute from the characterized timing arcs. Some cells, such as keeper cells do not have any timing arcs. Set this variable to **1** to tell Liberate to include power arcs in the search for determining **max\_transition**.

This variable must be used before **write\_library**.

# measure\_cap\_lower\_fall

<value>

The % point on the cell input waveform to use for measuring falling input capacitance to. Default: 0.5 (50% of supply)

Liberate Parameters

### measure\_cap\_lower\_rise

<value>

The % point on the cell input waveform to use for measuring rising input capacitance from. Default: 0.0 (0% of supply)

### measure cap upper fall

<value>

The % point on the cell input waveform to use for measuring falling input capacitance from. Default: 1.0 (100% of supply)

### measure cap upper rise

<value>

The % point on the cell input waveform to use for measuring rising input capacitance to. Default: 0.5 (50% of supply)

The above parameters are used to control how input capacitance is measured after SPICE simulation.

```
measure_cap_upper_rise
measure_cap_lower_rise

measure_cap_upper_fall
measure_cap_lower_fall
```

### These variables must be used before **char\_library**. Examples:

```
# Set the capacitance measurements to 10-90% set_var measure_cap_lower_fall 0.1 set_var measure_cap_upper_fall 0.9 set_var measure_cap_lower_rise 0.1 set_var measure_cap_upper_rise 0.9
```

# measure\_ccs\_cap\_lower\_rise

<value>

The % point on the cell input waveform to use for measuring rising input CCS capacitance from. Default: 0.0 (0% of supply)

# measure\_ccs\_cap\_upper\_fall

<value>

The % point on the cell input waveform to use for measuring falling input CCS capacitance from. Default: 1.0 (100% of supply)

Liberate Parameters

These variable are used to measure the first portion (C1) of the CCS receiver capacitance model; used in combination with the delay rise/fall thresholds:

```
delay_inp_rise
measure_ccs_cap_lower_rise
measure_ccs_cap_upper_fall
delay_inp_fall
```

These variables must be used before **char library**. Examples:

```
# Set the CCS capacitance measurements
set_var measure_ccs_cap_upper_fall 0.3
set_var measure_ccs_cap_lower_rise 0.7
```

### measure\_output\_range

< 0 | 1 >

Enables measurement of output transition range.

Default: 0 (Assume full rail voltage swing)

This parameter impacts the measurement of the initial and final voltages of a pin. If this variable is set then the measurement thresholds are applied to the range between the initial voltage and the final voltage of an output transition. Note: The initial and final voltages of the output must be different by more than 100mV, or the actual rail voltage will be used. The default is 0 which means the outputs are assumed to swing full rail. This variable only applies when the **io** argument to **char\_library** is used.

This variable must be used before **char\_library**.

# measure output range abstol

< minimum range Volts>Define the minimum output voltage swing range.

Default: 0.100 (Volts)

This variable is used to specify the minimum supported output voltage swing range. It is enabled when the variable <code>measure\_output\_range=1</code>. If the measured output swing range is less than the value specified in this parameter, then the value specified in this parameter is used.

This variable must be set before **char\_library**.

### measure\_slew\_lower\_fall

<value>

The % point on the cell output waveform to measure falling output transition times to. Default: 0.3 (30%)

Liberate Parameters

### measure slew lower rise

<value>

The % point on the cell output waveform to measure rising output

transition times from. Default: 0.3 (30%)

### measure\_slew\_upper\_fall

<value>

The % point on the cell output waveform to measure falling

output transition times from. Default: 0.7 (70%)

### measure slew upper rise

<value>

The % point on the cell output waveform to measure rising output

transition times to. Default: 0.7 (70%)

The above parameters are used to control how output transition times are measured after SPICE simulation.

These variables must be used before **char\_library**. Examples:

```
# Set the transition measurements to 20-80%
set_var measure_slew_lower_fall 0.2
set_var measure_slew_upper_fall 0.8
set_var measure_slew_lower_rise 0.2
set_var measure_slew_upper_rise 0.8
```

# measure\_target\_occurrence

< last | legal\_spice\_value > Specify any legal spice measure value.

Default: last (assume full rail voltage swing)

When dual outputs are tied together by a resistor, oscillations can occur. Set this parameter to any legal value that can be used in a spice measure statement to direct the actual measurement to use a specific match.

This variable must be used before **char\_library**.

# mega\_enable

<2|3>

Default: 3

Use this variable to enable the use of an advanced algorithm referred to as "mega" mode. This mode improves inside\_view preprocessing of large cells.

2: Enables mega mode for all cells in the library. It is not necessary to use the **define\_cell** -type mega option.

Liberate Parameters

**3**: (Default) Uses the mega mode algorithm on a cell by cell basis and is enabled only when the **define\_cell** –type mega option is used for a specific cell.

Note: 0 and 1 are unsupported modes.

This variable must be set before **char\_library**.

### merge related preset clear

< 0 | 1 | 2 >

Enables the merging of related preset and clear states.

Default: 0

The arc which is caused by the de-assertion of a preset/clear signal may be considered a *combinational\_fall/rise*, or a *clear/preset* type. When **merge\_related\_preset\_clear** is set to a 1, the rise and fall tables from an asynchronous preset/clear related pin will be merged into a single timing group with the clear/preset type. When **merge\_related\_preset\_clear** is set to a 2, both the clear and preset timing\_type groups will be output.

By default, the preset(clear) will generate a rise(fall) transition, and the timing arc from the deassertion of the preset/clear will be omitted. If this parameter is **0** (default), and <u>combinational\_risefall</u> is set to **1**, then both the preset/clear arc and their associated deassertion arc will be output in separate timing groups.

This variable can be used after **char\_library**.

#### Example:

```
# Allow the merging of combinational timing types with # preset/clear timing types.
set_var combinational_risefall 1
set_var merge related_preset_clear 1
```

# min\_capacitance\_for\_outputs

< 0 | 1 >

Set this variable to enable min\_capacitance attribute for output pins. Default: 0

piris. Delault. 0

Set this variable to a **1** to enable the output of the *min\_capacitance* attribute on output pins. A setting of **1** is useful to match legacy libraries. When set to **0** (default), Liberate will not output the *min\_capacitance* attribute on output pins.

This variable must be set before **char\_library**.

# min\_output\_cap

<value>

Minimum allowable output capacitance (in Farads). Default: -1 (use min input cap found in library)

Liberate Parameters

This parameter is used to set the minimum output capacitive load when using the **auto\_index** option to **char\_library**. If not specified the minimum input pin capacitance found in the library is used.

This variable must be used before **char\_library**. Example:

```
# Set the minimum load index
set_var min_output_cap 5e-16
# Set the minimum output transition time index
set_var min_transition 1e-11
char library -auto index
```

### min\_period

< 0 | 1 | 2 >

Controls the calculation of the minimum\_period timing group

for clock and asynchronous pins. Default: 0

The minimum\_period will be calculated as 2 \* max (mpw\_high, mpw\_low).

- **0**: No minimum period calculation. (Default)
- 1: Calculate minimum period for clock (flip-flops) and enable (latch) pins only.
- 2: Calculate minimum period for clock/enable pins plus async pins.

This variable must be used before write\_library.

### min\_period\_when

"string"

Specifies the logic *when* condition for the min\_period constructs. Default: ""

Setting this variable adds both a *when* condition and an equivalent  $sdf\_cond$  condition to the minimum\_period group. Only  $min\_pulse\_width$  groups that overlap with the user-defined when condition will be used to calculate the minimum\_period.

This variable works only in conjunction with the **min\_period** variable.

This variable must be used before **write\_library**.

#### min transition

**<value>** Minimum allowable delay transition time (in seconds).

Default: -1 (automatically calculate)

This parameter is used to set the minimum output transition when using the auto\_index option to char\_library. Default is to automatically calculate the minimum transition index.

This variable must be used before **char\_library**.

Liberate Parameters

### min\_transition\_attr\_limit

**<value>** Minimum allowed min\_transition attribute value.

Default: 1e-15 (seconds)

Use this parameter to set a minimum value allowed for all min\_transition attributes. This limit is applied after min\_transition\_factor. (See <u>write\_min\_transition\_attr</u> to enable writing the min\_transition attribute into the library.)

#### Example:

```
# Set min transition attribute limit
set_var min_transition_attr_limit 1e-12
```

This parameter may be used after **char\_library**.

### min\_transition\_factor

**<value>** Multiplication factor applied to all min\_capacitance attributes.

Default: 1

This parameter can be used to apply a factor to all min\_transition attributes in the library. This factor does not get applied to indices. Default: 1.

### Example:

```
# Set min transition factor
set var min transition factor 0.66
```

This parameter may be used after **char\_library**.

# min\_transition\_for\_outputs

```
< -1 | "min" | value > Requests a min_transition attribute on output pins. Default: -1 (Do not add this attribute.)
```

Use this variable to add the min\_transition attribute on output pins.

-1: Do not put the attribute min transition on outputs.

min: Use the minimum value of all the rise/fall\_transition values from all the arcs ending at that pin.

**value**: Forces a specific min\_transition value on an output pin.

This variable must be used before write library.

Liberate Parameters

# min\_transition\_include\_power

< 0 | 1 >

Includes power arcs when determining min\_transition.

Default: 0 (min\_transition is determined from timing arcs only.)

Liberate will automatically determine the min\_transition attribute from the characterized timing arcs. Some cells, such as keeper cells do not have any timing arcs. Set this variable to 1 to tell Liberate to include power arcs in the search for determining min\_transition.

This variable must be used before write\_library.

# mpw\_criteria

<delay | glitch>

Specifies mpw failure criteria as delay or glitch. Default: glitch

This parameter can be used to specify the failure criteria to be used when measuring the minimum pulse width. Legal values are: **delay** and **glitch**. When delay is specified, the **constraint\_delay\_degrade** will specify the delay degrade value. When glitch is specified, the **mpw\_glitch\_peak** will specify the glitch height.

This variable must be used before char\_library.

# mpw\_delay\_use\_active\_edge

< 0 | 1 >

Specify which clock edge to use when characterizing mpw.

Default: 0

Set this variable to enable the measurement of mpw related delay degradation from the active edge of the circuit clock instead of the leading edge of the clock. By default, when **mpw\_criteria** = 1 (delay degradation), Liberate will measure the delay degradation from the leading edge of the clock to the transition on the probe node. This can lead to incorrect delay pushout if the delay should be measured from the trailing (active) edge of the pulse. The recommended setting for this variable is 1.

This variable must be used before **char\_library**.

# mpw\_glitch\_peak

<ratio>

Specify the MPW glitch peak failure threshold. Default: 0.95

To measure MPW (minimum pulse width) Liberate will apply a narrowing pulse to the input pin until the output pin fails. The default failure metric is to use a glitch peak. The glitch peak threshold is set by this variable. This variable will have not affect if delay has been selected as the failure criteria (see **mpw\_criteria**).

Liberate Parameters

This variable must be used before **char\_library**.

# mpw\_input\_threshold

<value>

Defines the input threshold. Default: 0.99 (99% of Vdd)

This variable specifies the minimum height allowed when the clock pulse becomes triangular. Default is 99% of Vdd. The *min\_pulse\_width* constraint will be deemed to be violated if this occurs before.

This variable must be used before char\_library.

### mpw\_linear\_waveform

<value>

Defines the input threshold. Default: 0

Set this parameter to request that Liberate use a linear waveform on the input pin when characterizing the minimum pulse width. By default, the same input waveform is used for mpw as is used for delay.

This variable must be used before **char\_library**.

### mpw\_search\_bound

<value>

Defines the MPW initial search bound. Default: 5e-9

Use this control variable to control the initial search bound for mpw characterization. Default= 5e-9.

This variable must be used before **char\_library**.

# mpw\_search\_mode

< 0 | 1 >

Enables fast algorithm for determining MPW. Default: 0

- **0**: Default algorithm using bisection techniques. (Default)
- 1: Enables a fast algorithm for determining minimum pulse width. This may produce a slight change in results, but they should be within tolerance. (See <u>constraint search time abstol</u>.) (Recommended)

This variable must be used before **char library**.

Liberate Parameters

### mpw\_skew\_factor

<value> Defines the ratio of th

Defines the ratio of the input fall slew over the input rise slew.

Default: 1.0 (rise = fall)

This variable enables skewing the ratio of the input rise versus input fall slew for calculating *min\_pulse\_width* constraints. The default is that the rise and fall input slews are identical.

This variable must be used before **char\_library**.

### mpw\_slew

**value I min I mid I max>** Defines the input slew for minimum pulse width characterization.
Default: min

This variable specifies the value for the input slew to be used when determining the minimum pulse width timing constraint of a clock or async signal. The value can be any floating point number in seconds. If **min**, **mid** or **max** is used then the minimum, middle or maximum input slew value is taken from the input slew indices of the first delay arc where this clock signal is a related pin (e.g. a clock to Q delay arc on a flip-flop).

This variable must be used before **char\_library**. Examples:

```
# Set the MPW glitch height criteria to 30% of Vdd
set_var mpw_glitch_height 0.3
# Set the slew for MPW to 200ps
set_var mpw_slew 200e-12
# Set fall to rise slew ratio to be 0.8
set_var mpw_skew_factor 0.8
# Set the MPW input threshold to 70% of Vdd
set_var mpw_input_threshold 0.7
```

# mpw slew clock factor

<value>

Defines a ratio of the mpw\_slew to apply to all clock nets. Default: 1 (use mpw\_slew)

This variable specifies the ratio to apply to the **mpw\_slew** when characterizing the minimum pulse width value of clock nets. By default, clock nets will use the slew determined when applying mpw\_slew. When this variable is set, the slew applied to clock nets will be: **mpw\_slew\_clock\_factor \* mpw\_slew**.

This variable must be used before **char\_library**. Example:

```
# Set the slew for MPW for clocks to 100ps when
# other nets are using 200ps
set_var mpw_slew 200e-12
set_var mpw_slew clock factor 0.5
```

Liberate Parameters

### mpw\_table

< 0 | 1 >

Enables generating a one dimensional table of mpw values.

Default: 0 (generate mpw attributes only)

Use this parameter to enable the generation of a minimum pulse-width data table. When this parameter is set the mpw table will use the *index\_1* table as specified by the **constraint\_template** associated with the **define\_cell** command for the cell. Characterizing mpw tables will increase runtime. By default, Liberate will only output mpw attributes.

This variable must be used before **char\_library**.

# mpw\_vector\_bin\_mode

< 0 | 1 | 2 | 3 >

Controls pre-check index point for binning vectors.

Default: 0 (no binning)

Set this to reduce the number of vectors used to characterize MPW on an input pin (which should reduce the characterization run time). Liberate performs the simulation needed to fill in a selected index in the table, and uses that to determine how vectors can be "binned" (consolidated). This variable specifies which index point in the table should be used to determine the binning of vectors. Legal values are:

- 0: No binning (Default)
- 1: First index point
- 2: Middle index point
- 3: Last index point

This variable should be used before **char\_library**. Example:

```
set var mpw vector bin mode 2
```

### msg\_level

< 0 | 1 >

Controls the verbosity of error and warning messages.

Default: 0.

**0**: Output error messages and useful warning and informational messages.

1: Output all messages. Caution: this setting can output a lot of messages (some of which may not be helpful) making it difficult to determine which messages are important.

This variable must be used before **char\_library**.

Liberate Parameters

# msg\_level\_user\_data\_override

< 0 | 1 > Controls the verbosity messages related to inserting user data in

the library. Default: 0

**0**: No messages are displayed. (Default)

1: Display a message when an attribute named in the **user\_data\_override** variable is overridden by data in the **write library -user data** file.

This variable must be used before write\_library.

### msg\_limit\_per\_type\_per\_cell

<integer> Controls the message limit for each message type.

Default: 5

Set this variable to output the maximum number of messages for each message type. The default value is 5.

This variable should be set before **char\_library**.

### net batch mode

< 0 | 1 >

Sets Netbatch as the queuing system. Default: 0 (Do not use

Netbatch.)

Allows user to specify Netbatch as a queuing system. Cannot be used together with qsub\_no\_shell\_mode.

# non\_seq\_copy\_src\_pin

<pin\_name>
Name of pin for copy/transpose operation

# non\_seq\_copy\_dst\_pin

<pin\_name>
Name of pin for copy/transpose operation

These two variables work together, and instruct Liberate to copy and transpose the following:

- non\_seq\_setup values under copy-source pin into corresponding non\_seq\_hold values under copy-destination pin
- non\_seq\_hold values under copy-source pin into corresponding non\_seq\_setup values under copy-destination pin.

Liberate Parameters

This variable must be used before **write\_library**. Example:

```
set_var non_seq_copy_src_pin CDN
set_var non_seq_copy_dst_pin SDN
```

### non\_seq\_pin\_swap

< 0 | 1 >

Controls swapping of the constrained pin and related\_pin when characterizing **nonseq\_setup/hold**. Default: 1

**0**: Liberate will swap the pin and the related\_pin.

1: Liberate will *not* swap the pin and related\_pin. (Default)

This variable must be used before **char\_library**.

#### nonseq as recrem

< 0 | 1 >

The parameter converts arcs with timing-type *nonseq\_setup/hold* into recovery/removal. Default: 0

When this variable is set, all arcs with the timing-type of *nonseq\_setup/hold* arcs are converted into recovery/removal. By default, these arcs are not converted.

This variable can be used after **char\_library**.

#### Example:

```
# Convert non_seq_setup and non_seq_hold timing types
# to 'recovery and removal'
set_var nonseq_as_recrem 1
```

# output internal pin

< 0 | 1 >

The parameter requests the internal probe pins to be included in the .lib file. Default: 0 (Do not include internal pins.)

When this variable is set, all internal probe pins will be output in the .lib file with the type *internal\_pin*. By default, these pins are not output into the .lib file.

This variable must be used before **char\_library**.

# packet\_arc\_licensing\_mode

< default | reduce\_clients | wait\_for\_clients >

Controls license-handling for arc-based packet mode. Default: Wait for licenses on packet clients.

Liberate Parameters

The Arc-based Packet Mode provides flexible usage of the Liberate\_client and SPICE licenses. The optimal method depends on the number of Liberate servers, Liberate clients, Spectre licenses, and demand from other users for the Spectre licenses. For flows not using Spectre, only the number of Liberate licenses needs to be considered.

default: All Liberate clients will release their Liberate and Spectre licenses as soon as characterization has completed on that job. Recommended for installations with one server or where the load balancing software manages the tool license usage. (Default) reduce\_clients: The Liberate server performs block check-outs of Liberate\_client and Spectre\_char\_opt licenses based on the availability at start. If insufficient licenses are available, then the number of clients is reduced to what is currently available.
wait\_for\_clients: Similar to "reduce\_clients", but the server continues to query the license server for additional licenses. (Recommended)

There are two advantages of using either reduce\_clients or wait\_for\_clients. With both these settings, the server is able to manage the license checkout. This results first in block check out of client licenses thereby, reducing the number of accesses to the Cadence license daemon which can prevent hitting a simultaneous access limit on extremely large installations. Second, the client licenses are held throughout the entire characterization. This maximizes the efficiency of the server license, which is usually the limiting factor.

This variable must be used before **char\_library**.

# packet\_arcs\_per\_thread

<number>

Sets the number of arcs each thread will characterize during arcbased distribution. Default: 10 (Each thread characterizes 10 arcs)

In the arc-based flow, Liberate can distribute the arcs of a cell across multiple machines. This variable controls how many arcs are simulated by each thread. Larger values mean more arcs will be run on each thread, reducing the preprocessing and distributed overhead but increasing the runtime of that client. Cells with short preprocessing time but long simulation time will benefit from a smaller value for packet\_arcs\_per\_thread, while cells with a longer preprocessing time and shorter simulation time benefit from larger values.

The default and recommended setting is 10. For a large number of standard or base cells (cells with mixed simulation times), a performance gain can be seen by using a setting of 40.

For a small number of cells with longer simulation time (for example, block or multibit), a setting of 3 will yield greater distribution of jobs across clients.

This variable must be used before **char\_library**.

Liberate Parameters

# packet\_client\_resubmit\_count

<number> Specifies the number of times a failed LSF job should be

resubmitted. Default: 0

This variable specifies the number of times a failed LSF job should be resubmitted for simulation. (Note: Liberate will also check the ldb to make sure it contains data from the job, and will resubmit if necessary.)

This variable must be used before **char\_library**.

# packet\_client\_timeout

<value> Set a timeout value in seconds for client machines on the

network. Default: 86400 (1 day in seconds)

This variable specifies a timeout limit (in seconds) for client machines on the network. If a packet client log file has not been updated for more than the number of seconds specified, Liberate will assume that packet has died. (This can occur because of a machine crash, or a signal such as "kill -9" that can't be trapped.) If a packet client is determined to be "dead", then the server will not wait and move on to the next client.

This variable must be used before **char\_library**.

### packet clients

< 0 I integer > Enables Parallel Packets mode and specifies the number of

machines to be used for distributed processing.

Default: 0 (Packet-mode off)

**0:** Parallel Packet mode off. (Default)

<integer>: Enables Parallel Packet Mode and sets the number of machines to be used.

**Note**: If your flow uses write vdb, you must set this to **0**.

This variable must be used before **char\_library**.

# packet\_log\_filename

<file name> Name of log file. Default: "log"

Must set this to match the log file specified in the **rsh\_cmd** to report characterization statistics. We recommend using the default name "**log**" and also setting rsh\_cmd to use "**/log**" as stdout and stderr filenames.

Liberate Parameters

Note: "%L" is not allowed as a string in packet\_log\_filename.

# packet\_mode

< cell | arc >

Controls the Parallel Packet Distribution Mode. Default: cell

Liberate can distribute Parallel Packets in cell-based mode or arc-based mode.

cell: Cell-based mode. (Default and recommended)

arc: Arc-based mode

This variable must be used before **char\_library**.

### packet\_rdb\_mode

< 0 | 1 >

Enable RDB in parallel packets. Default: 0 (enabled).

The RDB is a recovery data base that saves raw SPICE data in a compact form. The RDB is used to store data for incremental or arc-based flows when using a parallel packet mode. If kept, re-characterizations will take much less time, as Liberate can skip a simulation if the results are already present.

0: Disables RDB in parallel packets.

1: Enables RDB in parallel packets. (Default)

This parameter will be automatically set to 1 when packet\_mode=arc. The recommended setting is 0 in cell packet flow.

This variable must be used before **char\_library**.

# parenthesize\_not

< 0 | 1 >

This puts parentheses around variable names that are negated using the exclamation mark (!). Default: 1

Liberate treats the *not* expression as represented with parentheses around the variable name in logic functions. Example: !(A)

0: Parentheses will not be added, i.e.: !A

1: Put parentheses around variable, i.e.: !(A) (Default)

This variable must be used before **char library**. Example:

```
\mbox{\#} Remove () from variable names set var parenthesize not \mbox{0}
```

Liberate Parameters

# parenthesize\_sdf\_cond

< 0 | 1 >

Puts parentheses around all sdf\_cond statement in output library. Default: 0

0: Do not put parenthesis around sdf\_cond statements. (Default)

1: Put parentheses around sdf\_cond statements.

This variable can be used after char\_library.

### parse\_space\_bang\_is\_comment

< 0 | 1 >

Specifies whether to treat bang (!) preceded by a space as a

comment. Default: 0

When set to the default of 0, this variable parses the netlist and does not treat bang (!) preceded by a space as a comment. Setting it to 1 accepts bang preceded by a space as a comment when parsing the netlist. This may help when parsing Eldo format netlists and models.

This variable must be used before **read\_spice**.

# pin\_based\_leakage

< 0 | 1 >

The parameter disables pin-based leakage reporting

Default: 1

Use this variable to control whether or not to output pin based **leakage\_power** groups. Supported values are:

**0**: Output only one leakage\_power per state condition.

1: Output leakage\_power groups based on state and power.

This variable must be used before **char\_library**.

# pin\_based\_power

< 0 | 1 | 2 >

The parameter enables a pin based power calculation.

Default: 1

The above parameter is used to control how pin based power is characterized. When pin\_based\_power is enabled in mode 1, Liberate will monitor power based on all the pins of a cell. If disabled (mode 0) only the power in the power supplies (Vdd's) is monitored. Mode 2 is similar to mode 1 with the addition that Liberate will monitor the Miller capacitance current to each cell input. If the input is set to a positive/negative voltage, that current is added to the

Liberate Parameters

vdd/gnd power. Typically, this Miller capacitance current is not accounted for in any other power measurement. This is because when the driving cell is characterized, the receiving cell is not included, and even if it was, it may not be switching in the correct way to trigger the Miller capacitance currents. See <u>Liberate Details</u> for more details on power characterization.

The parameter pin\_based\_power 0 can co-exist with voltage\_map 1. When this specific condition is encountered, the positive supply power will have CV<sup>2</sup> subtracted. In normal mode, both positive and negative supplies have ½CV<sup>2</sup> subtracted from them, depending on the value of power\_subtract\_output\_load. The VSS power will not be output when using pin\_based\_power 0.

This variable must be used before **char\_library**. Example:

```
\# Set the power calculation to monitor only VDD power set_var pin_based_power 0
```

# pin\_capacitance\_matching\_mode < 0 | 1 >

Set pin\_capacitance\_matching\_mode to 1 for the behavior of version 3.0p2 (or older) where set\_pin\_capacitance expects a complete match between the characterization "when" conditions and the specified condition while considering capacitances. Setting it to 0 will have it consider overlapping "when" states as well. Default is 0.

This variable must be used before write\_library.

```
pin_type_order
{ pin_order_list }
Specifies the grouping of pins for a cell when written out to the library. Default: internals inouts outputs inputs
```

The pins in a cell may be sorted into groups based on pin type as they are written out to the library. For example, all output pins may be put in one group and all input pins may be put in another group.

When pin sorting is enablesd, this variable sets the pin group order to be applied while writing the pins to the library; for example, it sorts input and output pins and places them in two separate groups. To enable pin sorting, the parameter <u>sort pins</u> must be enabled. The currently supported list of keywords include:

- internals All internal pins
- inouts All bidirectional pins
- outputs All output pins

Liberate Parameters

### ■ inputs - All input pins

Set this variable to "" (the empty string) to request that if pin sorting is enabled (see **sort\_pins**) then all pins are sorted alphanumerically.

#### Example:

```
set_var sort_pins 1
set var pin type order {internals inouts outputs inputs}
```

This variable must be set before write\_library.

# pin\_vdd\_supply\_style

< 0 | 1 | 2 >

The parameter controls the pin supply style. Default: 0 (Do not output a vddName)

This variable controls how the pin supply is reported in the Liberty model. The vddName are specified in the <u>set\_pin\_vdd</u> and/or <u>set\_pin\_qnd</u> supply\_name options.

- 0: No vddName will be output (Default)
- 1: Behavior depends on setting of voltage\_map:

```
voltage_map=0: Use related_power_pin
voltage_map=1: Use input/output_signal_level
```

2: vddName will be output in the .libs following the format as specified by voltage\_map.

This variable must be used before **char\_library**.

# power\_add\_input\_pin

< 0 | 1 >

Specify whether to include non-switching side input pin current. Default: 1 (include input pin current)

Set the variable to **0** to ignore the power contribution from non-switching side input pins regardless of the <u>pin\_based\_power</u> setting. When set to **1** (Default) Liberate will add non-switching side input pin power according to the <u>pin\_based\_power</u> settings of **1** or **2**.

This variable must be used before **char\_library**.

# power\_adjust\_for\_pin\_load

< 0 | 1 >

Set this variable to remove the harness power from the internal power. Default: 0

Liberate Parameters

Set this variable to **1** to separate the power consumed by the pin\_load in the harness from the cell internal\_power. When set to **0** (default), the power will not be separated.

This command must be used before **char\_library**.

### power\_binate\_arc

<"separate" | "merge" > Splits the power into multiple groups based on a WHEN condition. Default: "merge".

Allows the power to be split into multiple groups based on a WHEN condition. Used when multiple timing tables exist based on the timing\_sense.

Set to **separate**: Creates state-dependent power tables.

Set to merge: Merges power into a single table that is not state dependent. (Default)

This command must be used before **char\_library**.

### power\_combinational\_include\_output

< 0 | 1 > Specify whether to include output pin in when.

Default: 1 (Include output)

Controls whether the output pin is included in combinational cell leakage and hidden power when conditions.

**0**: Excludes the output pin from the when state.

1: Includes output pin in leakage when states. (Default)

This command must be used before **char\_library**.

# power\_info

< 0 | 1 | 2> Print additional messages regarding power calculations.

Default: 0 (no extra information)

Validating power calculations is one of the challenging aspects of library qualification, especially since the relevant power data may not be contained in a single SPICE simulation. Enabling this feature outputs the additional information that may be used for power debugging or validation purposes.

For each power table, the additional data consists of the following:

- Cell

Arc

Liberate Parameters

- When
- Vector space covered by the arc and vector selected by Liberate
- Deck location
- Leakage power state selected
- Hidden power state selected
- Equation used

Note that some of the power calculations are done prior to **write\_ldb**, while other calculations are performed after **read\_ldb** or **write\_ldb** but prior to **write\_library**. Therefore, it may be necessary to consider both the options in order to arrive at the final power value. The separation should help to improve clarity and understanding of how the final numbers are generated. See power\_info\_log\_filename for additional information.

This feature is not supported for distributed jobs. It is only meant to be run locally for debug purposes.

- 0: Print no extra information. (Default and recommended for production flows)
- 1: Add calculations for the first point in each power table.
- 2: Add calculations for all points in every power table.

This command must be specified before **char\_library**.

# power\_info\_log\_filename

< file name>

Name of log file. Default: powerInfo.log.

If power\_info is greater than 0, then the information is written to the log files corresponding to this parameter setting. Because power is calculated at two places, two log files are generated:

- powerInfo1.log: Contains Spice to LDB equations (leakage and load power).
- powerInfo2.log: Contains LDB to Library equations (hidden power).

These logfiles are saved under the <code>extsim\_deck\_dir</code> directory unless a full path is given. The name given in this parameter is changed to separate logs for each step.

This variable must be specified before **char\_library** for all calculations.

# power\_model\_gnd\_waveform\_data\_mode

< 0 | 1 >

Controls modeling of leakage\_power and internal\_power for rails having Ov. Default: 0.

**0**: Allows modeling of leakage\_power and internal\_power for rails having 0v. (Default)

1: Disables modeling of leakage\_power and internal\_power for rails having Ov.

Liberate Parameters

This command must be used before write\_library.

# power\_multi\_output\_binning\_mode

< 0 | 1 > Control binning methodology for cells with multiple output pins.

Default: 0

For cells with multiple outputs, it is possible that the switching condition of one output might be completely unrelated to the switching condition of another output. For example, one output pin might rise while another could rise, fall, or not change. We recommend that binning take into account timing and power, especially where hidden power and leakage power are subtracted from separate decks.

0: Bin for timing effects only (Default)

1: Bin for both timing and power effects (Recommended)

This variable must be used before char\_library.

# power\_sequential\_include\_complementary\_output

< 0 | 1 > Specify whether to include a complementary output pin in when.

Default: 1 (Include output.)

Use this parameter to control whether a complementary output pin is included in sequential cell leakage and hidden power *when* conditions. Default: 1 (Include output pin in leakage *when* states). Set this variable to 0 to exclude the complementary output pin from the *when* state.

This command must be used before write\_library.

# power\_sim\_estimate\_duration

< 0 | 1 | 2> Allows the user to specify a different method for the power tend.

Product Version 14.1

All Rights Reserved.

Default: 2

This variable follows the tran\_tend\_estimation mode for consistency.

**0**: not implemented.

1: estimate the power tend using the slew measurement threshold.

2: used in 12.1 ISR3 and earlier behavior. This setting is for backward compatibility.

Liberate Parameters

### power\_subtract\_leakage

< 0 | 1 | 2 | 3 | 4 >

This parameter controls subtracting leakage from internal power.

Default: 1

This determines what method is used to subtract leakage power from the energy numbers in the internal\_power tables. (See <u>Leakage Power</u> for more information.) Supported modes are:

**0**: No leakage subtract is done.

- 1: Leakage is determined from the separately computed leakage values found in the .lib. The leakage subtracted is the average of the leakage matching the initial (pre-transition) and final (post-transition) states. Note: With this setting, the leakage is only subtracted from internal\_power tables when voltage\_map=0 and pin\_based\_power=0. (Default)
- 2: Leakage is determined from the final (post-transition) state current as measured in the energy measurement deck. The leakage will be subtracted from all internal\_power tables (All combinations of voltage\_map and pin\_based\_power).
- 3: Leakage is computed as in mode 1, but is subtracted from all internal\_power tables (All combinations of voltage\_map and pin\_based\_power).
- 4: Leakage is determined from the final (post-transition) state current as measured in a separate "leakage" measurement deck. It is subtracted from all internal\_power tables (All combinations of voltage\_map and pin\_based\_power). Note that an incomplete set of leakage\_groups may lead to incorrect leakage subtraction. This option should not be used if the separate leakage simulations do not contain complete coverage for all input and output pin post-transition states simulated for a cell.

This variable must be used before **char\_library**.

# power\_subtract\_leakage\_msg\_level

< 0 | 1 >

Enable messages for state matching during leakage subtraction.

Default: 0 (Off)

This variable enables an additional check when **power\_subtract\_leakage** is enabled. If the leakage state matching the pre- or post-transition criteria is not an exact match, Liberate reports which state was used for subtraction.

As **power\_subtract\_leakage=2** is the only method where in-deck leakage values are used, settings 1, 3, and 4 can have a partially-expanded set of leakage states, which would result in subtraction of the default leakage power. It is recommended to enable this check if full leakage state coverage is expected as warnings indicate missing states.

**0**: No warnings reported, even when mismatches occur. (Default)

Liberate Parameters

1: Warnings for mismatched or missing leakage states reported. (Recommended)

This variable must be used before **char\_library**.

### power subtract leakage mode

< 0 | 1 | 2 > Specifies mode for subtracting leakage from power tables.

Default: 1

This parameter controls the methods Liberate uses to subtract leakage power from internal\_power tables.

- **0**: Behavior in 2.5p2 and prior releases. Multiple outputs and WHEN states are not considered.
- 1: Switching power is summed for cells with multiple outputs, leakage is subtracted, and then the remainder is divided by the number of switching output pins. (Default)
- 2: Behavior in 1 plus consideration for the leakage WHEN state in hidden power calculations for table-based default internal\_power groups. Does not apply to bitwise default groups. (Recommended)

### Example:

```
# Apply power subtract leakage mode=2 properly.
```

```
set_var power_subtract_leakage 3
set_var power_subtract_leakage_mode 2
set_default group -criteria {power max leakage min} -method {default table}
```

This variable must be used before **char library**.

### power\_subtract\_output\_load

<none | all | one | one rise full | one both half | all rise full | all both half>

Specify method used to subtract the output load.

Default: all (Subtract output load energy for all switching outputs

from internal power.)

This parameter can be used to direct Liberate how to subtract the output load from the internal power. It supports the following values:

**none** Do not subtract output load power.

all If pin\_based\_power=0, subtract CV^2 for all rising outputs.

If pin\_based\_power=1, subtract 0.5CV^2 for all rising or falling

outputs.

**one** If pin\_based\_power=0, subtract CV^2 for the rising pin.

Liberate Parameters

If pin\_based\_power=1, subtract 0.5CV^2 for the rising or falling

pin.

one\_rise\_full Subtract CV^2 for the rising pin.

**one\_both\_half** Subtract 0.5CV^2 for the rising or falling pin.

all\_rise\_full Subtract CV^2 for all rising outputs.

all\_both\_half Subtract 0.5CV^2 for all rising or falling outputs

<u>NOTE</u>: When all, all\_rise\_full, or all\_both\_half are selected, then the internal power for all arcs originating at the switching related\_pin will be divided by the total number of output pins. This assumes the power tool will add the internal power from all of the arcs of the related\_pin. For example, a DFF with one clock and 2 outputs will have 2 arcs in the library, one from clock to Q and one from clock to QB. The internal power from a single clock transition will be divided between the 2 outputs.

This command must be used before **char\_library**.

### power\_subtract\_output\_load\_mode

< 0 | 1 | 2 > Specify to use final simulation output voltage or the supply rail

value.

Default: 0 (Use the simulation final output voltage)

Recommended: 2

When computing the switching internal\_power, Liberate will subtract the power used to drive the output load. Liberate will subtract CVV or 0.5CVV depending on the setting of the **power\_subtract\_output\_load** variable. The C in CVV is the output load capacitance.

Use this variable to determine the values represented by the Vs in the CVV.

O Alspice: 0.5\*C\*Vsupply\*Vfinal(alspice)

extsim: 0.5\*C\*Vfinal\*Vfinal

- 1 0.5\*Vsupply\*Vsupply
- 2 0.5\*Vsupply\*Vfinal (All simulators)

This variable must be set before **char\_library**.

Liberate Parameters

### power\_tend\_match\_tran

< 0 | 1 >

Force power\_tend to match tran\_tend in SPICE simulations when using external simulators (see char\_library -extsim) without the SKI interface. Default: 0 (Do not force a match).

When setting up SPICE decks, Liberate can measure power to the end of the transient simulation or to a prior point. In well-behaved circuits, the current should stabilize prior to the end of the simulation so that either of the settings gives the same result. However, if a circuit exhibits trapezoidal ringing, and the purpose is to match results from different simulators or methodologies (for example, correlate stand-alone Spectre with SKI); it is recommended to use matching measurement times.

Note that trapezoidal ringing in the current waveforms lead to both inconsistent and incorrect power results. Setting this variable only addresses the inconsistent part of the problem. This problem should be corrected by updating the extracted netlist or using different simulation options (gear or related integration methods).

- **0**: Do not match power tend to tran tend (Default).
- 1: Match power\_tend to tran\_tend (Recommended).

**Note:** When using the internal Alspice or integrated Spectre-SKI simulation engines, Liberate measures power by integrating the current to the end of the transient simulation (tran\_tend). When using an external simulator, Liberate integrates the current to the estimated end of the transition (power\_tend). There are cases where tran\_tend or power\_tend are different which can cause power correlation issues between Alspice, SKI runs, and external simulator runs. This variable forces power\_tend to be equal to tran\_tend, which improves power correlation. However, trapezoidal ringing in the current waveforms can lead to both correlation problems and incorrect power results. Setting this variable only addresses the correlation part of the problem. A more appropriate solution might be to update the extracted netlist or use different simulation options (gear or related integration methods).

This variable must be set before **char library**.

# predriver\_waveform

< 0 | 1 | 2 >

Set a PWL waveform as the input driver based on averaging a linear ramp and the equivalent exponential response from an RC network. Default: 0 (Use a linear map as the input slew.)

This parameter enables using a PWL waveform which is generated by averaging a linear input ramp and a step response of an RC network as the pre-driver.

- 0: Disabled (Default)
- 1: The linear ramp used will be limited to the supply voltage rails. Over-rides any

Liberate Parameters

#### set driver cell commands.

2: The linear ramp used will <u>not</u> be limited by the supply rail, but will continue in a linear fashion. This setting is recommended when characterizing CCS format data.

Use this analytical waveform to give a good approximation for real waveforms over a large variety of different input driver/receiver combinations, including fast slews on short wires and slow slews on long wires.

# **Important**

- 1. This variable is <u>disabled</u> when the **predriver\_waveform\_ratio** variable is set to 0.
- **2**. For library validation (LV) if a normalized wavewform exists in the library, it will override the predriver waveform setting.

### This variable must be used before **char library**. Example:

```
\mbox{\tt\#} Use a PWL pre-driver derived from an RC network set var predriver waveform 2
```

### predriver\_waveform\_mode

< 0 | 1 >

When set to 1, force the delay and transition measurement thresholds to be included in the predriver waveform. Default: 0 (Use best curve-fit.)

This parameter instructs Liberate to include the exact delay (see measure\_delay\*) and transition (see measure\_slew\_\*) threshold values in the input waveform. The trade-off is that the accuracy of the best curve-fit waveform may be sacrificed in order to include the exact delay and slew measure threshold values.

**0**: Use best curve fit result (Default)

1: Include the exact delay and slew measure threshold values in the input waveform. Use curve-fitting to determine the remaining points. This is the recommended setting because it removes the interpolation errors of the input waveform from the delay measurements.

This variable must be used before **char\_library**.

# predriver\_waveform\_ratio

<value>

Specify a ratio of the linear to the exponential waveforms being merged. Default: 0.5 (50%)

The CCS predriver waveform is created from a summation of a linear ramp and an exponential waveform. Use this variable to control the weight applied to the linear ramp waveform versus the exponential waveform. (Default value is 0.5, acceptable values are in 0.0

Liberate Parameters

- 1.0). This variable is works anytime the predriver\_waveform is set to a non-zero (enabled). When **predriver\_waveform\_ratio** is set to 0, predriver\_waveform is disabled.

### This variable must be used before **char\_library**. Example:

```
\sharp Use a PWL pre-driver waveform with a more linear behavior set var predriver waveform ratio 0.65
```

### preserve\_user\_function

<0 | 1>

Used during Verilog/Vital modeling to preserve the function given previously instead of regenerating it from AND/OR/INV constructs. Default: 1 (preserve the function)

Liberate has the ability to generate a logic function from basic building blocks: AND, OR, INV. This is used during Verilog and Vital modeling.

- **0**: Generate the logic function internally. This is the behavior of pre-3.1 versions of Liberate. Under certain circumstances, this can introduce additional pessimism during X-propagation tests.
- 1: Do not regenerate the logic function. Instead, the function must come from user\_data given during Liberty modeling, or a function read in during **read\_ldb** or **read\_library**. This is the default and recommended behavior as of release 3.1. (Default and recommended.)

# prevector\_period

<value>

Set the period used by the prevector. Default:1e-8 (10ns)

This variable sets the period used by the **define\_arc -prevector** option. Each vector listed in the prevector will be simulated for the time period specified by this variable.

This variable must be used before **char library**.

# prevector\_slew

<value>

Set the transition used by the prevector. Default: 1e-10 (100ps)

This variable sets the transition (slew) used when pins in the **define\_arc-prevector** transition from one state to another.

This variable must be used before char\_library.

Liberate Parameters

## prevector\_voltage\_waveform\_mode

< 0 | 1 | 2 >

Selects which part of the pre-vector waveform will be stored in the Library. Default: 1



**0**: Store waveform from **t0** to **t1** ("Incorrect" behavior, prior to release 3.2)

1: Store waveform from t1 to t2 (Default and Recommended)

2: Store waveform from t0 to t2 (Might be needed for some analog circuits.)

This variable must be set before **char\_library**.

## process\_match\_pins\_to\_ports

< 0 | 1 >

Set this to skip cells with define\_cell/subckt port mismatch.

Default: 0

If this parameter is set to a 1, Liberate will output an error and the cell will be skipped when there is a mismatch between the define\_cell pin definitions and the subckt ports. The default is 0 (give warning on mismatch and continue).

This variable must be used before **char\_library**.

### ramp\_vsrc

< 0 | 1 >

Enables supply ramping. Default: 0

Set this variable to enable supply ramping. This can help with DC convergence related issues when using an external simulator. When set to 1, this variable will tell Liberate to always ramp

Liberate Parameters

the supply. This ramping will be enabled for all data acquisition and will override the **leakage\_ramp\_vsrc** variable. The power supply will ramp from 0s to ½ sim\_init\_duration.

This variable must be used before **char\_library**.

## rc\_floating\_cap\_mode

< 0 | 1 | 2 | 4 >

Controls the handling of floating-cap nodes. Default: 1

To assist with DC convergence and prevent a drastic increase in simulation run-time, Liberate can add terminating resistors to floating capacitor nodes. A floating node or network is one that is resistively connected: it has coupling capacitors to other nodes, but has <u>no</u> path (leakage or driving) to power or ground.

In the following circuit example, dc-path (1/gmin) resistors will be tied from node "0" to nodes: n1, n2, n4, n5, n6, n7 (n0 is not a floating node and n3 is current equivalent with n2.)

- **0**: Disable automatic detection of floating nodes.
- 1: Adds a large dc-path resistor (fixed at 1e+14 ohms) from floating cap nodes to node 0. (Default)
- 2: Write out (and overwrite any existing) floating cap net names to a file named <cell\_name>.ics in the current working directory. The user can examine and include this file to set .IC on floating nodes.

For Spectre, the file contents will look like this:

$$ic n1 = 0$$
  
 $ic n7 = 0$ 

For other simulators:

$$.ic v(n1) = 0$$
  
 $.ic v(n7) = 0$ 

**4**: Remove all floating caps and their direct connected RC-network during simulation. Using the example above, the result will be this:

Liberate Parameters

This variable must be used before **char\_library**.

## rcp\_cmd

< scp | rcp | cp >

The file copy command to use for copying files from the host to the client machine when using distributed parallel processing Default: scp

This variable must be used before **char\_library**.

## rdb\_checkpoint\_dir

<directory\_name>

Full path to the directory where the rdb checkpoint file will be stored. Default: (there is no default)

If set, Liberate can store per-arc characterization data into a recovery database (RDB). This parameter is used to specify the directory where the RDB checkpoint files will be stored. This enables a per-arc recovery flow at the cost of additional drive space and runtime. By default, this data is not saved.

The rdb\_checkpoint\_dir can be useful when characterizing extremely large IO cells that have very long runtimes. This is because Liberate will load the characterized arc data and proceed to characterize the missing arcs. However, there is no version control to prevent Liberate from mixing simulation data created using different settings.

We recommend *not* using this variable.

This variable must be set before char\_library.

#### Example:

```
set var rdb checkpoint dir /NFS/work/rundir/RDB
```

## rdb\_exit\_if\_source\_differ

```
< 0 | 1 >
```

Exit if mismatched PVT corners are found.

The RDB flow is enhanced to ensure that exactly the same script/settings are used before restoring characterized values from RDB. This ensures data consistency is maintained from run to run even if the user errorneously sets the rdb\_checkpoint\_dir variable to the same location.

The default and recommended value is 1.

Liberate Parameters

This variable must be used before **char\_library**. Example:

```
# To enable this check:
set_var rdb_exit_if_source_differ 1
```

### rechar chksum

<string>

Name of the Linux file checksum utility. Must be in \$PATH.

Default: "" (Unset).

This variable specifies the Linux utility that Liberate uses to generate a unique checksum for each netlist file read by Liberate. The checksum utility is used during the incremental recharacterization flow to determine if a new netlist has been loaded for a cell. The rechar\_chksum utility is enabled in the incremental recharacterization flow when the read\_ldb command is called with the -incremental option and is enabled by the read\_ldb command arguments -incremental and -check\_spice.

The recommended checksum utility is md5sum. There is no default; the user must set this.

This variable must be used before **char\_library**. Example:

```
set var rechar chksum md5sum
```

## removal\_glitch\_peak

<value>

Glitch height as a ratio of supply used in characterizing removal constraints.

Default: -1 (Use the same value as constraint\_glitch\_peak)

This parameter is used to specify the maximum size of a voltage glitch permitted on the constraint output pin before an arriving signal is deemed to fail a removal constraint. When this variable is not set, then removal constraint characterization will follow the constraint\_glitch\_peak value.

This variable must be used before **char\_library**. Example:

```
# Set removal glitch peak to 5% set var removal glitch peak 0.05
```

## res\_merge

< 0 | 1 >

Merge resistors to improve simulation time. Default: 1

Allows Liberate to merge resistors to improve simulation run time. Default is 1 (on.) Set to 0 to disable.

This variable must be used before **char\_library**.

Liberate Parameters

### res\_open\_tol

<value>

Controls filtering out resistors larger than this variable's setting.

The **res\_open\_tol** variable lets you filter out (and leave the connection open) any resistor that is larger than what this variable is set to, only if **res\_open\_tol** is set to a value larger than 0.

This variable must be used before char\_library.

### res\_tol

<value>

Threshold value to short resistors. Default: 1.0

Any resistors below this limit will be shorted (set to zero ohms), filtering out resistors that are suspected of being extraction artifacts.

A netlist containing very small resistors could produce an unstable simulation matrix, resulting in unnecessarily long simulations or inconsistent results. Therefore it is important that the extractor be set up to generate netlists that are representative of the actual cell as it will be used in the design, and are well-behaved in SPICE simulation.

For certain extraction methodologies, it may be necessary to set this parameter to 0.1 for consistent results. Setting this to 0 will disable this functionality, *however*, the quality of the simulation results may deteriorate if the netlist contains the instabilities mentioned. If some simulations fail after changing this parameter, try setting minimum resistance control options in an external simulator to see if the results improve (e.g. resmin=0.001 in HSPICE).

This variable must be used before **char\_library**.

## reset\_leakage\_current\_mode

< 0 | 1 >

Turn any negative leakage value to zero. Default: 0 (Zero negative leakage for Library Compiler compliance)

Controls when leakage will be reset to 0 (zero) amps.

- **0**: Reset leakage current greater than 0 amps to 0 for primary\_ground or backup\_ground pg pins. Reset leakage current less than 0 amps to 0 for all other pg pins. (Default and recommended)
- 1: Do not reset leakage current when the pg\_type is primary\_power, primary\_ground, backup\_power, or backup\_ground.

This variable can be used after **char\_library**.

Liberate Parameters

## reset\_negative\_constraint

< 0 | 1 >

Turn any negative constraint value to zero (Default: 0)

By default, Liberate will output a negative constraint (setup, hold, recovery, and removal) value if the simulator measurement returns a negative value. Setting reset\_negative\_constraint will cause the output library to have the negative values replaced by zeros. This reset will be applied after set\_constraint -margin. Note: This variable will not be applied to mpw constraints.

This variable can be used after **char\_library**.

## reset\_negative\_delay

< 0 | 1 >

Turn any negative delay or transition values to zero (Default: 0)

By default Liberate will output negative delay and transition values if the simulator measurement returns a negative value. Setting **reset\_negative\_delay** will cause the output library to have the negative values replaced by zeros.

This parameter may be used after **char\_library**. Examples:

```
# Turn all negative delays and constraints to zeros
set_var reset_negative_delay 0
set_var reset_negative_constraint 0
```

## reset\_negative\_leakage\_power

< 0 | 1 >

Turn any negative power sum to zero (Default: 0)

Set this variable to 1 to avoid using negative leakage currents in power calculation when the leakage has been zeroed out for LC compliance. The recommended setting is 1.

When the variable reset\_negative\_power is set to 1, the variable reset\_negative\_leakage\_power will have no effect and all negative power, including leakage will be reset.

This variable must be set before **char\_library**.

## reset\_negative\_power

< 0 | 1 | 2 >

Turn any negative power sum to zero. Default: 1

By default, Liberate will reset negative power so that the **rise\_power** + **fall\_power** should always be greater than or equal to zero.

Liberate Parameters

Dynamic power entries are processed when "power pairs" are identified. (Power pairs have matching *when* conditions, same input/output pins, but different directions, ie: rise vs. fall.) The sum of corresponding entries between rise/fall pairs is checked, and if it is less that zero (e.g., R2+F2 < 0), then one of the following actions is performed:

```
( Rn < 0 ) & ( Fn < 0 ) then Rn = Fn = 0 ( Rn < 0 ) & ( Fn > 0 ) then Rn = ( -1 * Fn ) ( Rn > 0 ) & ( Fn < 0 ) then Fn = ( -1 * Rn )
```

If an arc does not have a matching rise/fall "power pair", then the above procedure is not performed.

<u>Note</u>: when characterizing CML logic, it may be necessary to disable the resetting of negative power. Also, negative *leakage\_power* entries will be reset to 0.

**0**: Do not reset negative power; <u>allow negative values</u> for power.

1: If the sum of rising and falling power is negative, whichever power is negative will be adjusted so the <u>sum of the rising and falling power is zero</u>. If they are both negative, they both will be set to zero. *See algorithm above*. (Default)

2: Any power that is negative will be set to zero.

This variable must be used before write\_library.

### resolve collision

< 0 | 1 | 2 >

Set to have Liberate always resolve collision vectors with the requested spice engine. Default: 1

Collision vectors occur when a node has a path to vdd and to gnd. In these cases, Liberate can simulate the vector in spice to determine if the output will result in a digital behavior. Set this variable to 2 to use Alspice to resolve collisions even when **extsim\_model\_include** is enabled. When set to 1 (default), collisions will be resolved using the external simulation engine when **extsim\_model\_include** is used. A setting of 0 will disable collision resolution using simulation.

This variable must be set before **char\_library**.

## retry\_count

<value>

Specifies the number of retries for a particular arc. Default: 1

This variable lets you specify the number of retries for a particular arc, pausing 5 seconds between retries. A "1" instructs Liberate to retry failing simulations one time. (Default)

This variable must be set before **char library**.

Liberate Parameters

## retry\_count\_file\_operation

<value>

Controls the number of retries when renaming, moving, or copying a file. Default: 10

This variable lets you specify how many times to retry when an attempt to move, copy, or rename a file fails due to network or LSF issues. The default value is 10 and a valid value is an integer between 0 and 60, both inclusive.

This variable must be set before **char\_library**.

### rsh cmd

<ssh | rsh>

The shell command to use for accessing a remote client when using distributed parallel processing. Default: ssh

The above parameters are used to control the interface to remote clients when using distributed parallel processing. Before using parallel processing, make sure that the server machine (the machine Liberate is to be invoked from) can perform either an **rsh** or an **ssh** and an **rcp** or a **scp** to each client machine without requiring a password or passphrase. The **rsh\_cmd** command string can reference the current client and the command to invoke Liberate with by using **%M** (machine) and **%C** (command). (See <u>Distributed Processing</u> for list of all "percent" (%) variables.) In addition, command line options that appear after the Liberate Tcl file name can be passed into the **rsh\_cmd** string by using **%O** (options). These substitutions can be useful if your system is using a job queuing system.

This variable must be used before **char\_library**. Examples:

```
# Set the shell and copy variables for distributed runs
# set remote file copy to rcp instead of scp
set_var rcp_cmd rcp
# set remote shell to rsh instead of ssh
set var rsh cmd rsh
```

## scale\_load\_by\_template

< 0 | 1 >

Set this parameter to scale the load indices using the values defined in the template when generating indices using the **auto\_index** argument of **char\_library**. Default: 0 (off)

This parameter turns on scaling of the load indices created by the **auto\_index** option of **char\_library**. Normally, when the **auto\_index** option of **char\_library** is enabled, the intermediate indices are determined using a geometric sequence. When this control variable is set, the indices are determined using the following formula:

```
index_value(i)=(max_load-min_load)*
template_load_index_value(i) + min_load
```

Liberate Parameters

where:

```
i=2,...,number_of_indexes-1
```

template\_load\_index\_value is given in a **define\_template** command where the index values are treated as a ratio between 0 and 1. See **scale\_tran\_by\_template** for an example.

This variable must be used before **char\_library**.

### scale\_tran\_by\_template

< 0 | 1 >

Set this parameter to scale the transition indices using the values defined in the template when generating indices using the **auto\_index** argument of **char\_library**. Default: 0 (off)

This parameter turns on scaling of transition indices created by the **auto\_index** option of **char\_library**. Normally, when the **auto\_index** option of **char\_library** is enabled, the intermediate indices are determined using a geometric sequence. When this control variable is set, the indices are determined using the following formula:

index\_value(i)=(max\_tran-min\_tran)\*template\_tran\_index\_value(i) + min\_tran

Where:

```
i=2,...,number_of_indexes-1
```

The *template\_tran\_index\_value* is given in a **define\_template** command where the index values are treated as a ratio between 0 and 1.

This variable must be used before **char\_library**. Example:

```
define_template -type delay \
    -index_1 {0 0.1 0.2 0.4 0.7 0.9 1} \
    -index_2 {0 0.2 0.4 0.8 1} delay_template_7x7

define_cell \
    -input { A } -output { X } \
    -delay delay_template_7x7 INV_1

set_var min_transition 6.6e-12
set_var max_transition 0.6e-9
set_var scale_load_by_template 1
set_var scale_tran_by_template 1
char_library -auto_index
```

## scan\_dummy\_include\_leakage\_power

< 0 | 1 >

Request leakage power in the scan dummy. Default: 0

Liberate Parameters

Liberate can output leakage group data into the scan dummy cell. Set this parameter to 1 to enable this feature. Default: 0 (do not output leakage power in the scan dummy)

This variable must be used before **char\_library**.

## sdf\_cond\_equals

<string>

sdf\_cond attribute style (Default: "")

Use this variable to specify the format for the  $sdf\_cond$  construct to be used in output models such as Liberty, Verilog, and Vital models. This variable supports the following values: "==", "=== logical", "== binary", "===", "=== logical" and "=== binary". This variable is identical to and will replace the  $sdf\_cond\_equals$  argument to  $write\_library$ . It allows the  $sdf\_cond\_equals$  modification to be applied to all output modeling routines including  $write\_library$ ,  $write\_verilog$  and  $write\_vital$  allowing all models to use the same modeling format for  $sdf\_cond$ .

The write\_library -sdf\_cond\_equals command will continue to be supported for backward compatibility, but if used, it will set this variable such that any subsequent write\_verilog or write\_vital commands will also have this modification. This variable is sequence dependent. It only impacts the models written after setting this variable.

This variable can be used after **char\_library**. Example:

```
# The following will result in an inconsistency between the .lib and .v model
files.
write_library no_sdf_equals.lib
set_var sdf_cond_equals "=="
write_verilog sdf_equals.v
# The following will create consistent .lib and .v model files.
set_var sdf_cond_equals "=="
write_library sdf_equals.lib
write_verilog sdf_equals.v
```

## sdf\_cond\_prefix

<string>

The prefix to use for complex conditional **sdf\_cond** attributes on sequential cells (Default: *adacond*)

This parameter sets the prefix that Liberate uses for naming complex **sdf\_cond** attributes on sequential cells (flip-flop or latch). If an **sdf\_cond** attribute is complex (i.e. it has two or more operands) it will be replaced by a name of the form  $sdf_cond_prefix\#$  where the # is unique for each **sdf\_cond** within the cell. The **sdf\_cond** attributes are used for writing conditional timing arcs in Liberty, Verilog and Vital formats (see **write\_library**, **write\_verilog** and **write vital**).

This variable must be used before **char library**. Example:

```
# Set the sdf cond prefix
```

Liberate Parameters

```
set_var sdf_cond_prefix "int_cond"
char_library
write library my.lib
```

## sdf\_cond\_style

< 0 | 1 >

Specify the **sdf\_cond** style. Default: 0

The sdf\_cond attribute for complex conditional constraint arcs must be represented as a "variable" that is the functional equivalent to the *when* condition. When set to **0** (Default), Liberate will generate a unique variable for each different condition as follows: "\${sdf\_cond\_prefix}#" where the **sdf\_cond\_prefix** is set using the "sdf\_cond\_prefix" variable (default: **adacond**). If sdf\_cond\_style is set to **1** a variable name will be created from the "when" condition such that the logic *and* operators will be replaced with **AND**, logic *or* with **OR**, logical *not* with **NOT**, (with **OP**, and ) with **CP**. These operands will be separated from the operators by the character: \_. This "constructed" variable name will be prefixed with the value of the variable **sdf\_cond\_prefix**. Example:

```
"A * (B | !C)" becomes "adacond A AND OP B OR NOT C CP"
```

Note that **sdf\_cond\_style 1** applies to all conditional constraints while sdf\_cond\_style **0** only applies to complex *when* conditions that have multiple operands.

This variable can be set after **char\_library**.

## sdf\_logic\_and

"string"

The characters to use for denoting logic AND in **sdf\_cond** attributes. Default: " & " (Notice the space on both sides of &)

This parameter sets the logic AND string for **sdf\_cond** attributes.

This variable must be set before **char\_library**.

## sdf\_logic\_not

"string"

The characters to use for denoting logic NOT in **sdf\_cond** attributes. Default: "~"

This parameter sets the logic NOT string for **sdf\_cond** attributes.

This variable must be set before **char\_library**. Examples:

```
# Set the logic AND, OR and NOT to &&, || and !
set_var sdf_logic_and "&&"
set_var sdf_logic_or "||"
set_var sdf_logic_not "!"
```

Liberate Parameters

### sdf\_logic\_or

"string"

The characters to use for denoting logic OR in **sdf\_cond** attributes. Default: " | " (Notice the space on both sides of |)

This parameter sets the logic OR string for **sdf\_cond** attributes.

This variable must be set before **char\_library**.

### server\_timeout

<value>

Specify unresponsive client message interval.

Default: 10800 (seconds)

When the server is waiting for a response from a client, it will print out a message when it has waited for the timeout specified by this variable. The message will repeat every timeout duration.

This variable must be used before **char\_library**.

### Sample Message:

The simulation on client <client> has been running for 180 minutes. The simulation might be stalled, waiting for a license, or terminated. If the simulation has terminated and the client is not responding, you might need to restart the characterization job. Please check the simulation status, for example, check sim.lis file if using external simulator.

## sim\_duration

<value>

The maximum simulation duration. Default: 1e-7

Set this variable to the maximum allowed simulation time to be used during spice simulation. This variable puts a limit on the total simulation duration. It acts as a global override. Default: 1e-7

This variable must be used before **char\_library**.

#### Example:

```
\# Set the parameter 'sim_duration' to 1e-5 seconds set_var sim_duration 1e-5
```

## sim\_estimate\_duration

< 0 | 1 >

The maximum simulation duration. Default: 1 (Estimate the simulation duration)

Liberate Parameters

Use this variable to disable the algorithm in Liberate that will estimate the expected simulation duration. Set this variable to **0** to disable the estimation. Once disabled, the simulation will run for exactly the time specified by the control variable **sim\_duration**.

This variable must be used before char\_library.

#### Example:

```
\# Set the parameter 'sim_duration' to 1e-5 seconds set var sim estimate duration 0
```

### sim init condition

<hybrid | ic | ic\_except\_dc> Specify initial condition method. Default: hybrid

Set this variable to tell Liberate how to set initial conditions when presenting spice decks to the simulator. The **ic** option requests Liberate to always use the spice *.ic* command in generated spice decks. This option is not compatible with Leakage and CCS DC sweep data characterization. The **ic\_except\_dc** option requests Liberate to use *.ic* for all generated spice decks except those which use a DC analysis. The **hybrid** option is the default. When set to **hybrid**, Liberate will use *.ic* for any floating nodes and .nodeset everywhere else.

This variable must be used before **char\_library**. Example:

```
set_var sim_init_condition ic_except_dc
```

## sim\_init\_condition\_estimation\_mode

```
< 0 | 1 > Specify initial condition method. Default: 1
```

Use this variable to select the algorithm that Liberate will use to initialize internal nets. When set to **0**, Liberate may set incorrect signal swing rails for internal nets when a cell has multiple supplies. When set to **1**, a modified algorithm seeks to remedy this issue by propagating supplies twice. In the first pass, vdd/gnd will only propagate thru pmos and nmos channels. In the second pass, Liberate will propagate vdd/gnd thru all channels for those nets that didn't get set in the first pass. (Default: **1**). To revert to release 2.3p2 and prior release behavior, set this variable to **0**.

This variable must be used before **char\_library**.

### sim init duration

<value>

The initialization simulation duration. Default: 500e-12 (500ps)

Liberate can provide initial conditions, as needed for a vector to function properly to spice. The spice engine will simulate for the specified duration and report the internal node voltages

Liberate Parameters

to Liberate to use during subsequent spice simulations of the vector. This parameter will only have an effect when used in combination with sim\_use\_init\_duration.

When the ramp\_vsrc variable is set, the sim\_init\_duration variable will determine the amount of time Liberate will simulate to determine the internal node voltages. If ramp\_vsrc is set, then this variable must also be set. The leakage\_sim\_duration variable will override this variable for all leakage simulations.

This variable must be used before **char\_library**. Example:

```
\# Set the parameter 'sim_init_duration' to 1e-9 seconds set var sim init_duration 1e-\overline{9}
```

## sim\_power\_duration\_extend

<value>

Specify an increment to add to the power simulation. Default: 0 (Specified in seconds)

Use this variable to increase the spice dynamic power simulation duration by a user defined increment in seconds. This extension is only applied when combined with **power\_subtract\_leakage** set to **2**. The power simulation duration will be capped at the value of the sim\_duration.

This variable must be used before **char library**. Example:

```
# Increase the power simulation duration by 10pS
set_var sim_power_duration_extend 100e-12
```

## sim\_use\_init\_duration

< 0 | 1 | 2 >

Turn on the sim init duration algorithm. Default: 0

Liberate can provide initial conditions to spice, as needed, for a vector to function properly. The spice engine can be used to validate the initial conditions using a transient simulation. The spice engine will simulate for the **sim\_init\_duration** and report the internal node voltages to Liberate which will use them during subsequent spice simulations of the vector. Set this variable to **1** to use this algorithm. This can help to work around issues where the spice engine is having problems finding a dc solution. When set to **2**, the pre-simulation for capturing internal conditions for all internal nodes will have its supply ramped from 0 to vdd, similar to **leakage\_ramp\_vsrc** 1 – except this is done for timing simulations. Default: **0** (do not use spice transient solution)

This variable must be used before **char library**.

#### Example:

```
# Set the parameter 'sim_use_init_duration'
set_var sim_use_init_duration 1
```

Liberate Parameters

### simultaneous switch

<0 | 1 > Enables simultaneous input switching analysis.

Default: 0

Use this variable to enable analysis for simultaneous switching inputs. Any cell that has any of the following will **not** be analyzed for simultaneous switching inputs: *ff* group, *latch* group, *statetable* group, *clock* attribute, *three\_state* attribute, direction attribute of *inout*, *rise\_constraint* group, and *fall\_constraint* group.

Set to one ("1") to enable simultaneous input switching for combinational gates. When enabled, Liberate automatically finds one or more worst or best case simultaneous input switching vectors for each arc. Large fan-in cells will have a substantial performance penalty. It is recommended to set the variable <code>conditional\_arc</code> to 0 to substantially reduce simultaneous switching characterization time.

Use the **set\_default\_group** command to set the default timing criteria to a minimum or maximum during (simultaneous switching) characterization to control the reported timing values.

This variable must be used before **char\_library**. For example:

```
# Enable simultaneous switching analysis.
set_var simultaneous_switch 1
```

## simultaneous\_switch\_from\_cell\_when

< 0 | 1 >

Enables automatic dual input switching. Default: 0

When a cell has a set of inputs with logic relationships between them, such as one\_hot or dual inputs, Liberate can automatically find one or more arcs with simultaneous switching inputs (up to 2 inputs switching) that satisfy the <code>-when</code> argument of the **define\_cell command** for each arc. You must specify the <code>-when</code> argument of the **define\_cell** command to define the logical relationships of the cell pins. This feature is currently limited to one or two switching inputs for each of the related\_pin and constrained\_pin.

**0**: Do not look for simultaneous switching side pins.

1: Look for simultaneous switching side inputs such that the **define\_cell** and **define\_arc** when states will be met both before and after all of the pins switch.

Two commands are available to assist with adding the when states to the **define\_cell** command. They are: **one\_hot** and **one\_cold**.

This variable must be used before char\_library. For example:

```
define cell -when "ck^ckb" ...
# Enable simultaneous switching analysis.
set var simultaneous switch from cell when 1
```

Liberate Parameters

### simultaneous switch offset

<value>

Offset to be used between the related\_pin and the simultaneously switching side inputs. Default: 0 (seconds)

Set this variable to specify a timing offset to be applied between related\_pin and the simultaneous switching side inputs. The offset must be greater than or equal to zero so that the side inputs will switch with or after related\_pin. All switching side inputs will use the same transition time.

This parameter will be honored at all times, even when the parameter **simultaneous\_switch** is not enabled. This parameter has a default value of **0** so Liberate will not offset MIS (Multiple Input Switching) signals automatically.

This variable must be used before **char\_library**. For example:

```
\# Set the side inputs to switch with an offset of 5pS. set_var simultaneous_switch_offset 5e-12
```

## simultaneous\_switch\_use\_arc\_when

< 0 | 1 | 2 >

Defines how the -when argument of the **define\_arc** command is applied to simultaneous input switching detection. Default: 0 (ignore **define arc** *when*)

This variable will define how the -when argument of the **define\_arc** command is applied:

- if simultaneous\_switch\_from\_cell\_when is enabled (1 or 2).
- if simultaneous switch from cell when is 0, this variable has no effect.
- if simultaneous\_switch\_from\_cell\_when is enabled, then this variable works as follows:
  - **0**: (Default). In this case, the following two conditions apply:

If simultaneous\_switch\_from\_cell\_when is 1, then no pin listed in the define\_arc -when is permitted to switch.

If  $simultaneous\_switch\_from\_cell\_when$  is 2, then the define\_arc -when is completely ignored if the side pin is switching.

- 1: The **define\_arc** -when will be observed before the side pins switch.
- 2: The **define** arc -when will be observed after the side pins switch.

Note: The recommended value of this variable is 0.

This variable must be used before **char\_library**. Example:

```
# Set the parameter 'sim_use_init_duration'
set var simultaneous switch use arc when 1
```

Liberate Parameters

### simultaneous switch worst vector

<1|4>

Number of slew/load simulations used in determination of worst simultaneous switch vectors.

Default: 1 (use mid-point of slew/load indices for binning).

Set this variable to 4 to revert to release version 2.3 (and earlier) behavior where 4 slew/load simulations were used. These 4 slew/load simulations are min\_slew/min\_load, min\_slew/max\_load, max\_slew/min\_load and max\_slew/max\_load.

This variable must be used before **char\_library**. Example:

```
\# Use 4 slew/load simulations for binning worst simultaneous \# switching vectors set var simultaneous switch worst vector 4
```

### ski clean mode

< 0| 1 | 2>

Enables clean-up of the shared memory environment used by SKI. Default: 0 (not enabled).

Enabling ski\_clean\_mode directs Liberate to clean up semaphore resources that are owned by you but are not in active use. This feature can augment or replace similar capabilities enabled in altos\_init files. The clean-up is performed by running the script in \$ALTOSHOME/bin/clean\_sm.sh, which may be independently modified or updated, if required.

When ski\_enable=1, Liberate and Spectre communicate through the Spectre Kernel Interface (SKI) using shared memory and semaphores. Because these resources are both system-wide and limited, if insufficient resources are available to run SKI, then Liberate disables SKI and use the standard Spectre interface. While this yields accurate results, there is a performance penalty.

- 0: Perform no clean-up. (Default)
- 1: Perform standard cleanup via adding "-a" to the clean-up command. (Recommended)
- 2: Same as 1, but log additional debugging information via adding "-d" to the clean-up command. This is useful to debug situations where SKI is consistently being disabled on certain farm machines.

Because these resources follow the standard rules of Unix permissions, a user cannot clean up resources belonging to another user. The resources must either be cleaned up by the owner or by root.

This variable must be used before **char\_library**.

Liberate Parameters

| CVI | com   | natini       | IIITV m           |     |
|-----|-------|--------------|-------------------|-----|
| 3NI | CUIII | Ualiu        | ility_m           | Juc |
|     |       | 0 01 11 10 1 | ···· <b>J</b> ··· |     |

< 0 | 1 >

Enables consistency between standalone Spectre and Spectre-SKI. Default: 0.

0: Each individual SKI control variable is set manually.

1: Set the following variables to 1

- ski\_power\_subtract\_output\_load\_match\_extsim
- alspice\_power\_subtract\_output\_load\_match\_extsim
- □ ski\_alter\_mode
- □ ski\_mdlthreshold\_exact
- □ capacitance\_save\_mode

The dependent variables listed above are under Liberate control and cannot be overridden while ski\_compatibility\_mode is set to 1.

This variable must be used before **char\_library**.

### ski\_enable

< 0 | 1 >

Enables SKI-based interface in Liberate. Default: 0 (off).

This variable enables the Spectre Kernel Interface, a tight integration between Liberate and Spectre that provides a substantial performance improvement. See <u>External Simulator Options and Settings</u> for recommended settings.

**0**: Disables the Spectre high-performance (SKI-based) interface. (Default)

1: Enables the Spectre high-performance (SKI-based) interface.

### Important:

- □ Requires Spectre version **MMSIM 10.1 ISR20**, or **MMSIM 11.1 ISR8**, or equivalent newer versions.
- To use Spectre as the circuit simulator, the "char\_library -extsim spectre" option must be set.
- SKI is only supported in the <u>parallel packet</u> flow.

This variable must be used before **char\_library**.

Liberate Parameters

### ski\_mdlthreshold\_exact

< 0 | 1 >

Enables the Spectre option mdlthresholds=exact when ski\_enable=1. Default: 0 (not enabled).

SPICE waveforms normally use given relative and absolute tolerances to determine the timesteps in a waveform. The Spectre option mdlthresholds=exact has the ability to place a time-point exactly on a threshold crossing (for example, delay and slew thresholds) at the expense of some performance. This option is set to exact by default in Spectre, but is set by default to interpolated in SKI.

**0**: SKI will use a setting similar to Spectre's mdlthresholds=interpolated behavior. (Default)

1: SKI will use a setting similar to Spectre's mdlthresholds=exact behavior. (Recommended for consistency with standalone Spectre default behavior). For more details and additional settings, see the <u>Correlation between stand-alone Spectre & SKI</u> section.

This variable must be used before **char\_library**.

## ski\_power\_subtract\_output\_load\_match\_extsim

< 0 | 1 >

Lets you switch between charge-based or voltage-based power calculation. Default: 0 (use voltage-based power for subtraction)

Liberate can calculate power based on charge or voltage. External simulations always use voltage-based power calculations. A well-designed circuit should yield similar results when switching between the two methods.

To remove power correlation differences on sensitive circuits based on power calculation methodology, it is recommended to use the same approach for both SKI and external simulations.

**0**: SKI will use charge-based power calculation. (Default)

1: SKI will use voltage-based power calculation. (Recommended)

This variable must be set prior to **char\_library**.

#### ski reset cnt

< integer >

Force reset of Spectre-SKI memory usage. Default: 50000 (Reset after 50,000 iterations)

When SKI is enabled, Liberate will start a separate Spectre simulation process. The memory footprint of this process can change over time (both increasing and decreasing). If the

Liberate Parameters

process grows too large (more than available memory), then performance can degrade. This variable will force a memory reset after the specified simulation iteration count. This variable should be only used as a safety measure in the case when memory usage grows extremely fast or for memory debugging. Small values will increase runtime. Values below 1000 are not recommended.

This variable only has an effect if **ski\_enable=1** (Spectre-SKI is enabled). See <u>External Simulator Options and Settings</u>.

This variable must be used before **char\_library**.

slew\_lower\_fall

<value> The % point on the cell output waveform to output falling output

transition times to. Default: 0.3 (30%)

slew\_lower\_rise

<value> The % point on the cell output waveform to output rising output

transition times from. Default: 0.3 (30%)

These variables must be used before char\_library.

slew\_normalize

< 0 | 1 > Report the normalized or measured slew. Default: 1 (Report

normalized slew)

By default, Liberate will measure the output slews using the **measure\_slew\*** parameter values and then normalize this measured value to the **slew\*** reporting values. To have Liberate report the actual measured value, set this parameter a **0**.

This variable must be used before **char\_library**.

slew\_upper\_fall

**<value>** The % point on the cell output waveform to output falling output

transition times from. Default: 0.7 (70%)

slew\_upper\_rise

**<value>** The % point on the cell output waveform to output rising output

transition times to. Default: 0.7 (70%)

Liberate Parameters

The above parameters are used to control how output transition times are stored in the delay tables. These parameters can be set differently from the equivalent measurement thresholds, in which case the measurements are normalized to fit the appropriate output transition slew thresholds.

If these parameters are set symmetrically, the output library that is generated will include the slew\_derate\_from\_library attribute and the slew\_\*\_threshold\_pct\_\* attributes will be set to the equivalent measure\_slew\_\* variables (x 100). If they are not symmetrical then the slew\_derate\_from\_library attribute will be omitted and the slew\_\*\_threshold\_pct\_\* attributes will be set to the equivalent slew\_\* variables (x 100).

These variables must be used before **char\_library**. Examples:

```
# Set the output transition thresholds to 10-90%
set_var slew_lower_fall 0.1
set_var slew_upper_fall 0.9
set_var slew_lower_rise 0.1
set_var slew_upper_rise 0.9
```

#### sort cells

<value>

Set this to a 0 to disable sorting cells alphabetically.

Default: 1 (Sort the cells.)

This parameter controls the sorting of cells into the *output.lib* file. The default is to sort all cells alphabetically.

The pins within a cell are sorted with outputs first, then bidirectional pins followed by input pins. The pins are sorted alphanumerically within each of those groups.

This parameter may be used after **char\_library**. Example:

```
# Do not sort cells
set var sort cells 0
```

## sort\_groups\_under\_pin

<value>

Set this to a 1 to enable sorting pin timing groups by "when" alphabetically. Default: 0 (Do not sort alphabetically.)

Use this parameter to request Liberate to sort the timing groups alphabetically using the "when" state description. By default, the timing groups under a pin will not be sorted alphabetically but instead follow an arbitrary order. This command is useful when a deterministic order is desired for the timing groups under a pin.

This variable can be used after **char library**. Example:

```
# Sort the timing groups
set_var sort_groups_under_pin 1
```

Liberate Parameters

## sort\_pins

< 0 | 1 | 2 >

Specifies the sorting of pins for each cell when writing the library. Default: 0 (don't sort.)

Pins for each cell may be sorted in forward or reverse alphabetical order.

- 0: Don't sort pins. (Default)
- 1: Sort pins in alphabetical order.
- 2: Sort pins in <u>reverse</u> alphabetical order.

This variable can be used together with <u>pin\_type\_order</u>, to specify that pins be sorted within groups, ie: keep all input pins together and sort them; keep all output pins together and sort them; etc.

This variable must be used before write\_library.

## sort\_pins\_under\_when

< 0 | 1 >

Enable sorting of pins in a WHEN. Default: 0 (do not sort alphabetically)

Liberate can sort the pins in a *when* condition in the output library. Default: **0** (Do not sort pins). When set to **1**, Liberate will revert to 2.0p3 behavior of sorting pin names within the *when* string as follows:

```
input pins - alphabetical, followed by
bidi pins - alphabetical, followed by
output pins - alphabetical
```

This variable must be used before **char\_library**. Example:

```
# Sort the pins
set var sort pins under when 1
```

## spectre\_dash\_log

< 0 | 1 >

Enables the Spectre  $-\log$  command line option when set to 1. Default: 1.

Set this variable to 0 to disable the automatic addition of <code>-log</code> to the <code>extsim\_cmd</code> option when the <code>-extsim</code> Spectre option of the char\_library command is used.

When using Spectre, Liberate automatically adds <code>-log</code> to the <code>extsim\_cmd\_option</code>. This is done to minimize disk usage because the stdout/stderr is saved by Liberate into a file called <code>sim.lis</code> and an additional log file is not needed. This parameter controls whether the Spectre <code>-log</code> option will be added when Spectre is used. It may be desirable during debug to view the Spectre log file because it contains additional messages that do not print to stdout/

Liberate Parameters

stderr. Set this parameter to 0 to save both the Liberate sim.lis and the Spectre sim.log files.

This variable must be set before **char\_library**.

## spectre\_use\_char\_opt\_license

< 0 | 1 >

Controls use of Spectre\_char\_opt license feature. Default: 1 (use the feature)

This variable enables a lower-cost option to use Spectre for characterization only. This option <u>must</u> be purchased and your license file <u>must</u> contain the Spectre\_char\_opt feature.

# Important

If your license file does not contain the <code>Spectre\_char\_opt</code> feature, you should set <code>spectre\_use\_char\_opt\_license</code> to 0. This will prevent a slow down in performance due to Spectre checking for a nonexistent license feature.

**0**: Do not use the Spectre\_char\_opt feature.

1: Use the Spectre\_char\_opt feature. (Default)

This variable must be set before **char\_library**.

## spice\_character\_map / spectre\_character\_map

"list of character pairs" List of characters to be mapped when building SPICE decks.

Default: "" (No character mapping)

Use this variable to tell Liberate to map characters in the netlist to alternate characters in the SPICE decks. The string is comprised of character pairs, where the first character is replaced with the second character. Multiple mappings are supported.

# /Important

Spectre-SKI does <u>not</u> support this feature.

The list must *not* contain whitespace.

The list *must* contain an even number of "paired" characters.

This is independent of the external simulator used. The mapping is applied during read\_spice. If "read\_spice -format spectre" is used, then the spectre\_character\_map is applied. Otherwise, the spice\_character\_map is applied.

Liberate Parameters

We highly recommended modifying the extraction tool to <u>not</u> use undesirable characters as part of any net name. It is possible that the resulting mapped deck could have name collisions. This can be especially true if using SPICE-formatted netlists with characters used in bitwise operations (e.g. &, I) with Spectre.

This variable must be used before read\_spice.

#### Example:

```
# map the character '/' to ' _{\rm "}' ... then map '&' to 'a'. set_var spice_character_map _{\rm "}/_&a"
```

### spice\_delimiter

"string"

Character(s) used to indicate hierarchy in the input SPICE netlists. Default: "./"

This variable specifies the hierarchy delimiter in the SPICE format netlists loaded into **read\_spice**. It can be a single or multiple character string. Every character in this variable is treated as a hierarchical delimiter. In the SPICE decks that are written out, the first character in this string will be used as the hierarchical delimiter.

This variable must be used before **char\_library**. Example:

```
# Set the SPICE delimiter to |
set_var spice_delimiter "|"
```

## spice\_delimiter\_replacement

"string"

Character used to replace hierarchy in the input SPICE netlists Default: "\_" (Underscore character.)

By default the parameter **extsim\_use\_node\_name** is **0**, and the node id's in the spice decks for the external simulator are represented in numerical form. If **extsim\_use\_node\_name** is set to **1**, some characters (for example, : / .) could be interpreted has a *hierarchical delimiter* even if the deck itself has been flattened. In some cases there are characters that cannot be allowed by the SPICE netlist interpreter (for example, as voltage source name or node). Use this variable to specify the character that will be used to replace those delimiter characters. Default "\_".

This variable must be used before **char\_library**. Example:

```
# Set the SPICE delimiter replacement character to #
set var spice delimiter replacement "#"
```

## spice\_instance\_name\_require\_x\_prefix

< 0 | 1 >

Specifies that SPICE instance names must begin with the character "X". Default: 1 (on)

Liberate Parameters

Instance names in SPICE netlists are typically required to begin with the character "X". However, Spectre does not enforce this, so turn this variable off to allow netlists with instance names not prefixed by "X".

This variable must be used before **read spice**. Example:

set var spice instance name require x prefix 0

## spice\_logical\_netname\_mode

<0 | 1 > Use logical wire name instead of shortest node name.

Default: 0

Note: The default value is overwritten to 1 in the write vdb

flow.

When **spice\_logical\_netname\_mode** is set to 1, instead of setting the logical netname to the shortest node name, Liberate will set the logical wire name using the name of the attached instance.

In cases where a VDB flow is used with switch cells and multiple netlist extractions, setting this variable will resolve a certain class of errors. The recommended value is 1.

This variable must be used before **char\_library**.

### subtract hidden power

< 0 | 1 | 2 > Control the subtraction of hidden power from internal power.

Default: 0 (Do not subtract hidden power.)

Use this control variable to cause hidden power to be subtracted from internal\_power.

- **0**: Do <u>not</u> subtract hidden power. (Default)
- 1: Subtract hidden power in sequential cells.
- 2: Subtract hidden power for all cells.

This variable must be used before **char\_library**.

## subtract\_hidden\_power\_use\_default

< 0 | 1 | 2> Enables subtraction of the default hidden power, if available.

Default: 0 (Disable hidden power subtraction)

Use this variable to control what value of hidden power should be used when subtracting hidden power from switching internal\_power.

Liberate Parameters

**0**: (Default) Liberate chooses one of the non-conflicting state dependent hidden power groups to subtract. If all hidden states conflict with the switching state, hidden power is not subtracted. Following are examples of:

| Conflict                                     | Non-Conflict                                 |
|----------------------------------------------|----------------------------------------------|
| CK->Q when "!SE" with CK hidden when "SE&D". | CK->Q when "!SE" with CK hidden when "!SE&D" |
|                                              | CK->Q when "" with CK hidden when "!SE&D"    |

- 1: The default hidden power value is used for subtraction from the switching power. If no default hidden power is found, a warning is issued and the related subtraction is skipped. When using this setting, it is recommended that the **force\_default\_group** variable is also set to a 1.
- 2: (Recommended) Liberate uses the following priority for subtraction of the default hidden power:
  - □ Subtract the hidden power matching the simulation vector, if it exists
  - Subtract the default hidden power, if it exists

If no default hidden power is found, a warning is issued and the related subtraction is skipped. When using this setting, the WHEN state must also have exact or partial overlap with the switching power state because the power tool uses this while adding the default hidden power.

This variable will have no effect if **subtract\_hidden\_power** is set to 0.

This variable must be set before write\_library.

## supply\_define\_mode

< 0 | 1 >

Select algorithm for determining supplies. Default: 0

When set to 1, Liberate will determine the supplies from module wires rather than tracing transistor connectivity. When set to 0 (default), Liberate will determine the supplies by tracing the transistor connectivity. A setting of 1 can be useful in matching legacy libraries.

This variable must be set before the **set\_operating\_condition** command.

This variable must be used before **char\_library**.

Liberate Parameters

## switch\_cell\_bounded\_dc\_current

< 0 | 1 > Enable bounding the dc durrent sweep between supplies.

Default: 0 (Do not bound.)

Set this variable to limit the dc current sweep for power switch cells. When this variable is set to **0**, the dc current sweep reported for the power switch cells will use the same voltage range as the CCSN dc\_current. When this variable is set to **1**, the dc\_current sweep will be limited to the gnd and vdd rail voltages.

This variable must be used before **char library**.

### switch\_cell\_dc\_current

< 0 | 1 > Include/omit dc\_current from switch cells.

Default: 1 (Include dc\_current.)

**0**: Omit the **dc\_current** from switch cells. This can be useful when using a separate run to characterize leakage to filter the **dc\_current** from the library for switch cells.

1: dc\_current will be included in the switch cells when define\_cell -internal\_supply is provided. (Default)

This variable must be used before **char\_library**.

## switch\_cell\_dc\_current\_output\_offset

**value>** Specify voltage offset value used in switch cell dc\_current.

Default: 0

Use this variable to specify an absolute voltage value that will be used to offset the output swing range of the *dc\_current* constructs of switch cells. The default offset value is **0**. The formula applied when sweeping the *dc\_current* is described below.

input sweep range: gnd(input), vdd(input)

output sweep range: gnd(output)+offset, vdd(output)-offset

This variable must be used before **char\_library**.

## switch\_cell\_powerdown\_function

< 0 | 1 > Specifies whether to generate the powerdown\_function on

switch cells. Default: 0

Setting **switch\_cell\_powerdown\_function** to 1 will generate the **powerdown\_function** on switch cells.

Liberate Parameters

This variable must be set before **char\_library**.

## template\_unique\_power\_mode

< 0 | 1 > Default: 0

**Note:** This variable should never be set manually. It is automatically set in a template file that is created when the <code>-unique\_power</code> argument of the **write\_template** command is used. When the <code>-unique\_power</code> argument is used, depending on the reference library, additional power arcs may be generated. In some libraries, this can result in the following:

- Many more power arcs are generated because the modeled states ("when" conditions) differ between delay and power.
- Some power arcs are invalid because the reference library contains data duplication between rise and fall power that did not come from a valid simulation.

When this variable is set to 1, the above issues are addressed, resulting in correct power values and runtimes as fast as without -unique\_power argument.

This variable must be set before **char\_library**.

### test cell at end

< 0 | 1 >

Control the position of the test\_cell.

Default: 0 (do not move the test\_cell)

Set this variable to **1** to move the *test\_cell* group to the end of each cell in the library output by <u>write\_library</u> rather than the current position which is after the leakage data and before the pin data.

This variable must be set before write\_library.

## timing\_group\_unateness

<merge | separate>

Controls merging of positive/negative unate arcs into single nonunate group. Default: merge (compatible with 3.2 behavior)

**separate**: Liberate will <u>not</u> merge pos\_unate and neg\_unate arcs into a single non-unate timing group. This variable applies to timing groups that are not default timing groups. For control of merging for default groups, see the <u>define\_arc\_ignore\_mode</u> variable.

merge: Merge two timing groups under the following conditions: they have the same related\_pin and when condition, the timing\_type is combinational, and one is positive\_unate and the other is negative\_unate. (Default)

Liberate Parameters

The timing\_type will be changed to the appropriate edge. (For example, if the related\_pin is a clock, then change the timing\_type to rising\_edge or falling\_edge accordingly, otherwise, set it to combinational.)

The timing\_sense will be removed if <u>discard timing sense after merge</u> is true, otherwise, it will be set to non unate.

**Note**: Setting this variable to separate can <u>adversely impact</u> model generation for all define\_arc/verbose flows.

This variable must be set before **char\_library**.

## **tmpdir**

<string>

Specify a temporary working directory. Default: (none)

This variable specifies a temporary working directory for Liberate to store extsim run data.

Either the Tcl variable tmpdir, or the environment variable TMPDIR can specify a temporary working directory. If both variables are set, the Tcl variable tmpdir takes precedence. Liberate follows this rule for creating temporary directories:

- 1. Use tmpdir (create dir if missing).
- 2. If tmpdir is not set use environment variable TMPDIR (create if missing).
- 3. Error out if either tmpdir or TMPDIR point to files.
- 4. If neither tmpdir nor TMPDIR are available use the current working directory (cwd).

This variable must be set before **char\_library**.

## toggle\_leakage\_state

< 0 | 1 >

Toggle the clock before measuring state dependent leakage on sequential cells. Default: 0 (Off.)

This parameter will ensure that the clock pin is toggled for a cycle to store a logic state in a sequential cell before measuring state-dependent leakage. Turn this on to disable fully-specified state-dependent leakage that includes output pins for all cells. That is, when this variable is set to 1, the *when* specified in the leakage groups will not include the output pin state.

This variable must be used before **char\_library**. Example:

```
\# Disable leakage conditions that depend on Q set var toggle leakage state 1
```

Liberate Parameters

### tran\_tend\_estimation\_mode

< 0 | 1 >

Switch between different algorithms for estimating the transient simulation end time.

**0**: The estimation method uses 99.5% of the transition threshold which in some corner cases can take a long time to complete simulation, resulting in a longer simulation time for power simulations. Subsequently, the leakage power that is being subtracted from internal power calculations may become inaccurate.

1: Estimate tran\_tend using the slew measurement threshold.

### tristate disable transition

< 0 | 1 >

Output disable transition values in the library.

Default: 0 (output scalar value)

Use this parameter to request Liberate to output full transition tables for the tristate disable arcs. By default, Liberate will output a scalar value for the *three\_state\_disable* arcs.

This variable can be used after char\_library.

## tristate\_pin\_cap\_always\_on\_res\_mode

< 0 | 1 >

Corrects the affect of adjust\_tristate\_load when pin capacitance is very large. Default: 1 (on)

Adjusts the behavior of <u>adjust tristate load</u> where the pin capacitance is very large due to pull-up and pull-down resistances that are always on.

0: Behavior of release 12.1.1 and earlier.

1: Corrects the effect of adjust\_tristate\_load when pin capacitance is very large. (Default)

This variable must be set before **char\_library**.

## use\_pid\_tmpdir

< 0 | 1 >

Add the process ID to the tmp directory name.

Default: 1 (Add pid)

Add the process ID to the tmp directory name. (Default.). Examples:

```
/tmp/<user>/altos.<pid>.0
/tmp/<user>/altos.<pid>.1
```

This variable must be used before char library.

Liberate Parameters

### user\_data\_attr\_order

< 0 | 1 >

Request user\_data attribute order. Default: 0

Set this parameter to control whether to keep the complex attributes in the exact order found in the user\_data or to follow the default order used by Liberate when writing out a library. Default: 0 (Follow default Liberate order).

This variable can be used after **char\_library**.

### user data override

{attribute\_list}

A list of attributes that will override characterized values during

write\_library -user\_data.

Default: { area function three\_state state\_function}

This variable allows the user to control which entries in the user\_data file will override the corresponding data in the **Idb** when using the **user\_data** option of the **write\_library** command. It specifies a list of items which, if found in the user data file, will replace the value in the Idb. This list will append values to the built-in list of overrides.

Currently, the following elements are valid for the override list: max\_capacitance (a simple attribute under the pin() group), cell\_leakage\_power (a simple attribute under the cell() group), voltage\_map and pg\_pin.

The built-in default list of attribute overrides currently includes:

```
{area function three state state function}
```

This variable can be used after **char library**. Example:

## user data quote attributes

{ list }

Specifies a list of attributes whose values need to have double quotes surrounding them. Default: { } (No attributes surrounded with quotes.)

This variable must be used before write library.

## user\_data\_quote\_simple\_attr

< 0 | 1 >

Specifies whether simple, non-numeric attributes from the user data are wrapped in quotes. Default: 1

Liberate Parameters

When user\_data\_quote\_simple\_attr is set to 1 and user\_data\_attr\_order is set to 1, simple, non-numeric attributes from the user data are wrapped in quotes. Set this variable to 0 for 2.5p2 and prior behavior.

This variable should be used before char\_library.

### vector\_estimate\_dump

< 0 | 1 >

Prints the result of the estimation decks for use in vector debugging. Default 0 (Off).

For each <code>define\_arc</code> with more than one possible vector, Liberate prints a list of vectors along with the estimated delay, power, and so on. It also prints which vectors are chosen for full simulation. This only includes vectors for which an estimate is done. If <code>define\_arc</code> has only one vector, then the results of the full simulation should be reviewed.

- 0: Specifies not to print vector estimate information. (Default and recommended)
- 1: Prints vector estimate information intended for template debugging purposes.

This variable must be set before char\_library.

## vector\_side\_input

< 0 | 1 >

Set unknown side inputs to 0 or 1.

Default: -1 (expand all X)

This parameter can be used to force side inputs whose values are not specified in a "when" or vector to all zeros or all ones. By default, Liberate will automatically decide what to set the side inputs to. This includes leaving them floating. It is recommended to always set all side inputs. Set to 0 for 0:X and set to 1 for 1:X.

This variable must be used before **char\_library**.

## verilog\_cg\_filter\_edge

< 0 | 1 >

Enable filtering of extra timing constraints in Liberty and Verilog.

Default: 1

If this variable is set to 1, extra timing constraints will be filtered out of Liberty and Verilog for cells that contain the attribute **clock\_gating\_integrated\_cell**, according to the following table:

| clock_gating_integrated_cell = | posedge | negedge |
|--------------------------------|---------|---------|
|--------------------------------|---------|---------|

Liberate Parameters

| Filter these out: | min_pulse_width_high    | min_pulse_width_ <b>low</b> |
|-------------------|-------------------------|-----------------------------|
|                   | constraint_ <b>high</b> | constraint_ <b>low</b>      |

The default is 1. Set this variable to 0 to disable this filter. This variable must be set before **write\_library** or **write\_verilog**.

## voltage\_map

< 0 | 1 | 2 >

Generate a voltage map in the output library Default: 0 (off).

This parameter can be used to generate a set of voltage map attributes in the output library. This should be used when multiple voltage levels are used within a cell, for example, a level shifter.

- 1: Generate **voltage\_map** attributes at the library level along with **pg\_pin** groups for each cell and **related\_power\_pin** / **related\_ground\_pin** attributes for each pin. (*Liberty 2006.06 syntax*).
- 2: Generate a **power\_supply** group along with **rail\_connection** attributes for each cell and **input\_signal\_level** / **output\_signal\_level** attributes for each pin. (pre-Liberty 2006.06 syntax).

If **voltage\_map** is set to **1** or **2** an *operating\_conditions* group will be generated in the output library with the appropriate *process, temperature, voltage* and *signal\_level* attributes. The name of the operating group defaults to "*PVT\_<process>\_<voltage>V\_<temp>C"* (with decimal points (.) being replaced by the character P). This can be overwritten by providing a named *operating\_conditions* group as **user\_data** to the **write\_library** command. The *process* attribute within the *operating\_conditions* group will also be overwritten by the value in the user\_data file.

Note: If the **char\_library -ccsp** option is enabled, this parameter will be overridden. A CCS-Power library requires the *voltage\_map*, *related\_power\_pin*, *and related\_ground\_pin* attributes and the *pg\_pin* and *power\_supply* groups.

Liberate will support multiple power formats in the following way:

#### 2005.12 format:

```
set_var voltage_map 2
char_library -ccsp
write library
```

#### 2006.06/9 format:

```
set_var voltage_map 1
char library -ccsp
```

Liberate Parameters

```
write library
```

#### **CCSP format:**

```
char_library -ccsp
write_library -ccsp
```

This variable must be used before char\_library.

#### Example:

```
# Use multiple supply voltages
set_operating_condition -voltage 1.08 -temp 25
set_vdd VDDL 0.84
set_gnd VSSL 0.02
set_var_voltage_map 1
```

### The following constructs will appear in the library:

```
default operating conditions : PVT TT 1P08V 25C;
voltage_map (VDD_VSS, 1.08);
voltage_map (VDDL_VSSL, 0.82);
cell (BUF 1) {
    pg pin (PP1) {
    pg type : primary power;
    voltage name : VDD;
    pg pin (GP1) {
    pg_type : primary_ground;
    voltage name : VSS;
    pg pin (PP2) {
    pg type : primary power;
    voltage name : VDDL;
    pg pin (GP2) {
    pg_type : primary_ground;
    voltage name : VSSL;
    pin (X) {
    direction : output;
    function : "A";
    max capacitance: 0.089809;
    related ground pin : GP2;
    related power pin : PP2;
    timing \overline{()} {
}
```

## vsrc\_slope\_mode

< 0 | 1 >

Improved Alspice PWL breakpoint handling. Default: 1

This allows for improved Alspice PWL breakpoint handling. The default and recommended values are 1. (Note: 0 is not recommended; this is only for compatibility with releases prior to 3.1.

Liberate Parameters

This variable must be used before **char\_library**.

### waveform\_report

< 0 | 2 >

Enable saving of driver waveform. Default: 2

Set this control variable to 0 to disable the saving of the driver input waveform into the .vdb file (see write\_vdb). Do not use this variable if the write\_library driver\_waveform option is to be used. Default: 2 (The driver input waveform will be saved into the .vdb and the .ldb).

This variable must be set before write vdb and/or char library.

## wnflag

< 0 | 1 >

Instructs Liberate to use W/nf for model selection. Default: 1

If the user has **.param wnflag=0**, they must set the variable **wnflag** to **0** in their Tcl run script to tell Liberate to use W *instead* of W/nf to select model binning.

0: Use W for model selection.

1: Use W/nf ratio for model selection. (Default)

#### Example:

```
set var wnflag 0
```

This variable must be set before **read spice**.

## write\_library\_sync\_ldb

< 0 | 1 >

Forces Liberate to read the ldb on disk prior to writing.

Default: 0

**0**: Liberate will not read the ldb prior to writing the library. (Default)

1: Forces Liberate to read the ldb on disk prior to writing the library. Used to address possible precision issues between the <code>char\_library</code> and <code>read\_ldb/write\_library</code> flow. (See also <code>write\_library -sync\_ldb</code>.)

This variable must be set before write\_library.

## write\_logic\_function

< 0 | 1 >

Enable/Disable logic function generation. Default: 1 (Enable)

Enables/disables writing of the **logic function** when using Inside View. Disabling this feature is useful when Liberate has difficulty generating the correct function for complex cells. In that

Liberate Parameters

case, the user can provide the function in the **user\_data** file to <u>write\_library</u>, which will <u>override</u> any Liberate generated function. Using user\_data can also reduce runtime.

- **0**: Turn off logic function determination when using Inside View.
- 1: Automatically write function and three\_state attributes. (Default)

This parameter must be used before **char\_library**.

## write\_logic\_function\_mode

< 0 | 1 >

Alternate algorithm for generating logic function. Default: 1 (on)

Enables an alternate algorithm for determining logic function, designed to minimize X-propagation. **Note**: This algorithm does *not* guarantee matching the X-propagation behavior of all circuits.

- **0**: Standard algorithm for generating logic function.
- 1: Alternate algorithm for generating logic function. (Default)

This variable must be set before write\_library.

## write\_min\_transition\_attr

< 0 | 1 >

Write min transition pin attribute to library. Default: 0

- **0**: Do not output min\_transition. (Default)
- 1: Output min transition.

This parameter must be used before write\_library.

## write\_template\_force\_power

< 0 | 1 >

Output power templates whenever there is characterized power data. Default: 1

The **write\_template** command will output a reference to a power template for every cell that has any power data. There are cells (ex.:DECAP and Filler cells) that do not have any timing or internal power arcs, but that only have leakage. Liberate must have a define\_cell -power option referencing a power template (see <u>define\_template</u>) for these types of cells to be characterized. Set this variable to **0** to get release v3.2p3 and prior behavior where write\_template would not include a -power option in the define\_cell command for these types of cells.

This variable must be set before **write\_template**.

# **Library Comparisons**

This chapter describes the Liberate utilities for comparing libraries.

Liberate provides ways to easily compare two libraries. This is useful, for example, to understand how new SPICE models may change library characteristics such as leakage power. The comparison can also be used to compare Liberate-generated libraries against existing libraries.

Both textual and graphical comparisons can be generated. The **compare\_library** command can be used to generate a text comparison report highlighting outliers that exceed the defined absolute and relative tolerances. Use the **gui** option with **compare\_library** to generate an intermediate file for graphical comparisons. The graphical comparison utility is called **lcplot**.

## **Icplot**

<gui comparison file> File generated by compare\_library -gui option

The **Icplot** graphical comparison plots make it very easy to pin-point library entities that have significant differences, or to confirm expected trends such as slower delays when comparing a library generated at a slow corner versus a fast corner.

### **Panel Buttons**

| Fit X   | Expand the current graph in the X range to full scale while keeping the Y range fixed. |  |  |  |
|---------|----------------------------------------------------------------------------------------|--|--|--|
| Fit Y   | Expand the current graph in the Y range to full scale while keeping the X range fixed. |  |  |  |
| Fit All | Expand the current graph in both the X and Y ranges to full scale.                     |  |  |  |
| Log - X | Change the X-axis in an X/Y style graph into a logarithmic scale.                      |  |  |  |
| Log - Y | Chang the Y-axis in an X/Y style graph into a logarithmic scale.                       |  |  |  |
| Timing  | Select only Timing Data to display (delay, setup, hold, recovery, rem and trans).      |  |  |  |
| Power   | Select only Power Data to display.                                                     |  |  |  |
| Leakage | eakage Select only Leakage Data to display.                                            |  |  |  |

Library Comparisons

**Capacitance** Select only Capacitance Data to display (capacitance, fall\_capacitance

and rise\_capacitance).

**Style** Select the style of the graph to display. More details can be found below.

**Cell Sel** Brings up 'Cell Selection' form to select cells to display

**Data Sel**Brings up 'Data Selection' form to select data type to display

**Direction** Brings up 'Direction Selection' form to select data toggle direction (rise,

fall)

**Closes** Closes the lcplot window.

### **Pull-Down menus**

**File -> Print** Brings up Print form to print to file (postscript format) or printer in

gray scale or color.

File -> Exit Close Icplot

**View -> ZoomOut 2** Zoom out by 2X (or, click the Right Mouse Button in graphic

display window to zoom out by 2X)

**View -> ZoomIn 2** Zoom in by 2X (or, use the Left Mouse Button in graphic display

window to select a box to automatically zoom into).

**Redraw** Redraw the window to clean up any cursor ghosts.

**Help -> About** Display Version and Copyright notice.

# **Graphical Library Comparisons**

There are 3 styles of plots available: X/Y, Accuracy, and Errorbound.

# Style: X/Y

The following graphical library comparison shows a scatter plot where the values from the reference library are given on the X-axis and the values from the comparison library are given on the Y-axis. When the values in the two libraries match, the plotted data points will fall exactly on the 45-degree axis. Note: By default, this plot type will display all four data types: Timing, Power, Leakage and Capacitance.

### An example is shown below:



Figure 5: LCPlot GUI: X/Y Library Comparison

# **Style: Accuracy**

The following graphical library comparison shows an Accuracy plot where the existing value in the reference library is given on the X-axis and the absolute difference in values (scaled up by 100) between the comparison library and the reference library are given on the Y-axis. This plot also includes a +45 degree and a -45 degree axis. These two axes form four triangular regions. The left and right regions represent the data points that fall within 1%. The upper and lower triangular regions represent the data points that are greater than 1% of difference. This plot is useful in determining which data points are greater than 1%. When the mouse is positioned directly over a data point, the actual data from both libraries will be displayed in the frame directly above the graph. Note: This plot style only applies to timing comparisons.

An example is shown below:



Figure 6: LCPlot GUI: Accuracy Library Comparison

# Style: ErrorBound

The following graphical library comparison shows an ErrorBound plot where the absolute difference in values between the comparison library and the reference library is given on the X-axis, and the Difference Ratio ((compVal-origVal)/origVal)\*100 of the comparison library to the reference library is given on the Y-axis.

**Library Comparisons** 

| If the data point on the graph falls close to the X-axis zero reference $(X=0)$ , then the |
|--------------------------------------------------------------------------------------------|
| absolute error is small so the relative error can be ignored, even if it is large.         |

- ☐ If the data point falls close to the Y-axis zero reference (Y=0), then the ratio of difference is small and even if the absolute difference is large, this difference can be ignored.
- □ When data points do not fall near either of the zero reference axes, the difference may be significant and should be reviewed.
- ☐ When the mouse is positioned directly over a data point, the actual data from both libraries will be displayed in the frame directly above the graph.

**Note**: By default, this plot type will display all four data types: Timing, Power, Leakage and Capacitance. An example is shown below:



Figure 7: LCPlot GUI: ErrorBound Library Comparison

# **Data Selection**

There are 2 ways to select data: Cell Type, and Data Type.

# **Cell Type Selection**

To select the cells to compare, click on the "Cell Select" button. This pops up a selection menu that lists all of the cells in the library. An example is shown below:



Figure 8: Cell Selection Menu

To select a cell from the list click on the cell name and then click the "Apply" button. To select multiple cells hold down the "Shift" key, select the cell name followed by "Apply". To add cells to the selected set hold down the "Ctrl" key, select the cell names and click on "Apply". To select all cells click the "All" button followed by "Apply". To unselect all cells click on the "None" button followed by "Apply". To guit the cell selection menu use the "Close" button.

# **Data Type Selection**

To select the type of library data to compare, click on the "**Data Select**" button. This pops up a selection menu that lists all of the available data types. Select a data type such as "**delay**" from the list and click on the "**Apply**" button. Multiple data types can be compared at once by holding down the "**Shift**" key and selecting the data types followed by "**Apply**". The units for each of the values displayed are defined by the reference library. The following data types are available for comparison (assuming they are present in the reference library).

**trans** Transition times

**capacitance** Input pin capacitance

**power** Switching and hidden power

**leakage** Leakage power

fall\_capacitance Pin capacitance for falling transitions

Library Comparisons

**rise\_capacitance** Pin capacitance for rising transitions

**delay** Transition delays

**recovery** Recovery time constraints

holdHold time constraintssetupSetup time constraintsremovalRemoval time constraints



Figure 9: Data Type Selection Menu

As the cursor moves across the plot window, the corresponding data represented by each comparison point is highlighted in the window pane header. This shows both the reference and comparison values, and their percentage difference.

Holding down the left mouse button and dragging the rectangle over the plot area will zoom into the selected area (when the cursor is in the plot window). A single click of the right mouse key will zoom out by 2X (when the cursor is in the plot window). The "fit\_x", "fit\_y" and "fit all" buttons can be used to fit the data within the window after zooming.

7

# **Liberate Details**

This chapter details how Liberate performs various characterization tasks. Liberate characterizes the following constructs:

- □ Non-linear Delay Model (NLDM)
- □ Composite Current Source (CCS) delay model
- □ Effective Current Source Model (ECSM)

### Pin Capacitance

- □ Non-linear Delay Model (NLDM)
- CCS Receiver capacitance
- □ ECSM capacitance

### **Timing Constraints**

- □ Setup & Hold
- □ Recovery & Removal
- Minimum Pulse Width

### **Power Models**

- □ Leakage Power
- □ Switching & Hidden Power
- Power Subtraction
- Power Validation
- □ Common Usage Models for Power and Leakage

### **Signal Integrity Models**

- Steady State Current
- □ Noise Immunity Curve
- Hyperbolic Input Noise
- □ DC Noise Margin

### Composite Current Source Noise (CCSN) Models

- □ CCSN DC current
- □ CCSN Output Voltage
- CCSN Miller Capacitance
- CCSN Propagated Noise

### **IBIS Models**

Liberate Details

- Power Clamp & Ground Clamp Current
- Pull\_up & Pull\_down V-I Tables
  Rising & Falling Waveforms

# **Electromigration Models**

**Electromigration Maximum Toggle Rate** 

# **Delay Models**

### **NLDM**

The NLDM delay model is characterized by measuring the delay and output transition when simulating a given range of different combinations of input transitions and output loads. The input transition can be any of these:

- □ linear ramp (from the defined template)
- output of a pre-driver (set\_driver\_cell)
- analytical driver waveform (predriver\_waveform)
- user-defined waveform created using the define\_input\_waveform command.

The input pin is triggered by either a ramp or a smooth waveform (output of pre-driver). The output pin load is a simple capacitance.



# Circuit used for delay and output transition measurements

Delay is measured from the input crossing the delay measurement point (**delay\_inp\_rise**/ **delay\_inp\_fall**) to the output crossing the delay measurement point (**delay\_out\_rise**/ **delay\_out\_fall**, default 50% of supply). Output transition time is measured from the lower-to-

Liberate Details

upper slew measurement points (default 30% to 70% of supply) for rising transitions and from the upper-to-lower measurement points (default 70% to 30% of supply) for falling transitions. The slew measurement points can be reset using the **measure slew** \*.

All timing arcs are automatically and exhaustively characterized. For each arc, every side input combination is considered. If an arc has conditional delays, then all conditional tables will be generated, as well as the unconditional table which contains the worst-case results for each table entry.

Input transition and output load indices may be specified uniquely for each arc, cell or group of cells using the **define\_index** and **define\_template** commands.

### CCS

The CCS timing model includes output current characterization using a similar circuit to the circuit used in NLDM delay and transition measurements. In addition, a voltage source is attached to the output pin before the load capacitor to measure current flowing out of the pin.



### **Circuit used for CCS Driver Model**

The current waveform is automatically simplified into a number of time/value pairs, which accurately model the original current waveform. Liberate will verify the accuracy of the simplified waveform and make the necessary adjustments to create the optimal number of points that maintain the required accuracy.

Dynamic selection of points ensures accuracy with minimal data size. The current waveform is measured such that the final voltage reaches within 1% of Vdd or Ground, and integrated

Liberate Details

Voltage is calculated within 2%/2ps of NLDM. CCS receiver capacitance is measure for two values above and below the delay threshold. No performance overhead is incurred over NLDM model characterization, as both models are calculated in the same simulation.

Liberate samples currents, then integrates them back to voltage. A comparison is done between this "reconstructed" voltage and the original voltage. Liberate will stop choosing more points when any one of the following criteria is satisfied. Liberate will select up to <a href="mailto:ccs\_max\_pts">ccs\_max\_pts</a> or until the <a href="mailto:ccs\_abs\_tol">ccs\_abs\_tol</a> or the <a href="mailto:ccs\_abs\_tol">ccs\_rel\_tol</a> has been met. Note that increasing the number of points and lowering the <a href="mailto:ccs\_abs\_tol/rel\_tol">ccs\_abs\_tol/rel\_tol</a> will increase the library size. It has no impact on characterization runtime.

### **ECSM**

The ECSM delay model includes output voltage characterization using the same circuit as in NLDM delay and transition measurements. In addition, many more time points are captured during the output transition. The voltage thresholds for these time points are set by the ECSM template (define\_template -type ecsm). By default Liberate measures 11 points.



**Circuit used for ECSM Driver Model** 

Liberate Details

# Pin Capacitance

## **NLDM Capacitance**

Pin capacitance is characterized by measuring the current injected into the input pin over a time period, i.e. charge divided by the voltage change on the input pin over that same duration of time. See circuit below:



### Circuit used for pin capacitance measurement

Pin capacitance is measured at the same time as delay and transition. The reported capacitance is the worst capacitance value, as measured from each timing arc originating from the pin and for each table entry in the arc.

For rising transitions, pin capacitance is measured when the input transitions from the **measure\_cap\_lower\_rise** threshold (default ground) to the **measure\_cap\_upper\_rise** threshold (default 50% of supply). For falling transitions, pin capacitance is measured when the input transitions from the **measure\_cap\_upper\_fall** threshold (default supply) to the **measure\_cap\_lower\_fall** threshold (default 50% of supply).

# **CCS Receiver Capacitance**

The CCS receiver capacitance measurement utilizes the same circuit as the NLDM pin capacitance measurement, where current flowing into the input pin is captured during the input transition.

For rising transitions, current is measured from the input at 0 Volts to the delay measurement point (default 50% of supply) for the receiver\_capacitance1, (C1) and from the delay measurement point (default 50% of supply) to the slew upper measurement threshold (default 70% of supply) for receiver\_capacitance2 (C2). For falling transitions, current is measured

Liberate Details

from the input transitioning from VDD to the delay measurement point (default 50% of supply) for the receiver\_capacitance1 (C1), and from the delay measurement point (default 50% of supply) to the slew lower measurement threshold (default 30% of supply) for receiver\_capacitance2 (C2). The actual capacitance values are determined by integrating the current over the range of the curve and dividing that by the change in voltage.

# **ECSM Capacitance**

ECSM capacitance characterization utilizes the same measurement circuit as the NLDM model. In ECSM capacitance measurement, the capacitance values for all input-slew/output-load combinations are reported in a table, not just the worst-case.

For rising transitions, current is measured from the input at 0 Volts to the value listed in the "threshold\_pct" attribute in the Liberty model. For one-piece models, this is usually 0-50% of the supply. For n-piece models, the measurements start at 0 Volts and continue to the threshold\_pct listed in each table. Capacitance measurements for falling transitions start at the upper rail and end at the threshold\_pct value. The actual capacitance values are determined by integrating the current over the range of the curve and dividing that by the change in voltage.

# **Timing Constraints**

Liberate automatically determines timing constraints on sequential cells. Liberate does not require the logic function or stimulus to be specified, merely that each pin be classified into one of the following types using the **define\_cell** command: **input**, **output**, **bidi**, **clock**, **async** (set/reset).

# Setup and Hold

In general, Setup and hold measurements involve sweeping the data-pin transition with respect to the clock-pin transition. Sometimes the data sweeps toward the clock causing the delay or slew to degrade, and sometimes the clock transitions first and the data sweeps backwards toward the clock until a glitch is detected on the output. The failure criteria can be a degradation in delay greater than **constraint\_delay\_degrade** (10%), a degradation in slew greater than **constraint\_slew\_degrade** (50%), or a glitch on the output greater than **constraint\_glitch\_peak** (10% of Vdd). By default, flip-flops use delay degradation for both setup and hold, and latches use delay degradation for setup and glitch peak for hold. Flip-flops can use glitch peak for hold by setting variable **constraint\_glitch\_hold**.

Liberate Details

There are several algorithms available for measuring Setup and Hold time built into Liberate including: Pass/Fail Bisection, Delay based Bisection and combinational. Liberate will use the following flow to measure constraints:

Pass/Fail bisection: This method requires a passing and a failing logical simulation (switching and non-switching output) to bound the constraint measurement. If this method cannot produce any vector for the constraint arc that passes the constraint check, and if **constraint\_combinational**=0, then output 0 values for the constraint arc.

If **constraint\_combinational**=1 and the pass/fail bisection fails, then use a delay based linear search for constraint characterization. In this method, a linear search is performed using a step size specified by the control variable **constraint\_combinational\_step\_size** where a pass and a fail are defined strictly by the delay degradation (without regard for logical pass/fail). If this method fails to characterize the constraint, then Liberate will output 0 values for the constraint arc.

If **constraint\_combinational**=2 and the pass/fail bisection fails, then use a formula based method. This algorithm uses a formula that is based on the delay difference of the pin and related pin transition values. The formulae used are:

setup\_rising rise\_constraint value =
related\_pin\_transition - constrained\_pin\_transition + \${constraint\_margin}}
if < 0 then output "0" into the library
hold\_falling fall\_constraint value =
constrained\_pin\_transition - related\_pin\_transition + \${constraint\_margin}}
if < 0 then output "0" into the library

Note: constraint\_margin defaults to 2ps

By default, the smallest output capacitance is selected as a load. This can be changed by using the <u>constraint output load</u> variable to load the output pin to ensure conservative setup and hold values. If a cell contains multiple output pins, such as Q and QN, then each output pin will be loaded with the same capacitance value.

Liberate Details



# **Setup and Hold Calculation**



### **Hold Calculation for Latches**

A smart binary search is used to find setup and hold. The search range is automatically determined by Liberate, based on proprietary circuit analysis techniques. Which output pin to

Liberate Details

monitor is set by the **constraint\_output\_pin** variable. It can be an external pin or an internal node.



### **Typical Clock Gater Circuit**

Clock-gating circuits such as the example shown in the figure above require special setup and hold measurement criteria.

For Setup-1, EN rising is swept toward a rising CLK. Then EN->INT and CLK->Q degrade, but CLK->Q is the critical path, so choose CLK->Q degrade as the failure criteria.

For Hold-1, EN Falling sweeps backwards toward CLK rising. Then INT glitches and eventually falls, and then Q delay degrades. But since INT glitches first, use that as the failure criteria.

For Setup-0, EN falling is swept toward a rising CLK. Then EN->INT degrades, but depending on the internal race between INT falling and CLK rising, output Q may glitch, so monitor both EN->INT delay degradation and Q glitch.

For Hold-0, EN rising is swept backwards to a rising CLK. Then INT will at first glitch and eventually rises, and then Q glitches. But since INT glitches first, use that as the failure criteria.

These special checks for clock-gater circuits can be disabled using **constraint\_clock\_gater** set to a "0".

# Dependant constraint characterization

Liberate can characterize dependant setup and hold. An existing ldb can be used to recharacterize the dependent setup (or hold) time. Use the **constraint\_dependent\_setuphold** variable to enable dependent setup and hold characterization. A value of **1** requests recharacterization of setup. A value of **2** requests re-characterization of hold. To re-characterize for dependent setup and hold, an ldb must be loaded using read\_ldb that includes standard setup and hold data. Default = 0 (standard setup and hold characterization). Use the

Liberate Details

constraint\_dependent\_setuphold\_margin variable to add a margin to the hold (setup) time when re-characterizing for dependent setup (hold) constraints. Use the constraint\_dependent\_setuphold\_margin\_ratio variable to add a margin to the hold (setup) time when re-characterizing for dependent setup (hold) constraints.

### Usage:

```
read_ldb existing.ldb.gz# from a previous run
# Specify which constraint. Default: 0, 1=rechar setup, 2=rechar hold
set_var constraint_dependent_setuphold 2
char_library
write ldb dependent.ldb
```

## **Recovery and Removal**

Recovery and removal measurements are analogous to setup and hold, with the data pin replaced by an asynchronous set or reset pin. Recovery and removal between two asynchronous set and reset pins are also captured in a similar fashion. These models appear in Liberty format as timing\_type recovery and removal. Control of the tolerances used in acquiring removal constraints can be controlled separately from hold tolerances by using the parameter **removal\_glitch\_peak**.

# Non-sequential Setup and Hold

Non-sequential Setup and Hold measurements are analogous to setup and hold, but involve two asynchronous set or reset pins. These models appear in Liberty format libraries as timing\_type non\_sequential\_setup and non\_nonsequential\_hold. To change the timing\_type to recovery and removal, set the parameter **nonseq\_as\_recrem** to **1**. All Non-sequential Setup and Hold measurements are done using the de-assertion edges of both asynchronous pins.

The figures below illustrate how constraints are measured for two asynchronous pins. In this illustration, the Reset (R) pin is dominant, and the constraint is S->R. If a constraint is measured for a pin that is not dominant, such as R->S, it may not be possible to measure a change in the output pin. In such a case, Liberate forces the measurement of S->Q by finding an internal node that toggle as S toggles.

Liberate Details



### Non-sequential Setup acquisition



### Non-sequential Hold acquisition

### Min Pulse Width

Minimum pulse width is measured for all clock and asynchronous set and reset pins. The slew to use for the minimum pulse-width characterization can be defined using the <a href="may.slew">mpw\_slew</a> variable. This slew is used for both rising and falling transition of the <a href="clock">clock</a> or <a href="may.slew">async</a> signal. The <a href="may.slew">mpw\_slew</a> clock\_factor</a> can be used to change the slew for clocks to a ratio of the <a href="may.slew">mpw\_slew</a>. The ratio of the fall to the rise slew can be changed using the <a href="may.skew\_factor">mpw\_skew\_factor</a> variable. Setting this to less than 1.0 (default) will decrease the fall slew and increase the rise slew.

Liberate Details

The minimum output load (taken from all the delay arcs related to this pin) is used as the load for calculating the minimum pulse-width. The minimum pulse- width is determined by a binary search, wherein the pulse-width will shrink until an appropriate failure criterion is met. There are 2 different cases. In one case, the output will normally switch once and the failure criterion in this case is met when the output fails to switch. In another case, the output will pulse like the input and the failure criterion is met when the output peak voltage fails to meet the glitch-peak as set by the <a href="majority">mpw</a> glitch peak control variable. In both cases, the final output voltage is checked that it is at the correct voltage. The <a href="constraint\_output\_pin">constraint\_output\_pin</a> variable specifies which output pin or internal node to monitor. The minimum pulse height permitted when the clock pulse becomes triangular can be set using <a href="majority">mpw</a> input threshold. If the input waveform peak drops below this threshold before the <a href="majority">mpw\_glitch\_peak</a> failure threshold is reached, then the characterization will end. The reported <a href="majority">min\_pulse\_width</a> value will be determined from the final input waveform.

By default, Liberate generates state-dependent *min\_pulse\_width* attributes. Set the <a href="mpw\_table">mpw\_table</a> variable to generate tables of min pulse width values based on the input slew of the clock. Note using tables will increase run-time.

The mpw constraint will be filtered by direction for clock gater circuits, depending on the setting of the *clock\_gating\_integrated\_cell* attributes.

# **Power Models**

Power is modeled in a Liberty file in separate sections. Power is divided into leakage, hidden (internal\_power under the input pin), and power (internal\_power for switching outputs that is found under an output or bidi pin). The following sections will discuss how Liberate models these power types and the variables available to control the modeling.

Liberate can completely ignore the power contribution for a specific supply pin. To ignore the power for a specific supply pin, add the **ignore\_power** option to the <u>set\_gnd / set\_vdd</u> commands.

# **Leakage Power**

All possible input logic combinations are evaluated for state-dependent leakage characterization. Both channel leakage, **Ic**, (the dominant leakage component in today's technology) as well as gate leakage, **Ig**, (projected to grow significantly in future technologies) are characterized. The reported leakage power is the sum of the quiescent current from the supply and the current from logic high inputs, multiplied by the supply voltage. Use the **define\_leakage** command to specify the desired leakage states to characterize.

Liberate Details

The correct internal voltage is determined by the circuit simulator with **.nodeset** applied to each internal and output node. The simulator performs the DC solution of the circuit, after which the currents **Ic** and **Ig** are measured. The circuit used to measure leakage is shown below:



### Circuit Used for Leakage Power Measurement

The **leakage\_mode** variable can be used to control the voltage applied when computing the leakage. By default, the measured dc current will be multiplied by the supply voltage. This will result in a leakage value of 0 for all gnd supplies operating at 0 volts. For other supported modes, see the <u>leakage\_mode</u> variable.

The <u>power\_subtract\_leakage</u> variable can be used to enable the subtraction of the leakage power from the internal and hidden power. This variable defaults to 1 which will trigger the subtraction of the average of the pre and post transition leakage power when voltage\_map is not enabled. See the **power\_subtract\_leakage** command for the other modes that are available.

The pin based leakage variable can be used to output state dependent leakage without the related power pin. This can help reduce the overall size of the output library. The toggle leakage state variable tells Liberate to toggle all clock pins once before measuring leakage. The result is that the internal states will be initialized and the when in the leakage group will not include the output pin. The power combinational include output variable can be used to directly control if the when in the output leakage group for combinatorial cells will include the output pin. The power sequential include complementary output variable can be used to request that the when in the output leakage group for sequential cells will include complementary output pins.

Liberate Details

Liberate will include the input pin DC leakage (Lpin\_dc) in the value in the leakage groups. To not include the Lpin\_dc in the leakage, set the variable <u>leakage\_add\_input\_pin</u> to **0**.

Liberate will limit the number of leakage states to a maximum of 256 states (vectors). This limit can be changed by setting the variable <u>max\_leakage\_vector</u> to the desired maximum number of leakage states to characterize. If the <u>default\_leakage</u> command is specified, then the *Liberate Inside View* will be disabled for leakage characterization, and only the user specified leakage *when* states will be characterized.

The <u>conditional leakage</u> variable can be used to disable the output of state dependent leakage groups.

The <u>keep\_dcap\_leakage</u> variable can be used to request the characterization and subsequent reporting of leakage for decap cells.

# **Switching and Hidden Power**

Switching power (see define\_arc -type power) measures the energy dissipated by the cell when one or more inputs switch which causes one or more outputs to switch. It includes shortcircuit power plus internal switching power that is dissipated during the charging and discharging of internal capacitive loads. The energy dissipated via the non-switching input pins is also measured as it contributes to the total dissipated energy inside the cell.

Hidden power (see define\_arc -type hidden) measures the energy dissipated inside the cell when one or more inputs transition and do NOT result in any output transition. Hidden power is reported in the Liberty file as an internal\_power group, usually state dependent, in an input pin group. If more than one input is switching, as might be the case when the cell has dual inputs, the hidden power reported will be divided by the number of switching inputs. The parameter hidden power can be used to enable or disable hidden power characterization for all combinational cells. Sequential cell inputs will always have hidden\_power. By default, hidden power will be calculated for all input pins including combinational gate inputs and will be reported only with full state dependency. No default hidden power group will be output. The user can disable state dependency for hidden power with the variable conditional hidden power. When this variable is set to 0, no state dependent hidden power will be reported. Instead, only a default (state independent) hidden power will be reported. It is sometimes desirable to subtract hidden power from switching power. To enable this, use the <u>subtract\_hidden\_power</u> variable. When this feature is enabled, and hidden power has been characterized, then Liberate will choose the first matching hidden power value to subtract from the switching power in the output pin group.

Current is continuously monitored through all Vdd (see **set\_vdd**) and Gnd (see **set\_gnd**) supplies from the beginning of the input transition to the end of all the internal and output pin transitions (0.5% of supply for falling transition and 99.5% of supply for rising transition). For

Liberate Details

both rising and falling transitions, the energy dissipated during the charging or discharging of the output load capacitor is subtracted from the total energy calculation (see <a href="power\_subtract\_output\_load">power\_subtract\_output\_load</a>). For cells with multiple output pins, the energy dissipated by other switching outputs is also accounted for. The parameter <a href="pin\_based\_power">pin\_based\_power</a> can be set to 0 to only include power dissipated via the positive power supplies (see <a href="set\_vdd">set\_vdd</a>), excluding the power in the non-switching input pins. This can be useful for correlating power results between libraries from other characterization tools. Alternatively, when this parameter is set to a 2, Liberate will monitor the current (including Miller capacitance) to each cell input. If the input is tied to a positive/negative voltage, that current is added to the vdd/gnd power. This non-switching input pin current is not accounted for in any other power measurement. This is because when the driving cell is characterized, the receiving cell is not included, and even if it was, it may not be switching in the correct way to trigger the Miller capacitance currents.

Liberate will normally output power that is not related to a specific power pin. Set the variable voltage map (default=0) and the variable pin\_based\_power (default=1) to request that power be reported by power pin. With these variables set, the output library will have voltage\_map groups, pg\_pin groups, and the power will be reported with the related\_pg\_pin attribute.

Liberate will check that the sum of the rise\_power and the fall\_power will not be negative. If the sum is negative, then Liberate will adjust the more negative value such that the sum becomes zero. The variable <u>reset\_negative\_power</u> can be set to 0 to disable this check.

#### **Power Subtraction**

Non-Linear Power Models (NLPM) are often generated with the understanding that downstream power tools will sum the data from multiple power groups when reporting power for a specific power event. To prevent power from being over-reported, Liberate can subtract leakage power and/or hidden power. See <a href="mailto:power\_subtract\_leakage">power\_subtract\_leakage</a> and <a href="mailto:subtract\_hidden\_power">subtract\_hidden\_power</a> for more details.

When Liberate's Inside View generates the characterization plan or if all arcs are manually specified (see define\_arc) with full state dependency, then power subtraction can be a straight-forward process to characterize, model and validate:

Switching Power (internal\_power under an output pin) = Simulation value - hidden power - leakage power

Hidden Power (internal\_power under an input pin) = Simulation value - leakage power

However, if the characterization plan does not include complete state coverage then selecting the correct hidden or leakage power can be problematic. The most common cause is a verbose template that does not have full state coverage. This does not mean that the power

Liberate Details

in the library is incorrect, but it may mean that it is more difficult to validate the reported power values.

If an exact leakage state, including the states of output pins, is not included in the characterization plan, then it will not be included in the output library. If leakage power subtraction is enabled, then Liberate will select either a leakage state that has a full or partial overlap or a default leakage power. For example, if the define\_leakage commands only include WHEN states for input pins, then any combination of states on the output pins would still allow for a match.

When power tools add leakage power, they will select the best match for the actual state that is represented in the model. On large cells, there can be a difference of 60% leakage power from state to state, so it is important to have Liberate subtract the same leakage vector that the power tool will add back in, even if this means that the power number represented in the model does not necessarily match the SPICE simulations.

The problem is more complicated when subtracting hidden power from switching power arcs. It can cost a prohibitive amount of runtime to characterize and model all possible combinations of input and output pin states for hidden power in order to be able to validate any given state of switching power. To reduce this burden and maintain accuracy, some users will write specific define\_arc statements that align vectors used for hidden power and switching power. If the vectors are not aligned, the power values will be more difficult to validate.

#### **Power Validation**

Validating power calculations is one of the challenging aspects of library qualification, especially since relevant power data may not be contained in a single SPICE simulation. To reduce the burden, Liberate can print power equations and associated values for validation purposes. See power info for details on how to enable this feature.

# **Common Usage Modes for Power and Leakage**

No PG-pin syntax

1/2 of Vdd, Gnd, input energies, subtract 1/2 of output load energy

### PG-pin syntax

Liberate Details

### 1/2 of Vdd, Gnd, input energies, subtract 1/2 of output load energy

### No PG-pin syntax

### Vdd energy, subtract output load energy on rise

```
set_var voltage_map 0 # (default)
set_var pin_based_power 0
set_var power_subtract_leakage 1 # (default)
set_var power_subtract_output_load all # (default)
set_var leakage_add_input_pin 1 # (default)
set_var leakage_mode 1 # (default)
PG-pin syntax
```

### Vdd energy, subtract output load energy on rise

# **Signal Integrity Models**

Liberate supports both Liberty SI models and composite current-source noise models (CCSN). The Liberty SI model contains constructs for steady state current, DC noise margins, hyperbolic noise curves and noise immunity tables. To characterize Liberty SI models, use the **si** option to **char\_library**.

CCSN models are characterized for each channel-connected collection of transistors (stage) that connects to each input, inout or output pin. For timing arcs that have two or less stages between the input and the output pin, the CCSN data is stored on each timing arc. For timing arcs with more than two stages between input and output, such as flip-flops, the CCSN data is stored on the appropriate input, output or inout pin. There are four components to the CCSN model: DC current, output voltage, Miller capacitance and propagated noise. To characterize CCSN models use the **ccsn** option to **char\_library**.

# Steady State Current

Steady state current is characterized for each cell output/inout pin by putting the output into steady state, connecting a voltage source to that pin and varying the voltage level of the voltage source from 0 volts to 2\*Vdd, for steady-state high, and from –Vdd to Vdd, for steady-

Liberate Details

state low. The current through the voltage source is captured in the steady-state current table. This is performed for each distinct logic state where the output goes low or high. The intermediate voltage values to be tabulated can be specified by defining a template of type si\_iv\_curve.



### **Circuit used for Steady State Current Calculation**

# **Noise Immunity Curves**

Noise immunity is characterized for each cell input/inout pin by injecting input glitches of various widths and heights at that pin for a set of output loads. For each width/load combination, a search is performed to determine the input glitch- height that causes a noise failure (where a failure is defined by a propagated noise pulse whose height exceeds the immunity\_glitch\_peak, default 5% of Vdd). The noise-immunity curve is a table of failure heights for the widths and loads defined by the given template of type si\_immunity. A unique noise-immunity curve is generated for each valid logic state.

Liberate Details



### **Circuit used for Noise Immunity**

The input noise-glitch used is assumed to be an isosceles triangle, unless skewed using the **immunity\_noise\_skew\_ratio** parameter. Characterizing for noise-immunity is enabled by the **si** option to **char\_library** and by defining a **si\_immunity** template for that cell.

# Hyperbolic Input Noise, DC Noise Margin

In addition to the noise-immunity curve, hyperbolic input noise (low and high) and DC noise-margins can be generated in the output library by setting the parameter **input\_noise**. These values are extracted from the data captured by calculating the noise immunity curve. The hyperbolic area, height and width are determined by fitting the noise-immunity curve for the minimum load to a hyperbolic function using a least-squared fit. The DC noise margin is the height of the hyperbolic curve.

# **Composite Current Source Noise (CCSN) Models**

### **CCSN DC Current**

The CCSN DC current model is calculated for both the input (first) and output (last) stages of a cell. For each stage, under every logic condition, a simulation is performed where the input to the stage (input/inout pin or internal node) and the output of the stage (output/inout pin or internal node) are both connected to a voltage source. Each voltage (input and output) is varied from –Vdd to 2\*Vdd and the DC current through the output voltage source is recorded.

Liberate Details

The voltage steps between –Vdd and 2\*Vdd are determined by a pre-defined formula, such that 29 voltage points are sampled for each input and output voltage resulting in a 29X29 DC current table.



#### Circuit used for CCSN DC Current

# **CCSN Output Voltage**

The CCSN output voltage model is calculated by simulating each stage using two linear slews from the input slew indices, and either two loads from the output load indices (if the stage output is a pin) or zero additional load capacitance (if the stage output is an internal node). Consequently, each stage is simulated either two or four times. The output voltage at the stage output is measured at five time-points.



## **Circuit used for CCSN Output Voltage**

Liberate Details

## **CCSN Miller Capacitance**

The CCSN Miller capacitance is calculated by placing a voltage source at the output of each stage and a capacitive load at the input pin of the stage. The Miller capacitance is measured by comparing the change in input voltage against a 20% change in output voltage for two different input loads.



### **Circuit used for Miller Capacitance**

# **CCSN Propagated Noise**

The CCSN propagated noise model is calculated by simulating input noise glitch triangles, of various widths and heights, over a small range of capacitive loads for each stage. If the output of a stage is a pin, two loads are used, otherwise a single zero load capacitance is used. Input glitches of the appropriate height and width are automatically determined, to ensure that there is a propagated noise pulse at the stage output. The resulting output glitch voltage is captured using 5 points - 50% of the leading edge, 80% of the leading edge, the glitch peak, 80% of the trailing edge, 50% of the trailing edge.

Liberate Details



**Circuit used for CCSN Propagated Noise** 

## **IBIS Models**

### **IBIS** model content

Liberate supports the generation of models for IBIS versions 3.2 and 4.2. The process flow for characterizing IBIS models is described below.

The input/output buffer information specification (IBIS) is an approved standard within the Electronic Industry Alliance (EIA), and is also known as ANSI/EIA-656. Specifications of the IBIS format may be found The IBIS Open Forum website: www.eda.org/ibis

IBIS is a behavioral-modeling specification. It is a standard for describing the analog behavior of the buffers of a digital device using plain ASCII-text formatted data files. IBIS model files are used to perform signal integrity (SI) simulations of printed circuit boards. The information needed to perform this simulation are the voltage-current (V-I) characteristics and switching (output voltage versus time) characteristics of the buffer.

Each IBIS model file contains a general title section and six model sections containing behavioral model data for each pin:

### 1. Power\_clamp

Table of DC current values through the diode connected to Vcc rail, when a DC Voltage is applied to the output pin.

Liberate Details

### 2. GND\_clamp

Table of DC current values through the diode connected to Gnd rail, when a DC Voltage is applied to the output pin.

### 3. Pull\_up

The V-I characteristics of the pullup circuit. This data is referenced to the pullup reference voltage: Vtable = [Pullup Reference] – Vin, where Vin is the voltage referenced to ground.

### **4.** Pull\_down

The V-I characteristics of the pulldown circuit. This data is referenced to the pulldown reference voltage: Vtable = Vin – [pulldown reference], where Vin is the voltage referenced to ground

### 5. Rising Waveform

- a. With resistive load connected to pulldown reference
- **b.** With resistive load connected to pullup reference

### 6. Falling Waveform

- **c.** With resistive load connected to pullup reference
- d. With resistive load connected to pulldown reference

The Ramp value in the IBIS file is always taken from 20% - 80% and will overwrite the following parameters:

```
measure_slew_lower_rise
measure_slew_upper_rise
measure_slew_lower_fall
measure_slew_upper_fall
slew_lower_rise
slew_upper_rise
slew_lower_fall
slew_upper_fall
```

The Liberate IBIS modeling flow has been validated using examples of output, input, and tristate buffer cells. The current version of Liberate does not support the following IBIS constructs. These may be supported in future releases:

- Define Package Model
- '.pkg FILE' and '.ebd FILE'
- Series Pin Mapping
- Dynamic\_clamp

Liberate Details

Note: the content of IBIS files is case sensitive, except for reserved words and keywords.

Valid scaling factors allowed for IBIS are:

| <u>Symbol</u> | <u>Meaning</u> | Power of 10       | <u>Decimal</u>     |
|---------------|----------------|-------------------|--------------------|
| t             | tera           | 10 <sup>12</sup>  | 1,000,000,000,000. |
| g             | giga           | 10 <sup>9</sup>   | 1,000,000,000.     |
| M             | Mega           | 10 <sup>6</sup>   | 1,000,000.         |
| k             | kilo           | 10 <sup>3</sup>   | 1,000.             |
|               |                |                   |                    |
| m             | milli          | 10 <sup>-3</sup>  | .001               |
| u             | micro          | 10 <sup>-6</sup>  | .000001            |
| n             | nano           | 10 <sup>-9</sup>  | .00000001          |
| р             | pico           | 10 <sup>-12</sup> | .0000000001        |
| f             | fempto         | 10 <sup>-15</sup> | .00000000000001    |

Base units are: Volts, Amperes, Ohms, Farads, Henries, Celsius, and Seconds.

Full abbreviations for the units are allowed, (e.g., pF, nH, mA, mOhm). In addition, scientific notation is supported (e.g., 1.2345e-12)

# **IBIS** modeling flow

Liberate supports the generation of IBIS models using a flow similar to the Liberate Liberty library generation. An IBIS template must be written for each PVT corner IBIS-specific definition. Each PVT is then characterized using the Liberate command "char\_library -ibis -io". A separate Liberate database file (ldb) is created for each. These characterized results are then merged into a single IBIS file using the Liberate command "write\_ibis\_file \$file \$ldbs \$cells".

The first step is to run liberate to generate one to three set of IBIS enabled LDBs to cover typ, min and max corners. The min corner refers to the simulation setting with minimum voltage. The max corner refers to the simulation setting with maximum voltage. If only one ldb is used, then it is assigned as the 'typ' corner. If two set of LDBs are used, then they are 'typ' and 'min' corners.

The following are required to enable IBIS mode in ldb.

1. Describe the IBIS structure to Liberate:

Liberate Details

```
ibis_define_component
    ibis_define_model
    ibis_define_pin

( depends on IBIS model type )
    ibis_define_waveform_template
    ibis_define_model_selector
```

2. Provide define\_arc commands to instruct Liberate to generate I/V and V/t simulation data for IBIS. In the char\_library command, specify the **io** and **ibis** flags to run Liberate in IBIS mode using user defined arcs.

### Example:

```
set_operating_condition -voltage 3.3 -temp 25
source template_arcs.tcl
source template_ibis.tcl
char_library -ibis -io -thread 2 -extsim hspice
write ldb MyCell typ.ldb
```

After all corner LDBs are generated, run Tcl command 'write\_ibis\_file' from Liberate to write out IBIS file.

### Example:

```
set cells "MyCell"
set file "MyCell.ibs"
set ldbs { MyCell_typ.ldb.gz MyCell_min.ldb.gz MyCell_max.ldb.gz }
write ibis file $file $ldbs $cells
```

A three corner IBIS model flow will look like this:

# <u>char library</u>

#### write ibis file

```
{typ PVT IBIS.tcl} -> Liberate -> [typ.ldb] \
{min PVT IBIS.tcl} -> Liberate -> [min.ldb] |--> Liberate --> [cell.ibs]
{max PVT IBIS.tcl} -> Liberate -> [max.ldb] /
```

IBIS-specific templates must be prepared for each cell. These are defined using these IBIS-specific commands: ibis\_define\_header, ibis\_define\_waveform\_template, ibis\_define\_component, ibis\_define\_model, ibis\_define\_pin, ibis\_define\_model\_selector. Each of these IBIS-specific commands is described in detail in the "Liberate Commands" chapter.

Example: Liberate command sequence for an IBIS cell characterization:

```
# characterize 3 corners, typ, min, max
set_operating_condition -voltage 3.3 -temp 25
# defines all of the measurement arcs
source template_arcs.tcl
# defines headers, waveform templates, components, pins,
# and models
source template ibis.tcl
```

#### Liberate Details

```
# characterize using IBIS mode and save the database
char library -ibis -io
write ldb lvds typ.ldb
# After all corners are characterized, write the
# IBIS cell model
set file "OBuff.ibs"
set ldbs { OBuff typ.ldb.gz \
OBuff min.ldb.gz \
OBuff_max.ldb.gz }
set cells "MyOBuff"
set versions {4.3 3.2}
set revision "1.1"
write ibis file -version $versions -rev $revision \
$file $ldbs $cells
###************
### Liberate template example for Tri-state IO cell *****
###********
## Measure [Ramp] using 20% and 80% threshold
set_var slew_lower_rise 0.20
set_var slew_lower_fall 0.20
set_var slew_upper_rise 0.80
set var slew upper fall 0.80
set var measure slew lower rise 0.20
set_var measure_slew_lower_fall 0.20
set_var measure_slew_upper_rise 0.80
set var measure slew upper fall 0.80
## Define input slew (1ns, and no loading cap)
define template -type delay \
         -index 1 {1.0 } \
         -index^{2} \{0.0\} \
         delay Template 1x1
define template -type power \
         -index_1 {1.0 } \
-index_2 {0.0 } \
         power template 1x1
## Define cell
define cell \
       -input { A EN PUPD } \
       -output \{ Y \} \setminus
       -bidi { PAD } \
       -pinlist { A EN PUPD PAD Y } \
       -delay delay_template_1x1 \
-power power_template_1x1 \
       MyCell
## Define pin pull_up and pull_down (must be consistent
## with R load and V fixture from IBIS)
define pin load \
         -pullup_voltage 3.3 \
         -pullup resistance 50 \
         load template up
define pin load \
```

#### Liberate Details

```
-pulldown resistance 50 \
         load template down
# These define arc commands generate I/V and V/t
\# waveforms for model when condition '(!PUPD)'.
# Si-IV steady state current low : PAD pull down
define arc \
       -vector {R00RX} \
       -when "!PUPD" \
       -related_pin A \
       -pin PAD
       MyCell
# Si-IV steady_state_current_high : PAD pull_up
define arc \
       -vector {F00FX} \
       -when "!PUPD" \
       -related_pin A \
       -pin PAD \
       MvCell
# These 4 define arc commands generate rising/falling
# waveform V/t table
# PAD Rising Waveform Pullup On
define arc \
       -vector {R00RX} \
       -when "!PUPD" \
       -pin load load template up \
       -load_dir U \
       -related pin A \
       -pin PAD
       MyCell
# PAD Rising Waveform Pulldown Off
define arc \
       -vector {R00RX} \
       -when "!PUPD" \
       -pin_load load_template_down \
-load_dir D \
       -related pin A \
       -pin PAD \
       MyCell
# PAD Falling Waveform Pulldown On
define arc \
       -vector {F00FX} \
       -when "!PUPD" \
       -pin load load template down \
       -load dir D \
       -related pin A \setminus
       -pin PAD
       MyCell
# PAD Falling Waveform Pullup Off
define arc \
       -vector {F00FX} \
       -when "!PUPD" \
       -pin_load load_template_up \
       -load dir U \
```

Liberate Details

```
-related pin A \
       -pin PAD \
      MyCell
# These 2 define arc commands generate waveform for
# Power clamp and GND clamp I/V table
# Tri-state Enable, steady state current low :
# Power clamp/GND clamp
define arc \
       -type enable \
       -vector {1F0RX}
       -related pin EN \
       -pin PAD
       MyCell
# Tri-state Enable, steady state current high :
# Power clamp/GND clamp
define arc \
       -type enable \
       -vector {OFOFX}
       -related_pin EN \
-pin PAD \
      MyCell
# **************
# The following are define arc commands to model an OBuff
# output pad. A subckt file: 'termres.sp' is included
# during characterization. A custom output load (harness)
# defined in termres.sp, is applied to OBuff to model
# PAD and PADN pin loading. The 'mid' voltage is taken
# from a previous measurement of the cross voltage of PAD
\# and PADN signals with a 100ohm resistor connected as
# termination. 1.2V is used here as typ value.
# For standard timing characterization (delay, transition),
# a global pin cap 'PAD cap' and 'PADN cap' is defined in
## an example of termres.sp file
.subckt termres typ pad padn
R1 pad mid 50
R2 padn mid 50
Vmid mid 0 1.20
.subckt termres min pad padn
R1 pad mid 50
R2 padn mid 50
Vmid mid 0 1.195
.ends
.subckt termres max pad padn
R1 pad mid 50
R2 padn mid 50
Vmid mid 0 1.205
.subckt termres pad padn
R1 pad padn 100
C1 padn 0 'PADN cap'
C2 pad 0 'PAD cap'
.ends
```

Liberate Details

```
# The define cell command includes this harness cell
define cell √
    -input {A SEL PWRDN} \
    -output {PAD PADN} \
    -pinlist {A SEL PWRDN PAD PADN} \
    -harness "termres typ" \
    -delay delay_template OL 1x1 \
    -power power template OL 1x1 \
    MyOBuff
# A set of define_arc commands for generating
# pullup/pulldown I/V table
# Si-IV steady state current high : PAD pull up
define arc \
   -vector "F00FR" \
    -when "!SEL" \
    -related pin A \
    -dual pin PADN \
    -pin PAD \
   MyOBuff
# Si-IV steady state current low : PAD pull down
# ECSM : PAD Rising Waveform Differential
define_arc \
    -vector "R00RF" \
    -when "!SEL" \
    -dual pin PADN \
    -related pin A \
    -pin PAD \
    MyOBuff
```

# Example:

#### The Tcl command for Liberate IBIS:

#### Liberate Details

```
-package : a list of package R/L/C at typ/min/max condition
-waveforms : a list of pullup/pulldown waveform templates
-net_typ_vdd : a list of {net typ_vdd} pairs
-end_time : The maximum waveform end time to write to IBIS rise/fall
table
  components : IBIS component name(s) list
## This command defines waveforms for use in the ibis define component command
## ibis define waveform template {}
  -type
                       : 'rīse' or 'fall'
                         : V_fixture
: R_fixture
: L_fixture
: C_fixture
  -vfix
  -rfix
  -lfix
  -cfix
                         : l\overline{i}st of pins to apply this waveform
  -pins
  name
                         : Waveform template name
## ibis define pin {}
  -net : Pin net/signal name from Spice netlist
                         : Pin model name
  -model
                    : Enable pin signal (port) name from Spice netlist
  -enable
  -function
                        : Logic function to set pin to logic 1 (high) state (the
when logic)
  -inv_pin : The corresponding inverting pin name for I/O output
-inv_pin_net : The inverting pin signal (port) name
  -vdiff
                         : The differential receiver threshold voltage between pin
and inv pin
  -tdelay_typ
-tdelay_min
-tdelay_max
-R pin

-tdelay_max
-R pin

: The typ launch delays of the inv_pin relative to the pin
-tdelay_max
: The max launch delays of the inv_pin relative to the pin
: Pin package R value
  -R_pin
                        : Pin package R value
: Pin package L value
: Pin package C value
  -L<sup>-</sup>pin
  -C_pin
                        : IBIS component name(s) list which use this pin definition
  -components
                        : Pin name
## ibis define model {}
  : When condition to match waveforms' when logic
  -when
                       : When condition to match waveforms when it

: "Non-Inverting" or "Inverting"

: "Active-High" or "Active-Low"

: Maximum lower threshold voltage

: Minimum upper threshold voltage

: Reference voltage for timing measurements
  -polarity
  -enable
  -vinh
  -vneas
                        : Timing specification test load capacitance
                        : Timing specification test load resistance
                        : Timing specification test load voltage
  -vref
  -cref_diff : Timing specification differential capacitance
-rref_diff : Timing specification differential resistance
-cfix_f : Falling waveform C_fixture
                       : Falling waveform C_fixture
: Loading resistor for [Ramp] measurement
: this model is defined for these component(s) list
: IBIS model name
  -r load
  -r_load
-component
  modelName
## ibis define model selector {}
  -model_desc : list of model and description in pair(s)
  -component
                        : this model is defined for these component(s) list
                        : model selector name
  msName
```

# Example:

Liberate Details

```
set cells {MyLVDS}
        set mslist { \
        LOW VOLT PUPD
                         "Low Voltage Pull up enabled"
        LOW_VOLT_!PUPD
                         "Low Voltage Pull down enabled" \
        ibis define model selector \
        -model desc $mslist \
        -component $cells \
        LVDS OUT
    ## write ibis file {}
      file : IBIS file to write to
               : List of ldb file for typ/min/max corners
      cells : List of cell names
For example:
    set cells "MyCell"
    set file "Cell.ibs"
    set ldbs { MyCell typ.ldb.gz MyCell min.ldb.gz \ MyCell max.ldb.gz }
    write ibis file $\overline{file $ldbs $cells}
```

# **Truth Table Example for IBIS**

The Truth Table based IBIS flow contains the following steps:

A) Use an existing truth\_table template or start from scratch to compose a truth table file with IBIS specific commands to describe the cell pin behavior and IBIS information. This file should contain at least the following structure:

#### Example:

```
* LIB=MyLib
* CELL=buffer
* TABLE= A OEN PAD @ PAD C
         0 0 - @ 0 -
               - @ 1 -
         1 0
         - 1 0 0 - 0
- 1 1 0 - 1
            1
* TABLE END
* CELL END
* IBIS BEGIN
* IBIS_VER=4.2
* IBIS FILE REV=0.1
* IBIS FILE=buffer.ibs
* CORE TEMPERATURE={25,125,-40}
* CORE VOLTAGE={1.1,0.99,1.32}
. . . .
* IBIS END
* CELL END
```

Liberate Details

B) Create a script to generate template files.

# Example:

```
% cat > gen.tcl
    read_truth_table buffer.tt
    write_template -truth_table -ibis_-ibis_slew 0.1 template_arc.tcl
```

# A) Run Liberate

```
% liberate gen.tcl
```

B) Review the message generated by Liberate for any warning and error.

If there is no error and if all three corner data are provided, then you can find the following files been generated:

**char\_all.csh** Shell script file to run all char works and generate IBIS file

**common.tcl** An empty file for users to define simulator and model/netlist path

and common variable settings

ibis\_buffer\_max.tclChar script for max voltage corneribis\_buffer\_min.tclChar script for min voltage corneribis\_buffer\_typ.tclChar script for typ voltage corner

**igen\_buffer.tcl** Script to read in ldb.gz file and generate IBIS file **predef.tcl** An empty file for users to define variables used in

template\_arc.tcl and template\_ibis.tcl.

**postdef.tcl** An empty file for users to define variables used in

char\_library section

**template\_arc.tcl** Template file contains define\_cell{} and define\_arc{} commands

**template\_ibis.tcl** Template file contains IBIS related define\_ibis command.

If the files **common.tcl**, **predef.tcl**, and **postdef.tcl** exist they will not be overwritten.

Sample run script showing loading sequence (ibis\_buffer\_typ.tcl):

```
set cells {}
set corner typ

source predef.tcl

source ${run_dir}/template_arc.tcl
source ${run_dir}/template_ibis.tcl

source common.tcl

read_spice $modelfiles
read_spice $spicefiles

source postdef.tcl

char library
```

Liberate Details

# **Electromigration Models**

# **Electromigration Model Content**

When high-density current passes through a thin metal wire, the high-energy electrons exert forces upon the atoms causing them to "migrate". This "electromigration" can drastically reduce the lifetime of an electrical circuit, by causing increased resistivity or a break in the metal wire or by creating a short circuit between adjacent lines. Electromigration can be controlled by establishing an upper boundary or maximized for the output toggle rate. This is achieved by annotating cells with electromigration characterization tables that represents the net's maximum allowable toggle rates.

In Liberty libraries, the electromigration pin-level group attribute contains the em\_max\_toggle\_rate group, which specifies the maximum toggle rate, and the related\_pin and related\_bus\_pins attributes. The related\_pin attribute associates the electromigration group with a specific input pin. The related\_bus\_pins attribute associates the electromigration group with the input pin or pins of a specific bus group.

# **Electromigration Modeling Flow**

# **Electromigration Characterization Flow Overview**

This Electro-Migration (EM) flow in Liberate requires the use of Cadence Spectre APS/EMIR, an EM configuration file and spice subcircuit descriptions in DSPF format in addition to the other commands normally found in a Liberate characterization setup.

# **Summary of EM Characterization and Modeling Flow**

Creation of an EM liberty model in Liberate can be accomplished in the following five steps:

- 1. Create a valid Liberate setup for all cells requiring EM models. The spice subcircuits loaded into read\_spice are required to be in DSPF format. The setup must use Spectre-APS and have sufficient MMSIM licenses (compatible with Spectre EMIR) available (Note: the Spectre\_Char\_Opt license is not usable with EM characterization)
- 2. Provide the additional EM commands to the Liberate setup. At a minimum, this includes the maximum clock frequency (see <a href="maximum">em\_clock freq</a>) and the QRC technology file (see <a href="maximum">em\_tech\_file</a>).
- **3.** Execute Liberate using Spectre version MMSIM13.1 ISR12 or later.

Liberate Details

- **4.** Generate a liberty library with EM data by adding the command line argument –em to the write\_library command.
- **5.** If needed, merge the EM data into another library that has all of the data formats, including the more advanced formats such as CCS and ECSM.

# Gathering Required Data for EM Characterization and Modeling

The enhanced EM capability in Liberate was developed to take advantage of the Spectre APS/EMIR capability. As such, Liberate requires that the data needed by Spectre APS/EMIR be provided in the Liberate Tcl file. The data needed consists of a DSPF format netlist file for each cell to be characterized, process models for the process/voltage/temperature (PVT) corner of interest, an EM data file or QRC tech file and a version of Spectre APS that supports EMIR (version MMSIM 13.1 ISR13 or later). In addition, the user must provide a maximum clock frequency for the library.

The interface between Liberate and Spectre APS/EMIR was designed such that the creation of the spice decks, the simulation, and parsing of the simulation output is fully automated.

# **Creating the Run Script**

Obtain a fully validated Liberate characterization script for the library. To enable EM characterization, add the following two variables to the script prior to the **char\_library** command. They will define a location for the EM QRC technology file required by Spectre APS EMIR and a maximum clock frequency to use for the spice level simulation. The syntax and usage is as follows:

```
# EM related clock frequency in Hertz
set_var em_clock_freq 20e6
# Specify the full path and filename of QRC tech file
set_var em_tech_file /proj/work/tech.qrc
# Request Spectre to use APS
set_var extsim_cmd_option "+aps -mt +spice"
# Tell Liberate to use Spectre
char library -extsim spectre
```

**Note:** There are other variables that can be used to tune the EM characterization. For more information, see the variables prefixed by "em" in the <u>Liberate Parameters</u> chapter of the <u>Liberate Parameters</u> chapter of the

# **Creating a Liberty Library with EM Data**

To create a library with EM data, add the option -em to the write\_library command.

Liberate Details

# Example:

```
read_ldb MyEM.ldb
write library -em -filename My.lib typical
```

# **Merging EM Data into an Existing Liberty Library**

To merge a library with EM data into another library, use the merge\_library command.

# Example:

```
merge library My.lib MyEM.lib
```

# **EM Characterization Example**

The liberty syntax for EM data consists of input slew/output load related toggle rates for an output pin. They can either be a scalar value or a table of toggle rates based on a variety of input slews. The syntax of the Electromigration data in the Liberty format is as given in the following:

# Example:

```
pin (0) {
    electromigration () {
        related pin : i0;
        em max toggle rate (em lut template 7x7) {
            index 1 ("slew1 ... slewN");
            index 2 ("load1 ... loadN");
            values ( \
                togglerate1 ... ∖
                togglerateN ... )
        }
    electromigration () {
        related pin : i1;
        em max toggle rate (em lut template 7x7) {
            index 1 ("slew1 ... slewN");
            index 2 ("load1 ..loadN");
            values ( \
                togglerate1 ... \
                togglerateN ... )
        }
    }
```

Liberate Details

Notice that each input pin has a separate electromigration group. For cells with multiple input pins, these groups can also be state dependent. Liberate will automatically create an electromigration group for each delay arc characterized for each cell.

# **Data Table Index Determination**

The size of the characterized data tables are predetermined by the user from the define\_index command. The define\_template command must be specified and referenced in the define\_cell command for each cell. All arcs for the cell will have the number of slew and load indices as specified in the define\_template command.

Liberate has 3 methods available for determining the actual data table index values, also known as **index\_1** (slew index) and **index\_2** (load index).

**Method 1**: Liberate uses the define\_template index values.

The user specifies the exact indices desired using the define\_template and define\_index commands. This method gives the best runtime since Liberate will not spend any CPU time determining the index values. The write\_template command can be used to extract the exact index values from an existing library.

**Method 2**: Liberate computes the index values.

The user specifies the max\_transition, min\_transition and min\_output\_cap values. These values can be extracted from an existing library by write\_template. Liberate determines the max\_capacitance by simulating the arc for each cell from each input to each output (all "when" states are observed). The input pin will be driven using the max\_transition. Liberate will adjust the output load until the max\_transition is reached as measured at the measure\_slew\_\* thresholds. Although it may not be required, the user should provide the min\_transition (smallest input transition) and min\_output\_cap (smallest output load) values. If these not provided, then the min\_transition will be set by Liberate to the smallest/fastest slew as estimated for all outputs in the library when unloaded. If not provided, the min\_output\_cap will default to an estimation of the smallest input cap (the transistor port cap + wire cap) for all input pins in the library. These min transition and load values must be provided when using a packet based flow because only one cell will be evaluated at a time resulting in tables for a cell that may not extend over the desired range for the library. Once the min/max transition and min load are determined, then the intermediate values in the table will be determined using a simple geometric series.

**Method 3**: The user wants to maintain a curve shape as exists in a current library, but wants to change the max\_transition, min\_transition and max\_output\_cap.

Liberate Details

Liberate can read in the existing library (see read\_library), and can output a template where the values in the define\_template and define\_index commands are a ratio of the index\_n(max)-index\_n(min) (see scale\_tran\_by\_template and scale\_load\_by\_template for details). The template file will have index\_1/2 values that are ratios of the original index with the min value being 0 and the max value being 1. This flow can be useful if you want to increase the range of the data table. You can change the max value to a number greater than 1 or add additional values (increasing the number of values). By adding to or changing the values in the index, the data table can be made to extend beyond the design rules. For example, if the index\_1 template has a max value of 1.5, then the data table will be characterized to a slew that is 1.5 times the max transition value.

In methods 2 and 3 above, if the simulation method for determining the max\_capacitance as described above should fail for some reason, then Liberate will set the max\_capacitance using the method described in the documentation of the variable max\_capacitance\_auto\_mode.

Liberate will characterize the max\_capacitance in methods 2 and 3 above using a single output transition. The specific arc used will be determined by a proprietary algorithm that looks at all input to output arcs and states. Set the variable auto\_index\_distinct\_risefall to have Liberate compute a separate max\_capacitance for rise and fall transitions.



# **Truth Table Format**

Notation recognized in Liberate Truth Table format:

```
# -- comment line, when # appears at the beginning of line
* -- command line, when * appears at the beginning of line
```

If '#' appears as the first non-white character of a line, then this line is a comment and all text in this line is ignored.

# **Truth Table Format – Basic**

The following are basic truth table commands:

# ASYNC\_PINS={Pin1 Pin2...}

This is used to specify the **define\_cell async** pins that are included in the **INTERNAL\_PINS**. If there is a conflict between the **ASYNC\_PINS** and the truth table specified pins, Liberate will honor the information from the truth table. Example:

```
* ASYNC PINS={A B C}
```

# BIDI\_PINS={Pin1 Pin2...}

This is used to specify the **define\_cell bidi** pins that are included in the **INTERNAL\_PINS**. If there is a conflict between the **BIDI\_PINS** and the truth table specified pins, Liberate will honor the information from the truth table.

For example, if pin PAD is specified as:

```
* BIDI PINS={PAD}
```

but in the truth table, we have pin PAD defined as an output:

```
* TABLE = A GZ TO SRO @ PAD
0 0 0 1 @ 0
1 0 0 1 @ 1
- 1 0 1 @ Z
```

So the pin PAD will be added to the output option of the define\_cell command:

**Truth Table Format** 

```
define cell -output {PAD} ...
```

#### CELL=<cell\_name>

Specify the cell name. A cell table starts with this command and ends with the **TABLE\_END**. All commands in this range will apply to this cell only.

#### **CELL END**

This is the same as **TABLE\_END**. If it is used at the end of the last table definition, it can provide readability by indicating the end of the cell definition.

# CLOCK\_PINS={Pin1 Pin2...}

This is used to specify the **define\_cell clock** pins that are included in the **INTERNAL\_PINS**. If there is a conflict between the **CLOCK\_PINS** and the truth table specified pins, Liberate will honor the information from the truth table.

# **CONSTRAINT TEM=<name>**

Specify the constraint template name to be inserted to define\_cell.

# DELAY\_TEM=<name>

Specify the delay template name to be inserted to define\_cell

```
DUAL_IN= {<pin>:<dual_pin>}
DUAL_IO= {<pin>:<dual_pin>}
DUAL_OUT={<pin>:<dual_pin>}
```

Specifies a pair of pins that are dual-related pins. They must be of the same type (both are output or both are input) and have different (non-unate) toggle direction. (For example, if one pin transitions  $R \rightarrow F$  then the dual pin must transition  $F \rightarrow R$ .)

This is needed for IBIS template generation for dual input/output model type cells such as LVDS cells. When this argument is present, Liberate adds **-dual\_pin** and **-dual\_dir** options in the define\_arc command in the generated template file.

The two dual pins must switch at the same time.

```
# Example
* DUAL OUT={PADP:PADN}
```

**Truth Table Format** 

```
* DUAL_IN={IPADP:IPADN}
* DUAL_IO={BPADP:BPADN}
```

# ENABLE\_PINS={out\_pin:enablePin[,sideInputPin ,..] out\_pin:enablePin[,..]...

This can be used to specify the enable pins of a tri-state output pin. Currently, Liberate only recognizes one enable pin per tri-state in/output pin (A tri-state bidi pin has to have a Z state, and it appears in both the input and output columns of the truth table). This command is used to help specify two or more enable pins. Multiple commands can be used, or a single command can have one or more lines. (In that case, use curly braces to group pin the list.) Example:

# IGNORE\_ARC=< pin:related\_pin [, Related\_Pin ... ] >

This is used to tell Liberate which arc(s) (Related\_Pin to Pin) should be ignored. Multiple related pins can be grouped together with ',' for the same output pin. This command is useful if there are ambiguous arcs in the truth table that are not required to be characterized with a define\_arc command. Example:

```
* IGNORE ARC={PAD:PE, IE AI:IE DI:IE}
```

#### INPUT PINS={Pin1 Pin2...}

This is used to specify the **define\_cell input** pins that are included in the **INTERNAL\_PINS**. If there is a conflict between the **INPUT\_PINS** and the truth table specified pins, Liberate will honor the information from the truth table.

```
INTERNAL_PINS={Pin1 Pin2...}
INTERNAL_PINS={Pin1:value Pin2:value...}
INTERNAL_PINS={Pin1:value Pin2:value Pin3 Pin4 Pin5:value...}
```

The INTERNAL\_PINS command has been modified to set pins which are not listed in the truth table but need to be added to the **define\_cell pin\_list**. The user can set values for these pins. The values will be added to the **define\_arc vector** option. Only one value per pin is supported at this time. Supported values are: **0**, **1**, and **X**. Any pin in the list without a value will be set to **X**. Example:

```
* INTERNAL PINS={UP_N:0 UP_P:0 SCANOUT:X Y1 Y2 PI:1 PO:1}
* TABLE= A GZ TO SRO @ PAD
0 0 0 1 @ 0
```

**Truth Table Format** 

```
1 0 0 1 @ 1
- 1 0 1 @ Z
```

This would be the resulting define\_arc command:

```
define_arc \
    -vector "F001F00XXX11" \
    -when "!GZ&!T0&SR0" \
    -related_pin A \
    -pin PAD \
    Mycell
```

**Note:** Any pin defined as an INTERNAL\_PINS in the truth table command must <u>also</u> be specified as either an INPUT\_PINS, OUTPUT\_PINS, BIDI\_PINS, CLOCK\_PINS, ASYNC\_PINS or SLEEP\_PINS. Otherwise the internal pin will be ignored and the simulation run might fail.

# LEAKAGE\_ENUM\_PINS= {Pin1, Pin2, ...}

This is used to define pins to be enumerated for generating define\_leakage 'when' states. If not specified, then all input pins and tri-state pins are utilized. By default, up to 8 pins are accepted for enumeration. This is controlled by the parameter **max\_leakage\_vector**, which defaults to 256 leakage states. Example:

```
* LEAKAGE ENUM PINS={PAD data out data out en st en}
```

# LIB=<library\_name>

This can be used to specify the library name. Currently this is only used when generating IBIS format output. The library name specified is used as the ID for .ldb file. Example:

In buffer.tt we have:

```
* LIB=MyLib
```

Then the final IBIS ldb files would be:

```
ibis_MyLib_typ.ldb.gz
ibis_MyLib_min.ldb.gz
ibis_MyLib_max.ldb.gz
```

These names will be used in igen\_<cellname>.tcl file as well.

### MAP\_IGNORED\_BIT=<character>

This can be used to map a "-" to another supported character in the **define\_arc** vector. The valid data is a single character of **0**, **1**, **x**, or **X**. For example, a vector of "0-0-RR" becomes "0X0XRR" in the **define\_arc** command when the following is used:

```
* MAP IGNORED BIT=X
```

Truth Table Format

The default is "X" (map to an "X").

Note: the above mapping is applied only to input fields.

### MODE = < ENUM\_ALL | ENUM\_ARC | ENUM\_LEAKAGE | NO\_ENUM | STD >

**ENUM ALL** Liberate will enumerate all pins or only those pins specified by

the **LEAKAGE\_ENUM\_PINS** command to generate

define\_leakage commands in the template. It will also enumerate all pins to generate define arc commands in the output template.

**ENUM ARC** Liberate will follow the truth table entries to generate

define\_leakage commands in the template. All pins will be

enumerated to generate define arc commands.

**ENUM\_LEAKAGE** Liberate will enumerate all pins or only those pins specified by

the **LEAKAGE\_ENUM\_PINS** command to generate

define\_leakage commands in the template. The define\_arc

commands will follow the truth table entries.

NO\_ENUM | STD Liberate will follow the truth table entries to generate

define\_leakage and define\_arc commands in the output

template file. (Default.)

Note: STD and NO\_ENUM are equivalent.

# OUTPUT\_PINS={Pin1 Pin2...}

This is used to specify the **define\_cell output** pins that are included in the **INTERNAL\_PINS**. If there is a conflict between the **OUTPUT\_PINS** and the truth table specified pins, Liberate will honor the information from the truth table.

### PINLOAD\_DIR=dir

Specify the pin load direction in pin load template, where dir is "U", "D" and "B" (up, down, both). If a direction is not specified, no load will be added. (Default)

# PINPAIR=<pin1:pin2,...>

This is used to identify differential pin pairs. Multiple pin pairs can be specified when separated by a comma (","). Note: This command is not supported at this time and will be supported in a future release.

Truth Table Format

#### POWER\_TEM=name

Specify the power template name to be inserted to define\_cell

# PULLUP=<pins> PULLDOWN=<pins>

These commands are used to specify pins that can only pull-up or pull-down. For the pull-up/down pins, only the pin-caps are characterized. Note: These commands are not supported at this time and will be supported in a future release.

# PULLUP\_RES=<resistance> PULLDOWN\_RES=<resistance>

These commands specify the pull-up/down resistance (float, in Ohms) for the pull-up/down pins. If this is not specified, the resistance will not be output.

# PULLUP\_VOLT=<voltage>

Used to specify the pull-up voltage (float, in Volts)

### RELATED\_PINS={Pin:Related\_Pin [ ,Related\_Pin ... ] }

This command is to tell Liberate which related pin(s) are associated with a given output pin. Multiple related pins can be grouped together with ',' for the same output pin. This command is useful if there are ambiguous arc's in the truth table for which Liberate might fail to find a related pin for an output pin.

### Example:

```
* RELATED PINS={PAD:DO AI:DO DI:DO}
```

# SERIES\_RES=<resistance>

Used to specify the series connected resistance (float, in Ohms) to add to the bi-directional pin.

**Truth Table Format** 

#### SI\_IM\_TEM=name

Specify the SI Immunity template name to be inserted to define\_cell

TABLE=Inputs@Outputs <state\_values> TABLE\_END

Use this command to specify the actual truth table. The Input and Output pin arcs are specified as input pins, a separator, then the output pins. The pin names and the values must be separated by whitespace. The values are specified one vector at a time. The table continues until the command **TABLE\_END** is encountered. Bi-directional pins are specified as both inputs and outputs.

#### Example:

```
* TABLE OEN I PAD @ PAD C
1 - @ 1 1
* TABLE END
```

# TABLE\_SEP=<value>

Use this to specify the default table separator value.

(Default: '@'). Specify this command at the very beginning of the input file (not inside any \*CELL) to specify separator globally.

### WRITE\_HIDDEN\_POWER = < 0 | 1 >

Use this option to control the output of hidden power arcs into the template. Hidden arcs are arcs where an input toggles, but no output toggles. Default is 0 (do not write hidden power.)

### **WRITE\_WHEN** = < 0 | 1 >

Use this option to add the '-when' option to the **define\_arc** commands. When in IBIS mode, the '-when' is always added. This option can be applied globally when used before the CELL command, or locally for individual cells when used after the CELL command. Default = 0.

Note: If the '-when' is present in a define\_arc command, it will be carried into the lib.

#### Example 1:

- \* CELL= MUXI31 \* MODE=ENUM
- \* WRITE\_WHEN=1

Truth Table Format

#### Example 2:

#### In file gen.tcl:

```
read_truth_table mux.tt
write template -truth table template mux
```

#### In file mux.tt:

```
* CELL= MUXI31
* MODE= ENUM
* WRITE WHEN=1
* LEAKAGE ENUM PINS={SO S1 S2}
* TABLE= 10 11 12 S0 S1 S2 @ X
1 x x 1 0 0 @ 0
0 x x 1 0 0 @ 1
x 1 x 0 1 0 @ 0
x 0 x 0 1 0 @ 1
x x 1 0 0 1 0 0 1
x x 1 0 0 1 0 0 1
x x 0 0 0 1 0 0 1
* TABLE END
```

# The generated define\_leakage and define\_arc commands in template\_mux.tcl file:

```
# define leakage for 3 pins :
# S0 S1 \overline{S}2
define leakage -when "S0 S1 S2" {MUXI31}
define leakage -when "!SO S1 S2" {MUXI31}
define leakage -when "S0 !S1 S2" {MUXI31}
define_leakage -when "!S0 !S1 S2" {MUXI31}
define_leakage -when "S0 S1 !S2" {MUXI31}
define_leakage -when "!S0 S1 !S2" {MUXI31}
define_leakage -when "S0 !S1 !S2" {MUXI31}
define leakage -when "!S0 !S1 !S2" {MUXI31}
# Generate define arc by enumerating all possible vector combination.
# Pins : I0 I1 I2 S0 S1 S2 X
define arc -vector "FXX100R" -when "S0&!S1&!S2" -related pin {I0}
define arc -vector "10XFROR" -when "I0&!I1&!S2" -related pin {S0 S1} -pin X
MUXI31
define arc -vector "1X0F0RR" -when "I0&!I2&!S1" -related pin {S0 S2} -pin X
MUXI31
define arc -vector "RXX100F" -when "S0&!S1&!S2" -related pin {I0} -pin X
MUXI31
define arc -vector "01XFR0F" -when "!I0&I1&!S2" -related pin {S0 S1} -pin X
define arc -vector "0X1F0RF" -when "!I0&I2&!S1" -related pin {S0 S2} -pin X
define arc -vector "01XRF0R" -when "!I0&I1&!S2" -related pin {S0 S1} -pin X
MUXI31
define arc -vector "XFX010R" -when "!S0&S1&!S2" -related pin {I1} -pin X
MUXT31
define arc -vector "X100FRR" -when "I1&!I2&!S0" -related pin {S1 S2} -pin X
MUXI31
```

Truth Table Format

```
define arc -vector "10XRF0F" -when "I0&!I1&!S2" -related pin {S0 S1} -pin X
MUXI31
define arc -vector "XRX010F" -when "!S0&S1&!S2" -related pin {I1}
MUXI31
define arc -vector "X010FRF" -when "!I1&I2&!S0" -related pin {S1 S2} -pin X
MUXI31
define arc -vector "0X1R0FR" -when "!I0&I2&!S1" -related pin {S0 S2} -pin X
define arc -vector "X010RFR" -when "!I1&I2&!S0" -related pin {S1 S2} -pin X
MIIXT31
define arc -vector "XXF001R" -when "!S0&!S1&S2" -related pin {I2}
MUXI31
define arc -vector "1X0R0FF" -when "I0&!I2&!S1" -related pin {S0 S2} -pin X
MUXT31
define arc -vector "X100RFF" -when "I1&!I2&!S0" -related pin {S1 S2} -pin X
define arc -vector "XXR001F" -when "!S0&!S1&S2" -related pin {I2}
MUXI31
```

# **Liberate Truth Table format**

# Input field:

```
'0' = Low
'L' = low (higher or equal to 0. Currently is treated as '0')
'1' = High
'H' = high (lower or equal to 1. Currently is treated as '1')
'X' = Don't Care. Can be '0' or '1'
'-' = ignored
```

#### Output field:

```
'0' = Low
'L' = Low
'1' = High
'H' = High
'X' = unknown
'Z' = High Impedance
'-' = Not Specified
```

For a three-state-enabled pin (PAD), there should be at least one 'Z' state specified in the output field. Since the PAD pin appears at both the input and the output field, for any logic value row (vector), there should be a '-' at one of the field. This is required since a bidirectional signal should not be both input and output in the same vector.

#### **Example:**

When the enable pin is set (PAD is output enabled), the following are valid (PAD @ PAD) logic values:

When the enable pin is unset (PAD is input), the following are valid (PAD @ PAD) logic values:

Truth Table Format

Note: For any 'Z' found at the input of a bi-directional pin, if the output is '-', Liberate changes the output '-' to 'Z'.

#### Template generated:

The following Liberate commands are written to the generated template file: define\_cell, define\_pin\_load, define\_leakage and define\_arc.

The define\_pin\_load command is added when there is a three-state enable pin in the truth table and at least one of PULLUP\_RES, PULLDOWN\_RES, PULLUP\_VOLT, or SERIES\_RES commands are specified.

See the **read\_truth\_table** command for an example.

#### Truth table flow:

Use the Tcl command read\_truth\_table to read in truth table file(s). All loaded cell information is attached to the library specified in this command.

Use the Tcl command write\_template with the -truth\_table option to write out a template using the truth table data that was read in with the read\_truth\_table command.

After the template has been generated, it should be inspected and modified as required to suit the circuit.

#### Example:

To read in a truth table file (io\_cells.tab), which contains several truth tables, and generate a Liberate template with 5-by-6 delay and power indices.

```
read_truth_table io_cells.table
write_template -auto_index \
    -index_delay 5x6 \
    -truth_table template_io_cells
```

# **Truth Table Format – IBIS**

# Notes on command syntax

Some data lines might be too long to fit in one line. In this case, quotes can be used to continue the command onto multiple lines. For example:

```
* DISCLAIMER="This software contains information confidential and proprietary to ABC Corporation."
```

# Use quotes if there are spaces in the data:

```
* MANUFACTURER="Cadence Design Systems, Inc."
```

For data fields such as {25,-40,125}, *don't put a space* in between the values. *Example of incorrect formatting:* {25, -40, 125}.

A space (or;) is to separate data fields such as {P1:PAD P2:COUT}.

A global command, like CORE\_VOLTAGE, SOURCES, and IBIS\_FILE can appear only once per table.

Some commands to set IBIS pin data may be utilized many times in a section.

#### Example:

```
* SET_POWER_NET_VDD={VDDS:1.8,1.62,1.98 BIASFET:1.8,1.62,1.98}

* SET_POWER_NET_VDD={BIAS1:1.25,1.25,1.25 BIAS2:1.25,1.25,1.25}

* MODEL_WHEN={Buffer_Output:!LOPWRA&!LOPWRB}

* MODEL_WHEN={Buffer_Output:LOPWRA&!LOPWRB}

* MODEL_WHEN={Buffer_Output:!LOPWRA&LOPWRB}

* MODEL_WHEN={Buffer_Output:!LOPWRA&LOPWRB}
```

For IBIS Truth Table commands, a PIN refers to the IBIS pin name and a NET refers to the Spice netlist net name.

For example, the user may have these PIN/NET/MODEL in the file:

### Liberate uses the following information to link them together:

```
* PIN_MODEL_NAME={P1:Buffer_Output}
* PIN_NET_NAME={P1:PAD}
* MODEL_TYPE={Buffer_Output:Output}
* PIN_MODEL_NAME={P2:Buffer_TriState}
* PIN_NET_NAME={P2:PTST}
* MODEL_TYPE={Buffer_TriState:3-state}
```

# Example of dual related output pins (PAD and PADN):

**Truth Table Format** 

```
* PIN_NET_NAME={P1:PAD}
* PIN_INV_PIN={P1:P2}
* PIN_INV_PIN_NET={P2:PADN}
```

## **IBIS Truth Table Commands**

```
C_PKG={typ,min,max}
L_PKG={typ,min,max}
R_PKG={typ,min,max}
```

Define component pins default packaging values, C/L/R in Farads/Henrys/Ohms.

# COPYRIGHT="<string>"

This specifies the copyright string to be included in the IBIS output file.

# CORE\_TEMPERATURE={typ[,min[,max]]}

This specifies the 3 PVT temperatures that the IBIS will be characterized at. The value is in a list: {typ min max}.

## CORE\_VOLTAGE={typ[,min[,max]]}

This specifies the 3 PVT voltages that the IBIS will be characterized at.

# **DISCLAIMER="<string>"**

This specifies the disclaimer string to be included in the IBIS output file.

```
IBIS_BEGIN IBIS END
```

Specifies the beginning and ending of an IBIS section.

**Truth Table Format** 

# IBIS\_FILE="<filename>"

This specifies the IBIS output file name. The file name should be in all lowercase. If not, Liberate will automatically convert it to lower case to fulfill the IBIS requirement. If the suffix is not ".ibs", Liberate will append ".ibs" to the end.

#### IBIS FILE REV="<revision>"

This specifies the output file revision.

```
IBIS_VER="<version>"
(or IBIS_VERSION)
```

This specifies the IBIS version in the output IBIS file. Default is "4.2". There is a limitation of up to 100 data points in some sections in a version 3.X file. This limit is changed to 1000 data points in version 4.X. (Also accepted: IBIS\_VERSION)

# MANUFACTURER="<string>"

This specifies a manufacturer string to be included in the IBIS output file.

### MODEL\_C\_REF/MODEL\_R\_REF/MODEL\_V\_REF={model\_name:pin\_name ...}

Define the timing specification test load (Cref, Rref, Vref) in the [Model] section. Please see the IBIS specification for more details.

#### Example:

```
* R_PKG={0,0,0}

* PIN R_PIN={Out:200m PAD:210m In:50m}

* MODEL R REF={Buffer Output:50}
```

# MODEL\_ENABLE\_PIN\_NET={model\_name:pin\_name ...}

This command is used to clarify the Enable attribute of an IBIS [Model] section. If not provided, Liberate will attempt to determine the enable pin from the truth table, provided there is only one enable pin/net. Use this command to set the enable pin netname for a IBIS model. For example, assume the cell TriBuffer has an enable pin, a pad pin and one output pwrdn pin. The pin used to enable/disable the output pin PAD of the cell TriBuffer is OEN (OEN -> PAD). In order to help Liberate to choose the OEN pin (instead of PWRDN) is the enable pin for PAD, the user can set this command:

```
* MODEL ENABLE PIN NET={TriBuffer:PAD}
```

**Truth Table Format** 

#### MODEL\_RELATED\_PIN\_NET={model\_name:pin\_name ...}

Specify the model pin to net mapping. Use this command to set the related pin netname for an IBIS model. For example, assume a cell Buffer\_Output has multiple input pins and control pins, and the main input netname to drive the output DOUT of the model Buffer\_Output is A (A -> DOUT). In order to tell Liberate that control pins LOPWA and LOPWB are not directly related pins for DOUT, use the following command:

```
* MODEL_RELATED_PIN_NET={Buffer_Output:A}
```

This command is also used to determine the Polarity attribute of an IBIS [Model] section. Liberate determines the polarity direction (Inverting / Non-Inverting) from the truth table and puts it into the IBIS model Polarity attribute.

# MODEL\_TYPE={model\_name:type}

Specify the type for each model.

Fully supported model types:

```
Input
Output
I/O
3-state
Open_drain
Open_sink
Open_source
I/O_open_drain
I/O_open_sink
I/O_open_source
POWER
GND
```

**Note**: The truth table feature does <u>not</u> support **open\_drain/open\_sink** and **open\_source** types. Users should use the standard (I/O, Output) model first, then manual modify the generated template\_arc.tcl and template\_ibis.tcl files to remove the pull up/rising arcs that are not needed.

#### Example:

```
* MODEL_TYPE={Buff_I:Input Buff_O:Output Buff_PAD:3-state}
```

#### MODEL\_VINH={pin\_name:Vinh ... }

Specify the input logic high DC voltage. The Vinh can accept one, two, or three entries with the voltage values mapping to: "typ", "min", and "max". The typical value is listed in [Model] section. If more than one voltage is specified, the typ/min/max values are listed in the [Model Spec] section when there is a difference between them.

#### Example 1:

Truth Table Format

```
* MODEL_VINH={Buff_PAD:2.0 Buff_In:2.0}
Example 2:
    * MODEL_VINH={Buffer_In:2.31,2.08,2.54}
```

# MODEL\_VINL={pin\_name:Vinl ... }

Specify the input logic low DC voltage. The Vinl can accept one, two, or three entries with the voltage values mapping to: "typ", "min", and "max". The typical value is listed in the [Model] section.

If more than one voltage is specified, the typ/min/max values are listed in the [Model Spec] section when there is a difference between them.

# Example 1:

```
* MODEL VINL={Buffer PAD:0.8 Buffer In:0.8}
```

# Exmaple 2: input buffer:

```
* MODEL_VINL={Buffer_In:1,0.89,1.09}
* MODEL_VINH={Buffer_In:2.31,2.08,2.54}
```

# Liberate command generated from truth table

```
ibis define model \
    -model type Input \
    -\text{vinl } \{1.0 \ 0.89 \ 1.09\} \ 
    -vinh \{2.31 \ 2.08 \ 2.54\} \setminus
    -when "(!PI&!PUPDSEL)" \
    -component $ibisCellName \
    P1 !PI !PUPDSEL
( input buffer IBIS )
[Model]
                            P1 !PI !PUPDSEL
Model_type
                     Input
Vinl \equiv 1.0
Vinh = 2.31
[Model Spec]
Vinl
                                1.0
                                                0.89
                                                              1.09
                                2.31
Vinh
                                               2.08
                                                              2.54
```

## MODEL\_VMEAS={pin\_name:Vref ... }

Specify the reference voltage for timing measurements. The Vref can accept one, two, or three entries with the voltage values mapping to: "typ", "min", and "max". The typical value is listed in the [Model] section.

If more than one entry is given, the typ/min/max values are listed in the [Model Spec] section when there is a difference between them.

**Truth Table Format** 

#### Example 1:

```
* MODEL VMEAS={Buff PAD:1.65 Buff_0:1.65}
```

# Example 2: output buffer

```
* MODEL VMEAS={Buffer Out:1.21,1.195,1.215}
```

# Liberate command, generated from truth table

```
ibis define model \
    -model Type Output \
    -polarity Non-Inverting \
-r_load 50 \
    -vmeas \{1.21 \ 1.195 \ 1.215\} \ 
    -rref 101M \
    -cref 15pF \
    -vref 0.\bar{0} \
    -when "(!LPSEL&!LOPWRA&!LOPWRB)" \
    -component $ibisCellName \
    P1 !LPSEL !LOPWRA !LOPWRB
( output buffer IBIS )
[Model]
                           P1 !LPSEL !LOPWRA !LOPWRB
Model type
                    Output
Polarity Non-Inverting
Vmeas = 1.21
[Model Spec]
                            1.21
Vmeas
                                       1.195
                                                   1.215
```

# MODEL\_WHEN={model\_name:<resistance>,...}

Specify the *when* condition(s)used in each model. If multiple MODEL\_WHEN= commands exists for a model, then Liberate will group them together as one [Model Selector], and create a name for each when condition. The user may change the name and add description of the generated template\_arc.tcl file. Example:

```
* MODEL WHEN={Buff O:PU&PD,PU&!PD,!PU&PD,!PU&!PD}
```

# NOTES="<string>"

This specifies a note string to be included in the IBIS output file.

# PIN\_C\_FIXTURE={pin\_name:capacitance}

Specify the C\_fixture (test fixture) for an IBIS pin.

# PIN\_L\_FIXTURE={pin\_name:inductance}

Specify the L\_fixture (test fixture) for an IBIS pin.

**Truth Table Format** 

C\_fixture and L\_fixture can be used to produce waveforms which describe the typical test case setups for reference. However, they are generally not recommended.

(Note, there is no PIN\_R\_FIXTURE command since PULLUP\_RES/PULLDN\_RES is the R\_Fixture.)

```
PIN_C_PIN = {pin_name:<capacitance> ...}
PIN_L_PIN = {pin_name:<inductance> ...}
PIN_R_PIN = {pin_name:<resistance> ...}
```

Define the package R/L/C value in that pin, which overwrites the default value listed in the [Package] section. Example:

```
* PIN_C_PIN={P3:2.9pF P2:3.4pF P1:2.0pF}
* PIN_L_PIN={P3:3.0nH P2:5.0nH P1:NA}
* PIN_R_PIN={P3:200m P2:209m P1:198m}
```

# PIN\_INV\_PIN={pin\_name:net\_name ...}

Specify the corresponding inverting pin (and net) name for I/O output. Example:

```
* PIN INV PIN={P2:PADN}
```

## PIN\_MODEL\_NAME={pin\_name:model\_name ...}

Specify the pin name to model name mapping. Note: POWER, GND and NC are reserved model names that will be set to model\_type. Example:

```
* PIN MODEL NAME={VD33:POWER VSSPST:GND}
```

```
PIN_NET_NAME={pin_name:net_name ...}
```

Specify the IBIS pin name to netlist net (signal) name mapping. Example:

```
* PIN NET NAME={P3:DOUT P2:PAD P1:DIN}
```

```
PIN_TDELAY={pin_name:<time> ...}
```

This contains launch delays (in seconds) of the non-inverting pins relative to the inverting pins. Example:

```
* PIN TDELAY={P2:1.Ons,NA,NA}
```

#### PIN\_VDIFF={pin\_name:<voltage> ...}

Specify the differential receiver threshold voltage between the inverting and non-inverting pins for Input or I/O model types. Example:

**Truth Table Format** 

```
* PIN VDIFF={P2:200m}
```

```
PULLDN_RES={pin_name:typ,min,max ...}
(or PULLDOWN RES)
```

Specify the pulldown R\_load in Ohms for each pin.

```
PULLDN_VOLT={pin_name:typ,min,max ...}
(or PULLDN VOLTAGE or PULLDOWN VOLT or PULLDOWN VOLTAGE)
```

Specify the pulldown termination corner voltages for each pin.

```
PULLUP_RES={pin_name:typ,min,max ...}
```

Specify the pullup R\_load in Ohms for each pin. This should be consistent with the R\_fixture.

```
PULLUP_VOLT={pin_name:typ,min,max ...}
(or PULLUP_VOLTAGE)
```

Specify the pullup termination corner voltages for each pin.

```
RUN_DIR={/run_dir_typ[,/run_dir_min[,/run_dir_max]]}
```

Specifies between 1 to 3 directories where Liberate can find and execute Tcl commands associated with the corners: min, typ, and max. This command must be set between IBIS\_BEGIN & IBIS\_END statements.

<u>Important</u>: You must set the RUN\_DIR when using a job scheduler such as LSF or Sun Grid Engine (SGE). If this is not set correctly, the path to the Tcl scripts sourced within ibis <cell> <corner>.tcl will not be found.

For usage, reference the following examples below:

If RUN\_DIR is set to {/run\_dir\_typ,/run\_dir\_min,/run\_dir\_max} then the generated scripts for the 3 corners will have their run directories set as follows:

```
_ibis_<cell>_typ.tcl use: /run_dir_typ
_ibis_<cell>_min.tcl use: /run_dir_min
_ibis_<cell>_max.tcl use: /run_dir_max
```

If only 2 RUN\_DIR's are set {/run\_dir\_typ,/run\_dir\_min} but three corners are specified the run directories will be set as follows:

```
_ibis_<cell>_typ.tcl use: /run_dir_typ
```

**Truth Table Format** 

```
_ibis_<cell>_min.tcl use: /run_dir_min  # These 2
ibis <cell> max.tcl use: /run_dir_min  # repeated
```

If only 1 RUN\_DIR is set {/run\_dir\_typ} but three corners are specified the run directory will be set as follows:

```
__ibis_<cell>_typ.tcl use: /run_dir_typ
_ibis_<cell>_min.tcl use: /run_dir_typ
_ibis <cell>_max.tcl use: /run_dir_typ # These 3 repeated
# These 3 repeated
```

If RUN\_DIR is not specified, then a `set run\_dir [exec pwd] ` is added in the run script ibis\_<cell>\_<corner>.tcl

# **SET\_CONTROL\_PARAM={<variables>}**

SET\_CONTROL\_PARAM recognizes two variables: **no\_header** and **append\_file**. They accept the values 1 (or true) and 0 (or false). **append\_file** has no effect if **no\_header** is not set to 1 (or true). This is used to create an IBIS file with multiple [Model] sections for a single device. (See <u>Creating an IBIS file with multiple [Model] sections for a single device</u>.)

#### Example:

```
* SET CONTROL_PARAM={no_header:1 append_file:1}
```

This will create the following line in igen\_<CELL>.tcl:

```
write ibis file -no header -append file $file $ldbs $cell
```

#### SET NET GND={net name:typ[,min[,max]]}

This specifies the net name of a pin and the ground voltage levels applied to each corner.

### SET\_NET\_VDD={net\_name:typ[,min[,max]]}

This specifies the net name of a pin and the supply voltage levels applied to each corner.

#### SET\_POWER\_NET\_GND={supply\_net\_name:typ[,min[,max]]}

Specifies the name of a GND power source net name and the voltages applied to each corner.

## SET\_POWER\_NET\_VDD={supply\_net\_name:typ[,min[,max]]}

Specifies the name of a VDD power source net name and the voltages applied to each corner.

**Truth Table Format** 

# SET\_TCL\_VARIABLE={Tcl\_variable\_name:typ\_val[,min\_val[,max\_val]]}

This command is to set harness (subckt cell name) variables which is to be used in **template\_arc.tcl**.

# Example:

```
* SET_TCL_VARIABLE={TERMRES:termres_typ,termres_min,termres_max}
* HARNESS=$TERMRES
```

Then in the generated (typical corner) char script file there will be the following:

```
set TERMRES termres typ
```

and in the generated template\_arc.tcl, there will be

```
define_cell \
    -input {A LOPWRA LOPWRB } \
    -output {PAD} \
    -pinlist {A LOPWRA LOPWRB PAD} \
    -harness $TERMRES \
```

The user should have a harness spice netlist file available.

## Example: In the termres.sp file:

```
.subckt termres_typ pad_altos_out padn_altos_out R1 pad_altos_out mid 50 R2 padn_altos_out mid 50 Vmid mid 0 1.21 .ends
```

In the predef.tcl file, there should be the following line: (note, there are 3 harness cell termres\_typ/termres\_min/termres\_max for the three corners)

```
if {$corner == "typ"} {
    set TERMRES "termres_typ"
} elseif {$corner == "min"} {
    set TERMRES "termres_min"
} elseif {$corner == "max"} {
    set TERMRES "termres_max"
}
lappend spicefiles "termres.sp"
```

By doing so, the -harness argument in define\_cell command in template\_arc.tcl file can be functional.

```
define_cell \
    -input {A LOPWRA LOPWRB LPSEL PWRDN} \
    -output {PAD PADN} \
    -pinlist {A LOPWRA LOPWRB LPSEL PWRDN PAD PADN} \
    -harness $TERMRES \
    -delay delay_template_1x1 \
    -power power_template_1x1 \
    MyCell
```

Note, harness is not needed for liberate to characterize IBIS differential IO cells. This example is only for demo purpose.

**Truth Table Format** 

<u>NOTE</u>: The rising dV is measure with an R\_load (default 50 Ohm) termination to ground and the falling is measured with an R\_load (default 50 Ohm) termination to Vdd. The following are voltages for pullup/down measurements and should be consistent with V\_fixture.

# Template generated:

The following Liberate commands are written to the generated template\_arc.tcl file:

```
define_template
define_cell
define_pin_load
define_leakage
define_arc.
```

The following Liberate commands are written to the generated template\_IBIS.tcl file:

```
ibis_define_header
ibis_define_waveform_template
ibis_define_component
ibis_define_model
ibis_define_pin,
```

The following commands take IBIS model name as leading variable:

```
MODEL_C_REF
MODEL_R_REF
MODEL_V_REF
MODEL_TYPE
MODEL_RELATED_PIN_NET
MODEL_ENABLE_PIN_NET
MODEL_WHEN
MODEL_VINL
MODEL_VINL
MODEL_VINH
MODEL_VMEAS
```

The following commands take IBIS pin name as leading variable:

```
PULLUP_VOLT
PULLUP_RES
PULLUP_RES
PULLDN_RES
PIN_MODEL_NAME
PIN_NET_NAME
PIN_INV_PIN_NET
PIN_R_PIN
PIN_L_PIN
PIN_C_PIN
PIN_L_FIXTURE
PIN_C_FIXTURE
PIN_VDIFF
PIN_TDELAY
```

# The following commands take <u>SPICE net name</u> as leading variable:

```
SET_POWER_NET_VDD
SET_POWER_NET_GND
SET_NET_VDD
SET_NET_GND
```

**Truth Table Format** 

# Creating an IBIS file with multiple [Model] sections for a single device

The user may create an IBIS file from different sets of IBIS Idb files by using the options **-no\_header**, and **-append\_file**. The example below shows how these options are used in a series of three Tcl script to add [Model] data to a single IBIS file.

# 1. Prepare IBIS ldb files and 3 Tcl scripts

```
script 01.tcl
    set cell "IOBUF12S"
    set file "iobuf12s.ibs"
    set ldbs { ibis_IOBUF12S_typ.01.ldb.gz ibis IOBUF12S min.01.ldb.gz \
         ibis IOBUF1\overline{2}S max.01\overline{.ldb.gz} }
    write ibis file $\overline{f}ile $ldbs $cell
script_02.tcl
    set cell "IOBUF12S"
    set file "iobuf12s.ibs"
    set ldbs { ibis IOBUF12S typ.02.ldb.gz ibis IOBUF12S min.02.ldb.gz \
         ibis IOBUF1\overline{2}S max.02\overline{1}\overline{d}b.gz }
    write ibis file -no header -append file $file $ldbs $cell
script_03.tcl
    set cell "IOBUF12S"
    set file "iobuf12s.ibs"
    set ldbs { ibis_IOBUF12S_typ.03.ldb.gz ibis_IOBUF12S_min.03.ldb.gz \
         ibis IOBUF1\overline{2}S max.03\overline{1}ldb.gz }
    write ibis file -no header -append file $file $ldbs $cell
    write ibis end $file
```

#### 2. Run scripts sequentially

```
liberate script_01.tcl
liberate script_02.tcl
liberate script_03.tcl
```

# 3. Edit IBIS file to add [Model Selector] section manually and validate file integrity.

# **Constraint-related Delay and Clock Path** Measurement

It is possible to have Liberate measure the clock and data paths for a given constraint arc. These path measurements can be reported in the ldb as descibed below, or can be used to compute the setup/hold time in lieu of the standard bisection search algorithm (see define arc -metric path delta). The measurements must be completely specified by the user. A path delay can be measured from a define arc pin to pin probe and from related pin to related\_probe. The following changes were made to support this functionality:

Liberate will perform an additional "final simulation" (last iteration + 1) with the requested clock and data path measurements possibly with added margin (back-off).

If set constraint -margin is applied before char library, the specified margin will be used as a back-off adjustment for the final simulation.

The **define\_arc** command has the following options: **pin\_probe**, **pin\_probe\_dir**, pin\_probe\_threshold, and related\_probe\_threshold. The threshold variables accept values between 0 and 1 and default to a value of 0.5.

The following attributes will be written into the ldb: altos pin probe rise, altos\_pin\_probe\_fall, altos\_related\_probe\_rise, and altos\_related\_probe\_fall.

# Example:

```
define arc \
    -type setup \
    -metric path delta
    -pin \{D\} -pin_dir -R \setminus
    -related pin {CK} -related pin dir R \
    -pin probe threshold 0.4 -related probe threshold 0.4 \
    -pin_probe {INT_1} \
-related_probe {INT_2} \
DFFX1
```

#### The ldb will have:

```
timing () {
          altos pin probe fall : "0.121926 0.125029 0.126677 0.131257 0.124245
0.13021 \ \ 0.133\overline{01}4 \ \ \overline{0.}1339\overline{3}7 \ \ 0.134979 \ \ 0.12743 \ \ 0.141288 \ \ 0.143912 \ \ 0.14479 \ \ 0.142544
0.134338 0.222769 0.225745 0.227327 0.223372 0.214846 0.299318 0.301962 0.30321
0.295557 0.287447 ";
```

## Constraint-related Delay and Clock Path Measurement

```
altos pin probe rise: "0.0133118 0.0131942 0.0135056 0.0166397
0.0189255 \ 0.0\overline{0}918\overline{5}33 \ 0.\overline{0}0933199 \ 0.00917782 \ 0.0123258 \ 0.0152624 \ 0.00113986
0.0878743 - 0.0834282 - 0.211588 - 0.211584 - 0.211563 - 0.211518 - 0.208395 ";
          altos related probe fall: "0.0451655 0.05435 0.059468 0.0610231
0.0395994 0.0\overline{4}4886 0.0\overline{5}4111\overline{3} 0.0594423 0.0620969 0.0419871 0.0448538 0.0541429
0.0596396 0.0636134 0.0446303 0.0439837 0.0530142 0.0582266 0.061947 0.0438122
0.0437301 0.0526872 0.0577312 0.0607178 0.042053 ";
          altos related probe rise : "0.0419939 0.0505755 0.0553957 0.0564752
0.036051\ 0.04\overline{2}2824\ 0.\overline{05}0974\overline{6}\ 0.0557763\ 0.0572595\ 0.0367968\ 0.0422869\ 0.0510556
0.0560625 0.0580703 0.0379491 0.0427997 0.0520553 0.0574491 0.0617163
0.0433321 0.0426693 0.0519382 0.0572984 0.0616856 0.0444859 ";
          related_pin : "CK";
          timing type : setup rising;
          rise constraint (constraint template 5x5) {
            index 1 ("0.021898, 0.0788762, 0.135854, 0.591678, 1.16146");
            index_2 ("0.021898, 0.0788762, 0.135854, 0.591678, 1.16146");
            values ( \
              "0.0361599, 0.0288945, 0.0275717, 0.0445843, 0.0765158", "0.0402818, 0.0325445, 0.0305551, 0.0464705, 0.0783839", "0.0438295, 0.0357188, 0.0333824, 0.0494603, 0.0821265", "0.0489605, 0.0411358, 0.0384973, 0.0587414, 0.0995835", "0.0363275, 0.0290285, 0.027267, 0.0504022, 0.0963014"
            );
          fall constraint (constraint template 5x5) {
            index_1 ("0.021898, 0.078\overline{8}762, 0.1\overline{3}5854, 0.591678, 1.16146");
            index_2 ("0.021898, 0.0788762, 0.135854, 0.591678, 1.16146");
            values ( \
               "0.0269794, 0.0171525, 0.00999429, -0.000490503, 0.0155645", \setminus
               "0.0338654, 0.0240763, 0.016751, 0.00486099, 0.0201764", "0.0438901, 0.0341262, 0.0267148, 0.0132729, 0.0277857",
               "0.118124, 0.108111, 0.100687, 0.082254, 0.0935043", \
               "0.192684, 0.182188, 0.174187, 0.149656, 0.156948" \
            );
       }
```

C

# **External Simulator Options and Settings**

# **Spectre**

Spectre reads options from various locations including the .options statement, the deck header, the .tran statement, and the command line. (See the <u>Virtuoso Spectre Circuit Simulator Reference</u>, "Command Options section for a full list of options.)

Passing options to Spectre requires setting the appropriate Liberate variable so options appear in the expected location:

|                    | Spice compatible                       | Native Spectre options | Transient control     | Command line                                                     |
|--------------------|----------------------------------------|------------------------|-----------------------|------------------------------------------------------------------|
| Liberate variables | extsim_option<br>extsim_leakage_option | extsim_deck_header     | extsim_tran_append    | extsim_cmd_option                                                |
| Spectre options    | gmin<br>method<br>rabsshort<br>save    | reltol                 | errpreset<br>Iteratio | -64 +altos +aps -cmiconfig +lorder +lqt +modellib +mt -mt +spice |



The following is a series of examples showing how various options can be set to support different configurations or achieve different results.

# **General Spectre Settings for Accuracy and Performance**

These represent a baseline set of options for Spectre when used with Liberate. The settings are accurate and recommended for all geometries.

# External Simulator Options and Settings

```
set var extsim cmd option
                                 "+spice +lorder MMSIM:PRODUCT"
set var extsim deck header
                                 "simulator \
                                 lang=spectre\nOpt1 options reltol=1e-4\nsimulator
                                lang=spice"
set var extsim leakage option
                                "method=gear gmin=1e-15 redefinedparams=ignore
rabsshort=1m"
set var extsim option
                                "method=gear gmin=1e-15 redefinedparams=ignore
rabsshort=1m"
                                 "lteratio=10"
set var extsim tran append
set var extsim reuse ic
                                 3
```

**Note:** Liberate Spectre Aging flow was supported by Liberate 13.1 ISR1 along with MMSIM12.1 ISR16 or later versoins.

# **Spectre Kernel Interface (SKI)**

To enable the high-performance private API to Spectre (SKI), add these to baseline settings. The recommended version of MMSIM is 13.1 ISR5 or newer, in order to gain the full benefit of SKI.

**Note:** Liberate SKI Aging flow was only supported by Liberate 13.1 ISR4 along with MMSIM13.1 ISR9 or later versions.

```
set var ski enable 1
```

# Do not save the decks with SKI as the disk storage requirement is too high

```
set var extsim save passed none
```

# Put SKI tmp files in an NFS partition instead of machine-local

```
set env(TMPDIR) "$env(PWD)/ski temp"
```



To use SKI, changes must be made to your **altos\_init** file. An example is provided in the <release>/examples/ directory. We strongly recommend you use this altos\_init as-is. Users who are familiar with modifying the altos\_init file may merge their existing file with the example provided. The new altos\_init should be placed in one of the following locations, in order of priority:

- □ run directory
- □ \$HOME
- □ \$ALTOSHOME/etc/

With SKI's current implementation, Liberate communicates with Spectre via shared memory and semaphores. One caution is that if a Liberate job is killed via bkill or gdel,

External Simulator Options and Settings

shared memory may not be cleaned up properly. The altos\_init script that is provided will perform this clean up automatically.

**Note:** When <code>extsim\_model\_include</code> is set, Liberate will check the format of the file and if compatible (ie: first line must not be a legal SPICE command), it will automatically enable the Spectre +modellib option. When using a full EMI flow, this can increase performance by ~30%.

## Correlation between stand-alone Spectre & SKI

To achieve correlation between Spectre stand-alone, SKI, and Alspice add the following options. These are recommended as they will ensure consistent methodologies are used between the different simulations.

```
# Standardize transient window for Alspice/SKI and extsim decks
set_var power_sim_estimate_duration 1
set_var power_tend_match_tran 1
set_var tran_tend_estimation_mode 1
# Match SKI methodologies to Spectre
set_var ski_alter_mode 1
set_var ski_mdlthreshold_exact 1
set_var ski_power_subtract_output_load_match_extsim 1
# Match Alspice methodologies to Spectre
set_var alspice_power_subtract_output_load_match_extsim 1
```

# **Special Licensing**

Cadence offers a characterization-only license for Spectre to increase cost-performance of library characterization known as the spectre\_char\_opt license. It is recommended to use this license if available.

Newer versions of Liberate automatically disables this feature if no licenses are available from the license server. Older versions would wait until the license server timed-out before switching to a different Spectre license, resulting in a delay at the start of every simulation. If no spectre\_char\_opt licenses are included, this feature may be disabled by setting the following parameter:

```
set var spectre use char opt license 0
```

**External Simulator Options and Settings** 

# **HSPICE**

# Accuracy settings for 28nm and below

set\_var extsim\_cmd < path to HSPICE >
set\_var extsim\_leakage\_option "accurate=1 brief=1 runlvl=6 method=gear
gmindc=1e-15 gmin=1e-15 kcltest=1"
set\_var extsim\_option "accurate=1 brief=1 runlvl=6 autostop gmindc=1e-15
gmin=1e-15"

# **ECSM Accuracy and Correlation Settings for 20nm and Below**

Use these settings to produce:

- Best-practices ECSM Libraries
- Production ECSM libraries for 20nm and below

#### **Driver Cell**

If the library is to be used only in an ECSM flow, then an active driver (or series of active drivers) has shown to provide the best accuracy. If the library is to be used in a mixed CCS/ECSM flow, then studies need to be done by the end-user to determine which driver yields the best overall results.

## Recommended Liberate Settings for ECSM

```
# Set ECSM modeling variables for N-piece
set var ecsm version 2.1
set_var_ecsm_cap_mode 1
# Receiver capacitance thresholds need to be balanced with respect to rise/fall
thresholds
set receiver cap thresholds \
        -rise [list 0.1 0.3 0.5 0.6 0.7 0.8 0.9 0.9999] \
        -fall [list 0.9 0.7 0.5 0.4 0.3 0.2 0.1 0.0001]
# For ECSM waveform thresholds, the range is extended from 2% to 98%
define template -type ecsm -index 1 {0.02 0.05 0.1 0.2 0.3 0.4 0.5 0.6 0.7 0.8
0.9 \ 0.\overline{9}5 \ 0.98} ecsm 13
# Change the measured voltage range from fixed to dynamic.
set var ecsm measure output range 1
# Disable transition tables for tristate disable arcs
set var tristate disable transition 1
# Update the ECSM-N model
set var ecsm arctype enable 0
set_var ecsm_loadcap_mode 1
set var ecsmn mode 1
```

See <u>ecsm\_measure\_output\_range</u> for important considerations.

## External Simulator Options and Settings

# **CCS Accuracy and Correlation Settings**

Use these settings to produce:

- Best-practices CCS Libraries
- Production CCS libraries

#### **Driver Waveform**

The 2013.12 CCS Characterization Guidelines recommend using the released version of the CCS predriver waveform.

# **Recommended Liberate Settings for CCS**

```
## Driver Waveform Settings
set var predriver waveform 2
set_var predriver_waveform mode 1
set_var predriver_waveform_npts 17
set var predriver waveform ratio 0.5
## CCS Timing Settings
set var ccs abs tol 9e-13
set var ccs max pts 50
set_var ccs_rel_tol 0.009
set var ccs voltage tail tol 0.955
set var ccs voltage tail trim tol 0.999
## CCS Noise Settings
set var ccsn floating init mode 3
## CCS Power Settings
# Use 0 for correct CCSP behavior of bundle cells
set var ccsp related pin mode 1
## Compact CCS/CCSP
set var ccs base curve points 15
set var ccs base curve share mode 2
set_var ccsp_base_curve_points 15
set var ccsp leakage current compensation mode 1
```



# **Deprecated and Legacy Variables**

This section lists all the variables that are either deprecated, or included for backward compatibility. We would like to discourage users from relying on these variables, and instead find alternate variables and settings to achieve the best results from Liberate.

# **Deprecated Variables**

These variables are being phased out, and have been replaced by either new commands, new variables, or new behaviors of the tool.

## bundle\_count

<value>

Number of bundles. Default: follow bundle\_mem\_limit.

This parameter is used to select a specific number of bundles. Bundle mode is enabled when bundle\_mem\_limit is exceeded or when this variable is set to a number of bundles. Use this option to override the bundle count that is automatically determined when bundle mode is enabled by bundle\_mem\_limit. For example, if there are 100 cells and bundle\_count is set to 2, there will be 2 bundles with 50 cells in each bundle.

By default, the bundle mode is not enabled. This feature has been deprecated in favor of the packet mode.

**Note:** bundle\_count is not compatible with either the cell-based or arc-based packet mode. If packet\_clients>0, then do not set bundle\_count>0.

This variable must be used before **char\_library**.

# default\_capacitance

<min | avg | max>

Use the minimum (min), average (avg) or maximum (max) rise/fall capacitance value as the default pin rise/fall capacitance.

Default: max

Use this variable to set the desired selection criteria for the *capacitance* attribute.

Deprecated and Legacy Variables

**Note:** This variable has been deprecated. We recommend the <u>set\_default\_group</u> command be used instead of this variable.

This variable must be set before char library.

## default\_group\_method

< 0 | 1 > Method to use for creating default groups.

Default: 1 (use the whole table with the worst bit)

- **0**: The worst value (**min** or **max**) from all the relevant tables on a bitwise basis will be individually used for all data types. If **default\_power** is set to **avg**, then a point-to-point average value from all the power groups is used for the default power table.
- 1: Find the delay, power and cap table that has the worst value (reviewed bitwise) and to use that complete table, <u>in its entirety</u>, in the default group. This variable does not apply to constraints. Constraint default groups are always selected on a bitwise basis. (Default)

**Note:** This variable is deprecated. We recommend using the <u>set\_default\_group</u> command be used instead of this variable.

This variable must be set before char\_library.

# default\_leakage

<min | avg | max> Use the minimum (min), average (avg) or maximum (max)

leakage current value as the default leakage current.

Default: avg

**Note:** This variable has been deprecated. It is recommended that the <u>set\_default\_group</u> command be used instead of this variable.

This variable must be used before write\_library.

# default\_power

<off | min | avg | max> Either ignore (off), use the minimum (min), the average (avg) or

the maximum (max) power as the value for the default power

group. Default: max

**Note:** This variable has been deprecated. It is recommended that the <u>set\_default\_group</u> command be used instead of this variable.

This variable must be used before **char\_library** if it is to have any effect.

Deprecated and Legacy Variables

## default\_timing

<off I min I max I force\_off> Either ignore (off or force\_off), use the min or max delay, transition and constraint values as the value for the default timing group. Default: max

**Note:** This variable has been deprecated. It is recommended that the <u>set\_default\_group</u> command be used instead of this variable.

This variable must be used before **char\_library**.

#### default unateness

<merge | separate>

Control if default positive\_unate and negative\_unate timing groups should be merged into a single non\_unate default timing group. Default: merge

These parameters control the creation of default library group data for pin capacitance, leakage, power and timing. The default group data is created from taking the **max** or **min** of the values from the relevant conditional groups. The default timing or power groups can be omitted by setting the **default\_timing** or **default\_power** to **off**. Setting this parameter to **separate** will keep these groups distinct.

Note: If all *timing\_sense* attributes are identical, then the original timing sense will remain unchanged during merging. If there are both *positive\_unate* and *negative\_unate* timing sense group data, then the merged timing sense will be *non\_unate*.

This variable must be used before **char library**. Examples:

```
# Set defaults for the fast corner
set_var default_power min
set_var default_capacitance min
# Ignore default timing groups
set_var default_timingoff
# Disable merging for binate default groups
set var default unateness separate
```

By default Liberate will create a single default timing group by merging *positive\_unate* and *negative\_unate* default groups into a single *non\_unate* timing group. Setting this parameter to **separate** will keep these groups distinct. This command typically has an impact on complex combination cells, such as adders.

**Note:** This variable has been deprecated. It is recommended that the <u>set\_default\_group</u> command be used instead of this variable.

Deprecated and Legacy Variables

## define em

**-mode** Model mode, can be {ac}, {dc} or {ac dc}

**-resistor {R, Port}** Specifies the resistor names and output port names for EM

acquisition

**{cellnames}** List of cells for EM characterization

The **define\_em** command defines the cells and resistors and ports that will be characterized for electromigration models. The resistor name can be a wildcard ("\*") and supports a trailing wildcard ("name\*"). The **ac** and **dc** modes are used in the proprietary calculation of max\_toggle\_rate library values. In the **dc** mode the internal currents are summed for both rising and falling toggles in the same simulation. In **ac** mode each edge is modeled separately. The Chapter 7 section on Electromigration Modeling describes these modes in detail. This command supports wildcards.

#### This command must be used before **char\_library**. Example:

```
define_em -mode {ac dc} -resistor {R1 Y} INVX1
define_em -mode {dc} -resistor {R2 } {INVX1 NANDX1}
```

#### rc sort mode

< 0 | 1 >

Enable sorting of RC elements. Default: 1

This variable lets you decide how to add parasitics to Alspice or external simulator decks to help prevent consistency issues when running a single cell versus an entire library. By default, Liberate enforces a consistent order for both single and multi-cell runs. If set to 0, Liberate reverts to release 3.0p2 prior behavior where RC elements are never sorted. (Default: 1)

**Note**: This variable is deprecated with release 3.2p4 and will be ignored; RC's will always be sorted for consistency. Using this variable will generate a warning.

## set\_client

-n <number\_of\_clients>

Number of clients to use.

-dir <directory\_name>{%N%U%P%S}

Directory for temporary files. (REQUIRED)

<Queue\_name> Name of the batch queue.

/Important

The **-n** argument explained below is deprecated. Use the packet mode instead of the **set\_client** mode to use a queuing system. For more details on distributed parallel processing, see <u>Chapter 3</u>, "Parallel Processing."

Deprecated and Legacy Variables

The **-dir** argument defines a directory on the client machine to use as a temporary workspace for simulation jobs performed on that machine. Liberate creates the directory if it does not exist.

If the **-n** argument is specified, Liberate submits the jobs to the specified number of clients with the specified queue name. The directory name (**-dir**) can be created using some or all of the following values:

**%N** (denotes the client number)

**%U** (denotes the user name)

**%S** (denotes the server name)

**%P** (the Liberate server process ID).

These can also be used to create unique scratch directories for each individual Liberate characterization run.

**Note:** When the **-n** argument is used, all file names within the Tcl file must be full path names.

It is also recommended that Liberate is executed with a Tcl file specified using a full path name.

The **-n** argument is only supported when an external job-queuing system is used. When Liberate is managing the clients using its built-in queuing system and the **rsh\_cmd** variable is set to **rsh** or **ssh**, the **-n** argument should not be used. Alternatively, Liberate can perform distributed processing by explicitly defining the names of each of the client machines.

To specify multiple machines use multiple **set\_client** commands. The network port number to be used can also be set using the **set\_network port** command.

#### set\_em\_imax

-cells {list} List of cell names

-resistor {resistor or output names} List of resistor names or output pins

-type <"avg" | "rms"> Average, or RMS

<value> IMAX value

Use this command to specify the maximum current value and the resistors or output pins to measure. The **resistor** and **cells** options both accept a wildcard ("\*"). For more information see <u>Electromigration Models</u>.

This command must be used before **write library**. Examples:

# Set the man current for resistor R1 to 5mA

Deprecated and Legacy Variables

```
set_em_imax -type avg \
    -resistor { R1 } \
    -cells { inv and2 }
5e-3
```

## ski alter mode

<1|2>

Controls method for generating SPICE decks used in constraint acquisition. Default: 2 (Alspice-compatible)

Liberate can employ several different methods for generating SPICE decks during the bisection search for constraint acquisition. Due to numerical differences within the metastable region, these can result in slightly different constraint results.

This variable only has an effect if **ski\_enable=1**. See <u>External Simulator Options and Settings</u> for recommended settings.

**Note**: This setting might affect performance. Generally ski\_alter\_mode=2 should be faster.

- **1.** Use external SPICE-compatible settings (recommended for matching Spectre, HSPICE, Eldo, etc.)
- 2. Use Alspice-compatible settings (recommended for matching Alspice)

This variable must be used before **char\_library**.

# **Backward Compatibility Variables**

These variables invoke older behaviors of the tool. We generally discourage using these variables because many of the older algorithms have since been corrected or improved.

# ccsn\_active\_ccr\_recognition\_mode

< 0 | 1>

Specifies whether to do a more aggressive search for ccsn arcs. Default: 1

If this variable is set to 1, Liberate will more aggressively search for ccsn arcs. It will search for the existence of ccsn paths from input to outputs, based on the actual vector being sensitized to remove inactive ccsn paths. The recommended setting is 1.

This variable must be used before char\_library.

Deprecated and Legacy Variables

# ccsn\_check\_valid\_noise\_prop

< 1 | 2> Checks if a CCB can propagate noise prior to characterization.

Default: 1

Use this variable to enable an algorithm that screens the CCB for vectors that cause the CCB output to become tristated.

1: Check for a tristated CCB output.

2: Use this setting for backward compatibility to release 13.1ISR4 and prior releases.

This variable must be set before the **char\_library** command.

# ccsn\_compatibility\_mode

< 0 | 1 > Controls CCB topology checks for CCSN characterization.

Default: 1.

Controls checks to more thoroughly analyze CCB topologies and electrical paths to identify and characterize CCSN stages at the timing and pin level.

**0**: Use standard level of CCB topology checking.

1: Use additional checks that correct cross-PVT compatibility issues. (Default and recommended if voltage/temperature scaling will be used on the resulting libraries.)

2: Use the **char\_library** -io mode CCSN algorithm when the delay-based vector generation algorithm does not produce the expected results.

This variable must be used before char\_library.

# ccsn\_compatibility\_multi\_corners

< 0 | 1 > Effects CCSN structure in library. Default: 1

**0**: Backward compatible to release **3.2p4\_lcs** where different PVTs can have structure differences in CCSN data.

1: Maintain structure equivalence across PVTs. (Default)

## ccsn\_dc\_estimate\_mode

< 0 | 1 > Controls algorithm for estimating the end time for CCSN

simulations. Default: 1

Occasionally, the end time for voltage rise/fall CCSN simulations is not long enough and the final expected voltage was not reached. This variable causes the estimated end time to be extended for such simulations.

Deprecated and Legacy Variables

- **0**: Backward compatible to release **12.1**. The original algorithm for estimating simulation end times.
- 1: The end time is estimated from the previously simulated dc current results to get a more realistic end time. This helps in getting voltage waveforms that reach the final expected limits. (Default and recommended)

This variable must be used before **char\_library**.

## ccsn\_dc\_sweep\_mode

< 0 | 1 >

For CCSN characterization compatibility when running Finesim as the external simulator. Default: 1

**0**: Finesim compatibility setting for CCSN characterization.

1: (Default)

## ccsn fanout select mode

< 0 | 1 >

Sets CCSN groups on test pins. Default: 1

When this variable is set to 1, Liberate includes CCSN groups on all test pins. Previously not all test pins had CCSN data.

This variable must be used before **char\_library**.

# ccsn\_io\_skip\_channel\_inputs

< 0 | 1 >

Default: 1

This variable is used to change the order in which the channel-connected wires are considered for probing when ccsn stages are determined. This has an effect on ccsn only when the inside view cannot automatically drive ccsn characterization and the fallback approach of automatic vector determination is used.

- **0**: No distinction about channel connectivity is made. This setting is used for backward compatibility to 13.1 ISR4 and prior releases.
- 1: Consider wires that are not channel-connected (does not connect to the transistor source or drain) first.

This variable must be used before **char library**.

Deprecated and Legacy Variables

## ccsn\_input\_xfr\_probe\_mode

< 0 | 1 >

Control CCSN modeling of input pins connected directly to passgates. Default: 1 (Recommended is also 1)

**0**: Do not generate ccsn\_first\_stage groups for input pins that connect directly to transistor pass gates. (Default)

1: Generate ccsn\_first\_stage\_groups for input pins that connect directly to transistor pass gates. (Recommended)

This variable must be used before **char\_library**.

# ccsn\_model\_unbuffered\_output

< 0 | 1 | 2 >

Specifies how to handle unbuffered outputs.

Default: 2

When a cell has an output driven through a transmission gate (it is unbuffered), and noise can propagate in the output and corrupt internal stored states, then it might be desirable to model this behavior in the **CCSN** noise constructs in the Liberty model.

**0**: Do not model unbuffered output pins.

- 1: Cleanup or disconnect feedback loops on first stages of pins having output ports.
- 2: Cleanup or disconnect feedback loops on first stages of pins having output ports and enhanced handling of channel connected input/output CCBs for unbuffered pins. (Default and recommended).

This variable must be used before **char\_library**.

# ccsn\_pin\_unconditional

< 0 | 1 >

Set to 1 to stop Liberate from generating conditional pin-based CCSN stages. Default: 0

When set to 1, Liberate will only create a single CCSN pin stage when there are multiple CCSN pin stages possible. This can help reduce the number of CCSN stages in an entire library by about 10%. Recent versions of PrimeTime require more complete CCSN models for improved correlation when noise-on-delay techniques are employed.

The setting 1 should only be used for backwards-compatible purposes.

This variable must be used before **char\_library**.

Deprecated and Legacy Variables

## ccsn\_prefer\_two\_sided\_stages

< 0 | 1 | 2 >

Set to prefer two-sided stages. Default: 2

Liberate will output two sided (stage\_type: both) ccsn stages whenever possible. This helps to address errors in 2008 versions of LC (LC200809-SP3). Reset this variable to **0** to revert back to pre-v2.3 behavior. When set to **2**, Liberate will always try to generate **CCSN** stages that have *stage\_type* set to *both*, regardless of whether the sensitization is feasible in the cell. Setting this variable to **2** should address any LBDB-898 Synopsys LC error messages.

This variable must be used before **char\_library**.

## ccsn\_probe\_mode

< 0 | 1 | 2>

Method for selecting a probe node for noise measurements.

Default: 2 (Balanced)

Controls how Liberate will select the observation or probe point, based on section 2.5 of the CCS Noise Characterization Guideline version 1.05, which details the considerations for selecting an observation point and handling parasitics during CCS Noise measurements.

- **0**: Strict interpretation of the guidelines (Behavior of Liberate version 12.1.4 and earlier.)
- 1: Sorting method.
- 2: Balanced method. (Default and recommended)

This variable must be set before **char\_library**.

# ccsn\_prop\_retry\_duration\_incr

< 0 | 1 >

Automatically extends the CCSN simulation duration on failures.

Default: 1

Set this variable to 1 to automatically extend the simulation duration for CCSN measurements if the original simulation fails. If you see warnings regarding "Unable to obtain reasonable CCS noise propagated waveform", then set this variable and re-run characterization.

The default and recommended setting is 1.

This variable must be set before **char\_library**.

# ccsn\_redundant\_pin\_stages

< 0 | 1 >

Set to duplicate certain CCSN stages on both arc and pin.

Default: 0 (Do not duplicate)

Deprecated and Legacy Variables

Prior to the 12.1 release, Liberate would duplicate some CCSN stages such that they would show up as both pin-based and arc-based CCSN groups. These may be considered as redundant groups, since the STA and SI tools have rules regarding priority of pin-based or arc-based noise stages.

This behavior was fixed in 12.1. For backwards-compatibility purposes, this parameter was introduced in 12.1.2.2 to allow the redundant stages.

**0**: Do not allow redundant stages (Default and recommended)

1: Allow redundant stages (3.2p4\_lcs behavior)

This variable must be used before **char\_library**.

## cell\_leakage\_power\_legacy\_mode

< 0 | 1 | 2 >

Determines when cell\_leakage\_power will be recalculated, based on the setting of **voltage\_map**. Default: 0

Intended for backward compatibility only.

**0**: cell\_leakage\_power will be re-calculated for <u>all</u> voltage\_map settings. (Default)

1: cell\_leakage\_power will *not* be re-calculated. (Behavior of release 3.1p1 and earlier.)

2: cell\_leakage\_power will be re-calculated only when voltage\_map=1

This variable must be used before write library.

# char\_mos\_term\_cap\_ski\_mode < 0 | 1> Default: 1

Automates the MOS terminal capacitance calculation when using the SKI interface.

**0**: Follow the setting of the char\_mos\_term\_cap variable. This setting is used for backward compatibility to 13.1 ISR4 and prior releases.

1: When the SKI interface is enabled (see ski\_enable), then override the setting of char mos term cap with a value of 1.

This variable must be set before the **char\_library** command.

# constraint\_search\_time\_reltol\_mode

< 0 | 1 | 2>

Affects when bisection will stop. For backward compatibility only. Default: 2

Deprecated and Legacy Variables

For pre-3.2 versions of Liberate, if the constraint is less than 1ps, then bisection will stop only if the search window is < 1ps, or **constraint\_search\_time\_abstol**, whichever is smaller.

For version prior to Liberate 13.1.3, this occurs only when constraint\_bisection\_mode=2. For versions post Liberate 13.1.3, this does not occur.

- **0**: For backward compatibility to pre-3.2 versions. May result in more search iterations. (Not recommended.)
- 1: For backward compatibility to pre-13.1.3 version. May result in more search iterations. (Not recommended.)
- 2: The search tolerance follows constraint\_search\_time\_abstol and constraint\_search\_time\_reltol. (Default)

This variable must be used before char\_library.

## default\_non\_unate\_rcvr\_cap\_adjust

< 0 | 1 >

Sets the receiver cap groups to follow the input pin direction.

Default: 1

- **0**: The receiver cap groups will follow the <u>output</u> pin direction. (Backward compatibility setting.)
- 1: The receiver cap groups will follow the <u>input</u> pin direction for non-unate arcs. (Default)

This variable must be used before **char\_library**.

# default\_power\_subtract\_hidden\_mode

< 0 | 1 | 2 >

Controls subtract hidden power algorithm. Default:2

This variable is used to control the algorithm used when subtract\_hidden\_power is enabled.

- **0**: Use the algorithm from **3.2**. The default internal\_power is chosen and then the hidden\_power is subtracted.
- 1: Use the algorithm from 12.1 ISR1. The hidden\_power is subtracted and then the default internal\_power is selected.
- 2: Use the algorithm as of **12.1 ISR4**. This is a fix to mode 1 where hidden power is sometimes not subtracted. (Default)

This variable must be used before write library.

Deprecated and Legacy Variables

## default\_timing\_tristate\_enable

< 0 | 1 >

Selects the default group timing type for three\_state\_enable arcs. Default: 1 (default arc timing\_type uses three\_state\_enable)

This variable is used to control timing\_type attribute for default three\_state\_enable timing groups.

- **0**: The default arc timing\_type for three\_state\_enable arcs will be set to 'combinational'. This setting is provided for backward compatibility to release LIBERATE 13.1 ISR4 and prior releases.
- 1: the arc timing attribute uses three\_state\_enable (Default).

This variable must be set prior to the **char\_library** command.

## def\_arc\_delay\_metric\_mode

< 0 | 1 >

For backward compatibility with define\_arc -metric. Default=1

The define\_arc -metric option should always control the constraint measurement metric.

- **0**: Revert to release **12.1** and prior behavior where under certain conditions, the Liberate internal algorithms would override the user-specified define\_arc -metric.
- 1: (Default and recommended.)

This variable must be used before **char\_library**.

## disable current measure effort

< 0 | 1 >

Instructs the tool to interpolate the actual crossing time of output current crossing the current degradation threshold. Default: 1

The three\_state\_disable delay measurement interpolates between the time steps reported by the circuit simulation. Set this to 0 to revert to release 2.5 and prior behavior, where Liberate reports the time point when output current drops below the current degradation threshold.

This variable must be used before **char\_library**.

## driver\_waveform\_lib\_mode

< 0 | 1 > Affects format of normalized\_driver\_waveform. Default: 1

Deprecated and Legacy Variables

Affects the way driver waveforms are stored in the library in the normalized\_driver\_waveform. Pertains to the falling waveform portion only. Use this variable for backward compatibility.

- 0: Format for normalized driver waveform used with version 3.2p3 or earlier.
- 1: Standard format for normalized\_driver\_waveform. (Default and recommended.)

This variable must be used before write\_library.

## ecsmp\_invert\_gnd\_current

< 0 | 1 >

Inverts current values for ecsm\_current\_waveform groups.

Default: 1 (Invert current.)

When reporting current values, Liberate usually follows the convention where positive currents flow into the cell and negative current flow out of the cell. In this fashion, supplies are normally positive and grounds are normally negative.

Cadence's power tools prefer to have ground currents reported as positive values. This variable controls whether or not to invert the current on grounds, which are reported in index\_1 of ecsm\_current\_waveform groups.

**0**: Do not invert currents.

1: Inverts the current values for compatibility with EPS. (Default)

This variable must be used before **char\_library**.

## extsim model include multi vector mode

< 0 | 1 >

For backward compatibility. Uses 3.1 (and prior) algorithm

Default: 1

Version 3.1p1 corrects an issue handling constraint-related vectors in the EMI flow when extsim\_flatten\_netlist is set to 0.

**0**: Backward compatibile to release **3.1**.

1: (Default)

#### extsim\_save\_driver

<0 | 1>

Save SPICE decks for failing active driver simulations. Default: 1

This variable is used to enable the saving of simulation decks used by the **set\_driver\_cell1** command to characterize the active driver output waveform simulation decks.

Deprecated and Legacy Variables

- **0**: Specifies not to save any active driver simulation decks. This option is available for backward compatibility.
- 1: Save the simulation decks used for the final driver waveforms. This option works in combination with the <code>extsim\_deck\_dir</code>, <code>extsim\_save\_passed</code>, and <code>extsim\_save\_failed</code> variables. If the saving of decks is not enabled using these variables, no decks are saved.

This variable must be set before the **char\_library** command.

## floating\_node\_consistency\_check

< 0 | 1>

This variable enables floating node consistency checks introduced in 3.1p2. Default: 1

This variable should only be disabled to reproduce the inconsistent floating node handling behavior of Liberate versions 3.1p2 and earlier for regression purposes. Note that this behavior has known issues and is not recommended for general use.

**0**: Backward compatible to release **3.1p2**. Disables floating node consistency checks.

1: Enable the floating node consistency checks. (Default and recommended.)

This variable must be used before **char\_library**.

# ignore\_dummy\_fets

< 0 | 1 | 2 | 3> Default: 2

Use this variable to determine how Inside View handles non-functional or "dummy" transistors such as PODE devices. Previously, the gates to these devices were viewed as CCC inputs. When the gates were floating, they would generate two vectors, one for each value of 0/1 for each floating gate. When many of these devices are present in a cell, it results in exponential increase in the number of vectors to evaluate/simulate for no real purpose.

Setting this variable to 0 causes Inside View to consider the dummy devices to have a functional impact. All other settings ignore any functional impact during Inside View's preprocessing and vector generation, and differ only in how initial conditions (.IC) are set for dummy devices with floating gates.

Use this variable to determine how Inside View handles non-functional or "dummy" parasitic transistors such as PODE devices. Previously, the gates to these devices were viewed as CCC inputs. When the gates were floating, they would generate two vectors, one for each value of 0/1 for each floating gate. When many of these devices are present in a cell, it results in an exponential increase in the number of vectors to evaluate or simulate, causing an increase in the runtime for no real purpose.

Deprecated and Legacy Variables

Setting this variable to 0 causes Inside View to consider the dummy devices to have a functional impact and is provided for backward compatibility. All other settings ignore the functional impact of these parasitic devices during Inside View's preprocessing and vector generation, and differ only in how initial conditions (.ic) are set for the dummy devices with floating gates.

- **0**: Consider functional impact of dummy devices. Should only be used for backward compatibility for 13.1 and previous releases.
- 1: Ignore functional impact. Set each floating gate to its disabled state. Multiple floating gates on the same simwire may be assigned different initial conditions (.ic).
- 2: Ignore functional impact. Set each floating gate to its disabled state. If multiple parasitic devices with floating gates are on the same simwire, a single .ic will be assigned to the wire. (Default and Recommended)
- **3**: Ignore functional impact. Do not assign any .ic to floating gates. SPICE simulators that are not capable of handling dummy devices natively may have problems with DC-convergence if this setting is used and is therefore not recommended.

This variable must be used before char\_library.

## non seq probe mode

< 0 | 1 >

Controls the probe selection mode for *nonseq\_setup/hold*. Default: 1

Specifies the non\_seq probing order. When set to 1, Liberate will try to honor constraint\_output\_pin.

- **0**: Compatibility with releases prior to version 2.2.
- 1: Compatibility with release 2.2 and later. (Default)

This variable must be used before **char\_library**.

# power\_multi\_vector\_mode

< 0 | 1 >

Corrects issue of choosing wrong vector. Default: 1

Related to an issue where Liberate could choose a wrong vector when an arc contained multiple vectors and the voltage\_map > 0. This could produce power results that may not be worst case.

- **0**: Backward compatible to release 3.1p1.
- 1: Corrects issue. (Default)

Deprecated and Legacy Variables

# power\_subtract\_leakage\_tran\_mode

< 0 | 1 >

Specifies whether Liberate should check individual simulation duration for multiple internal vectors, or use one reference. Default: 1 (Check individual vectors)

Backward compatibility option. Prior to version 3.2p3, Liberate uses the same simulation duration for leakage subtraction for all internal vectors. This can produce inconsistent power results. Set this to 1 to use individual simulation duration values for each vector.

**0**: Use the same simulation duration for all internal vectors. (For backward compatibility only.)

1: Use individual simulation duration values for each vector. (Default and recommended.)

This variable must be used before **char\_library**.

## reset\_negative\_power\_mode

< 0 | 1 >

Controls the behavior for fixing negative power values. Default: 1 (Follow reset\_negative\_power).

When set, Liberate follows reset\_negative\_power for bulk nodes. The recommended setting is 1. This is because it allows reset\_negative\_power to be applied to all supplies.

0: Do not reset negative power values for bulk rails. (For backward compatibility only)

1: Follow reset\_negative\_power for all supplies. (Default and recommended)

This variable must be set before **char\_library**.

# set\_pin\_slew\_threshold\_mode

< 0 | 1 >

Controls handling of slew threshold derating for power. Default: 1

This variable enables correct processing of the **set\_pin\_threshold** command settings.

 $oldsymbol{0}$ : Scale the  $index_*$  and value in the pin group specified. (Only for backward compatibility to release 13.1 ISR2)

1: If the pin specified in the **set\_pin\_threshold** command is the arc -pin, then scale only the rise/fall\_transition value. When it is the -related\_pin, then scale only the slew index, which is usually index\_1. (Default)

This variable must be set before **char\_library**.

Deprecated and Legacy Variables

## switch\_cell\_infer\_unateness\_from\_ldb

< 0 | 1 >

Controls determination of unateness for switch cells. Default: 1

For backward compatibility when writing out a library from an older ldb (prior to v3.2). Only relevant to switch cells.

- **0**: Enables behavior where unateness of switch cells was always negative. *Not recommended.*
- 1: Unateness of switch cells is correctly determined and written to the library. (Default and recommended.)

This variable must be used before write\_library.

## tristate\_pin\_cap\_use\_arc

< 0 | 1 | 2 >

Default: 2

A change has been made in the way input capacitance is computed for tristate outputs and bidi pins. Previously, separate simulations were created to compute rise and fall capacitance. The state of side inputs for the simulations was determined from the three\_state attribute and otherwise set arbitrarily. This could in some cases result in a measurement while the pin was enabled as an output which would give a very large value.

The new behavior is to not generate the extra simulations if input capacitance is already available from hidden or delay measurements. If such measurements are not available, as for tristate outputs, then any tristate enable measurements are used to determine a state to measure in which the output is hi-Z. Only if no tristate enable measurement is specified is the original construction used.

- 0: For backwards compatibility.
- 1: New method only.
- 2: New method with fall back to original method if required. (Default)

# user\_data\_keep\_simple\_attr\_quotes

< 0 | 1 >

Specifies whether the quoted string value that defines the attribute name in the user data should be wrapped within quotes. Default: 1

- 0: Old behavior for backward compatibility. Liberate reads in the value of an attribute from the user\_data file and removes the quotes in the internal database.
- 1: If the value of an attribute in the user\_data file has quotes, the attribute in the new library will also have quotes.

Deprecated and Legacy Variables

If user\_data\_quote\_attr includes the attribute name and/or the user\_data\_quote\_simple\_attr is set to 1, the attribute value is enclosed within quotes. This happens even if the value of the attribute has no quotes in the user data file.

This variable must be set before write library.

## write\_logic\_function\_async\_mode

< 0 | 1 >

Controls whether an arc with a *timing\_type* of *preset* and *clear* should be changed to a *timing\_type* of *combinational* based on the value to which the **write\_logic\_function** variable is set. Default: 1

- **0**: When the **write\_logic\_function** variable is set to 0, the arcs with a *timing\_type* of *preset* and *clear* will be changed to a *timing\_type* of *combinational*. Use this setting for backward compatibility to LIBERATE13.1 and prior releases.
- 1: The *timing\_type* of *preset* and *clear* will not be affected by the value set for the **write\_logic\_function** variable.

This variable must be set before write\_library.

# voltage\_map\_ldb\_char\_mode

< 0 | 1 >

Corrects erroneous supply name in library. Default: 1

Applicable to circuits that do <u>not</u> use VDD, while running read\_library/write\_library flow.

- 0: Backward compatible to version 3.2p3 and earlier.
- 1: Corrects issue where default supply name was erroneously written to library when voltage\_map=2. (Default)

This variable must be used before **write\_library**.

Deprecated and Legacy Variables

# **Legacy Debug Variables**

These variables may or may <u>not</u> work. This is just a list of variables that were used for development or debug purposes. **Use at your own risk!** 

## ccs retry info

< 0 | 1 >

Enable printing of CCS retry criteria details. Default: 0 (don't print)

Setting this variable to a 1 will turn on printing of CCS retry criteria information into the log file. The information printed will include the cell name, pin, related pin, WHEN condition, transition and criteria. This option has no effect if ccs retry mode=0.

#### Example:

```
*Warning* (char_library) Arc cell=IIND4D2LVT pin=ZN related_pin=A2 when=fall_transition have the following issues:
Failed ccs voltage tail tol criteria
```

This variable must be used before **char\_library**.

## ccs\_retry\_mode

< 0 | 1 | 2 | 3 >

Enables CCS simulation retry methodologies. Default: 0 (Disabled)

In certain cases the SPICE simulation options specified through alspice\_option, extsim\_option, or extsim\_ccs\_option may not have sufficient accuracy or can result in trapezoidal oscillation in the current waveform. Certain versions of third-party downstream tools may poorly handle an output\_current waveform with this oscillation, resulting in correlation errors.

Liberate can automatically detect these oscillations and re-simulate with higher accuracy SPICE settings. This variable controls the methodology and criteria used for detecting failures.

- 0: Disabled.
- 1: Check ccs\_retry\_multi\_peak\_tol criteria and set\_ccs\_retry\_thresholds against ccs\_abs\_tol and ccs\_rel\_tol values.
- 2: Check criteria from option 1 and ccs\_retry\_voltage\_tail\_tol.
- 3: Check ccs\_retry\_voltage\_tail\_tol criteria only.

Deprecated and Legacy Variables

Note that enabling this methodology will have an impact on runtime and will likely result in many re-simulations. If used, only option 3 is advised. Prior to enabling this functionality, it is recommended to use the following options and check for CCS correlation:

```
ccs_init_voltage_comp_thresh 1.1
ccs_voltage_tail_tol 0.951
ccs_voltage_tail_trim_tol 0.999
```

Depending on the version or settings of your versions of Library Compiler and STA tools, setting ccs\_voltage\_tail\_tol to 0.981 may achieve better results.

#### See also:

- ccs\_retry\_info
- ccs\_retry\_multi\_peak\_tol
- extsim\_ccs\_retry\_option
- extsim\_ccs\_retry\_tran\_append
- □ set\_ccs\_retry\_thresholds

The default and recommended setting is 0.

This variable must be used before **char\_library**.

# ccs\_retry\_multi\_peak\_tol

<value> Threshold for CCS waveform multi-peak failure criteria. Default: 0.05 (5% of peak)

If ccs\_retry\_mode is enabled, then Liberate will evaluate the CCS current waveform for multiple peaks. If multiple peaks are detected, then Liberate find the height of each peak. If the ratio between peaks is less than this variable, then this peak is not flagged for failing criteria.

ccs\_retry\_multi\_peak\_tol : 2% tolerance for multi-peak. If (delta peak2) / (delta peak1) < 2%, this is not a failure:



Deprecated and Legacy Variables

The default and recommended setting is 0.05

This variable must be used before **char\_library**.

## ccs retry voltage tail tol

< value > The stopping point as a ratio of supply of the ccs waveform for CCS retry criteria. Default: 0.981 (follow ccs\_voltage\_tail\_tol)

For CCS timing waveform data, if ccs\_retry\_mode 2 or 3 are enabled then the tail of the integrated v(t) obtained from the sampled i(t) is checked against \${ccs\_retry\_voltage\_tail\_tol} \* supply\_swing. Failing checks result in simulation retries with higher accuracy SPICE options. Default: 0.981 (follow ccs\_voltage\_tail\_tol; output must swing to within 0.019% of supply).

This variable must be used before **char\_library**.

Example: set\_var ccs\_retry\_voltage\_tail\_tol 0.951

## extsim\_ccs\_retry\_option

<"options"> Options to be used for CCS timing re-characterization with external SPICE.
Default: set to extsim\_ccs\_option

This parameter specifies the list of options to be used by the external SPICE simulator when characterizing CCS timing. This command only applies when the ccs argument is used with char\_library and when ccs\_retry\_mode>0.

This option set will supersede any settings in extsim\_ccs\_option. If used, this variable should contain options that will yield higher accuracy and control trapezoidal oscillation present in a current waveform in a SPICE simulation. The option string is passed as an .option line in the SPICE decks Liberate creates for characterization.

See also ccs\_retry\_mode and extsim\_ccs\_retry\_tran\_append.

This variable must be used before **char\_library**.

#### Example:

# Set SPICE options for CCS retry simulations

set var extsim ccs retry option "runlvl=6 accurate method=BDF"

Deprecated and Legacy Variables

## extsim\_ccs\_retry\_tran\_append

<"options"> Additional options to append to .tran. Default: "" (none)

This parameter is used to add extra options to the .tran statement during ccs\_retry simulations. If Spectre is used, it is recommended to set this option.

See also ccs\_retry\_mode and extsim\_ccs\_retry\_option.

This variable must be used before **char\_library**.

#### Example:

# Set conservative mode for Spectre for CCS retry simulations

set\_var extsim\_ccs\_retry\_tran\_append "errpreset=conservative"

# **COMMAND**

# set\_ccs\_retry\_thresholds

-rise {list} List of voltage thresholds specified as a percentage in decimal. (i.e: .5 = 50%)

-fall {list} List of voltage thresholds specified as a percentage in decimal. (i.e: .5 = 50%)

This command allows users to override the default behavior of Liberate with respect to voltage thresholds checked during CCS-T characterization.

The default is for Liberate to check the following:

- rise: measure\_slew\_lower\_rise, delay\_out\_rise, measure\_slew\_upper\_rise
- fall: measure\_slew\_upper\_fall, delay\_out\_fall, measure\_slew\_lower\_fall

This command has no effect if ccs\_retry\_mode=0. If ccs\_retry\_mode is set to 1 or 2, then Liberate will check the reconstructed voltage waveform derived from the output current waveform at these thresholds against the ccs\_abs\_tol and ccs\_rel\_tol criteria. If the tolerance criteria are not met, then the simulation will be retried with more accurate options.

This command must be used before **char\_library**.

#### Example 1:

Deprecated and Legacy Variables

# Specify 20%, 30%, %50, 70%, 80%

# for both rising and falling arcs

set\_ccs\_retry\_thresholds \

-rise [list 0.2 0.3 0.5 0.7 0.8] \

-fall [list 0.2 0.3 0.5 0.7 0.8]



# Variables to Use When Qualifying and **Migrating Between Versions**

These variables allow you to run your current version of Liberate and get the same results as an earlier version.

The variables are presented as a Tcl script (set\_var commands), and are organized to show which ones are needed to step back to a particular version. To use, include in your script all the set\_var's that go back to the version you need. (See example.)

Note: Default settings are generally changed to comply with updated specifications, requirements from downstream tools, or to correct significant issues. These backwardscompatible settings are provided to make migration easier, but we strongly recommend using the new defaults after updating to the new version.



```
# 12.1.4 to 12.1.3
set var constraint bisection mode 1
set var constraint search bound estimation mode 1
set var def arc constraint use arc when true
set var default power subtract hidden mode 1
set var variety netlist mode 0
# 12.1.3 to 12.1.2.3
set var extsim model include mode 1
set var mx include pull driver false
# 12.1.2.3 to 12.1.2.2
# 12.1.2.2 to 12.1.2.1
# 12.1.2.1 to 12.1.2
# 12.1.2 to 12.1.1
set var ccsp segmentation effort 0
set var init constraint period binning mode 0
set var variation random tran thresh 0.5
# 12.1.1 to 12.1
set var ccs segmentation effort 0x1
set var ccsn compatibility multi corners 0
set var ccsn dc estimate mode 0
set var mx greybox constraint method 0
set var ski elbr mode 0
# 12.1 to 3.2p4 lcs
set var bundle log filename ""
set var ccs cap hidden pin 1
set var ecsm cap mode 0
set var mx leakage check time false
set var mx mpw allow same probe on both rise and fall clock tree true
set var syscall mode 0
# 3.2p4_lcs to 3.2p3
set var aocv derate fit 1
set var aocv derate mode defaultAVG
set var ccsn allow multiple input switching 0
set var ccsn io handle tristate 1
set var delay glitch detection thresh 0.001
set var read library expand bundles false
```

```
set var spice param eval mode 1
set var syscall mode 2
# 3.2p3 to 3.2p2
# 3.2p2 to 3.2p1 lcs
set var mx postprocess clock probes true
# 3.2p1 lcs to 3.2
set var mx fastsim reuse false
set var mx leakage check window 1
set var mx margin report 0
set var mx power assign " clock "
set var mx verbose false
# 3.2 to 3.1p4
set var constraint output load "min"
set var mx rcdb use fastsim deck false
set var use altos default group true
# 3.1p4 to 3.1p3
set var constraint max risefall false
# 3.1p3 to 3.1p2
set var driver cell acc mode 0
set var leakage fix ccsp true
set var mx hold comb " none "
set var mx seq probing "state output internal"
set var mx setup comb " none "
# 3.1p2 to 3.1p1
set var mx whitebox monitor memcore false
set var tryAsFloat 0
# 3.1p1 to 3.1
set var aocv nominal swap mode 0
set var ccs cap use input transition tristate 0
set var mx dynamic include full core false
set var mx full rail tol 1e-2
set var rc compatibility mode 3 0 true
```

```
# 3.1 to 3.0p3
set var alspice diode false
set var ccsn arc channel check 0
set var mx fullsim measurement false
set var mx mpw mode -1
set var tcl new source false
set var variation ecsm cap input pin false
# 3.0p3 to 3.0p2
# 3.0p2 to 3.0p1
# 3.0p1 to 3.0
set var switch cell powerdown function 1
# 3.0 to 2.5p2a
set var char_mos_term_cap false
set var combo period 10e-9
set var constraintCombinatorial 1
set var extsim sanitize param name false
set var init num period 0
set var library copyright 0
set var library revision 0
set var lic queue timeout -1
set var miller cap factor 0.0
set var mx allow blobs true
set var mx dpartition inactive tie "all"
set var mx false probe keep " none "
set_var mx_ring_max_xtr cnt 1000000
set var mx ring model fold true
set var psp model enable true
set var switch cell powerdown function 0
# 2.5p2a to 2.5p2a
# 2.5p2a to 2.5p1
set var ccs segmentation effort 1
# 2.5p1 to 2.5
# 2.5 to 2.4p4
set var ccs init voltage comp thresh -1
set var ccs segmentation effort 0
set var conditional leakage false
set var mx char virtual as rail " none "
```

```
# 2.4p4 to 2.4p3
# 2.4p3 to 2.4p2
# 2.4p2 to 2.4p1
# 2.4p1 to 2.4p1
# 2.4p1 to 2.4
# 2.4 to 2.3p2
set var ccs base curve share mode 0
set var ccsp cross zero compact true
set var ccsp rel tol 0.05
set var ccsp tail tol 0.01
set var compact ccs va digits 10000
set var compact ccs va reltol 0
set var mx seq probing max in 10
# 2.3p2 to 2.3p1
# 2.3p1 to 2.3
set var ccsn pin stage merge mode 1
# 2.3 to 2.2p2
set var ccs base curve points 15
set var ccsn pin stage merge mode 0
set var mx hold comb 0
set var mx hold seq 1
set var mx seq probing check function true
set var mx setup comb 0
set var mx setup seq 1
# 2.2p2 to 2.2p1
set var ccsp current using sum abs reltol false
set var opt max iter 200
set var opt strategy 1
# 2.2p1 to 2.2
set var accurate \cos variation 0
set var ccs rel tol 0.02
set var mismatch threshold2 1.0
set var non seq pin swap 1
set var opt max iter 1000
```

```
# 2.2 to 2.1p1
set var mx hold comb true
set var mx setup comb true
# 2.1p1 to 2.1
set var ccsn pin stage lshift 0
set var constraint search time reltol 0.1
set var ibis interpolate 1
# 2.1 to 2.0p3
set var ibis iv step 0.15
set var mx whitebox active coupling threshold 1e-13
set var mx whitebox ring in depth 2
set var mx whitebox ring out depth 2
# 2.0p3 to 2.0p2
set var default method 0
set var mx whitebox active sidebranch true
set var server timeout 1209600
# 2.0p2 to 2.0p1
set var mpw input threshold 0.5
# 2.0p1 to 2.0
# 2.0 to 1.4p3
# 1.4p3 to 1.4p2
# 1.4p2 to 1.4p1
set var mismatch count1 -1
set var res tol ratio 0.02
set var unidirectional tristate false
# 1.4p1 to 1.4
# 1.4 to 1.3p3
# 1.3p3 to 1.3p2
set var binning detail 2
set var ccsn allow static 1
# 1.3p2 to 1.3p1.2
# 1.3p1.2 to 1.3p1.1
# 1.3p1.1 to 1.3p1
# 1.3p1 to 1.3
```

```
set var max bdd size 10000
# 1.3 to 1.2p3
set var constraint clock gater false
# 1.2p3 to 1.2p2
set var mismatch count1 5
set var mismatch threshold1 0.5
# 1.2p2 to 1.2p1
set var def arc drive side bidi false
set var extsim check true
set var non linear variation 0
set var predriver waveform npts 18
set var spectrespp true
set var vector limit 16
# 1.2p1 to 1.2
set var ccs min pts 5
set var floating node check false
set var predriver waveform npts 0
# 1.2 to 1.1p9
set var floating node check true
set var immunity search voltage abstol 2e-3
set var predriver waveform npts 18
set var rc parviews false
# 1.1p9 to 1.1p8
# 1.1p8 to 1.1p7
set var predriver waveform npts 0
# 1.1p7 to 1.1p6
set var floating node check false
# 1.1p6 to 1.1p5
set var floating node check true
# 1.1p5 to 1.1p4
set var arc partition 10
```

# **Glossary**

Glossary of common industry terms, and other specialized terms used in this manual.

**AOCV** Advanced On-Chip Variation

BIST Built-in Self Test

**bsub** Batch Submission (part of LSF)

**CCB** Channel Connected Blocks

**CCC** Channel Connected Component (region)

**CCR** Channel Connected Regions

**CCS** Composite Current Source (Synopsys format)

CCSN Composite Current Source, Noise
CCSP Composite Current Source, Power
CCST Composite Current Source, Timing

**CSM** Current Source Models

**DCOP** Desktop Communication Protocol

**DFM** Design for Manufacturing

**DSPF** Detailed Standard Parasitic Format

EIA Effective Current Source Model (Cadence format)
Ela Electronics Industries Alliance (Standards body)

**EMI** External\_sim Model Include / Electro-magnetic Interference

IBIS Input/output Buffer Information Specification

JMS Job Management System

**LSF** Load Sharing Facility (job scheduler)

MLD Measurement Description Language (Spectre)

**NLDM** Non-Linear Delay Model

**OCV** On-Chip Variation

OMC Open Modeling Coalition

Glossary

PCR Program Change Request

**PVT** Process, Voltage, Temperature (Corner analysis)

PWL Piece-Wise Linearqsub Queue Submission

**SDF** Standard Delay Format

SGE Sun Grid Engine (job scheduler)

SI Signal Integrity

**SKI** Spectre Kernal Interface

**SPEF** Standard Parasitic Extraction Format **SSTA** Statistical Static Timing Analysis

STA Static Timing Analysis

TCAM Ternary Content-Addressable Memory

VCS Verilog Compiled-code Simulator

VHDL VHSIC Hardware Description Language
VHSIC Very High-Speed (Scale?) Integrated Circuit

VITAL VHDL Initiative Towards ASIC Libraries