## P654 - GT200/NVIO2

P654, GT200-100, 896MB/1792MB - GDDR3 BGA136 16M/32Mx32

DVI-I + DVI-I/DP + HD/SD/TVout, SPDIF, Dual SLI

## Table of Contents

Page 1: Title Page

Page 2: Block Diagram

Page 3: PCI Express / JTAG

Page 4: Framebuffer A,B: GPU Section + Calibration

Page 5: Framebuffer C.D: GPU Section

Page 6: Framebuffer E,F: GPU Section

Page 7: Framebuffer G,H: GPU Section

Page 8: Framebuffer A: Memory Section

Page 9: Framebuffer B: Memory Section

Page 10: Framebuffer C: Memory Section

Page 11: Framebuffer D: Memory Section

Page 12: Framebuffer E: Memory Section

Page 13: Framebuffer F: Memory Section

Page 14: Framebuffer G: Memory Section

Page 15: Framebuffer H: N/A

Page 16: Decoupling: Memory Section A-D

Page 17: Decoupling: Memory Section E-G
Page 18: Decoupling: GPU (NVVDD, FBVDDQ)

Page 19: GPU-NVIO Interconnect: GV Bus / PLL

Page 20: Display: DACA (Middle DVI-I)

Page 21: Display: DACC (South DVI-I)

Page 22: Display: DACB (North MiniDIN) SD/HDTV out

Page 23: Display: IFPAB for south DVI-I (with DACC)

Page 24: Display: IFPCD for middle DVI-I (with DACA)

Page 25: Display: DP - Analogix

Page 26: Connectors: SPDIF

Page 27: Connectors: DR Interface (Dual SLI)

Page 28: MISC: GPIO / XTAL / VBIOS / HDCP / I2C

Page 29: MISC: FAN / THERM

Page 30: MISC: MIO / DVI / STRAPS

Page 31: Power and GND (GPU and NVIOx)

Page 32: Power: Hybrid Power

Page 33: Power Supply: 5V + 5V Alt / SHDN LATCH / IFP\_IOVDD

Page 34: Power Supply: 2V5, DP\_PWR, 1V15 (PEX\_VDD, GV\_VDD)

Page 35: Power Supply: Combined FBVDD/Q

Page 36: Power Supply: NVVDD REGULATOR

Page 39: NVVDD & FBVDDQ SENSE/MSUR

Page 40: Power: Input Rail Filter and Detection Logic

Page 41: Thermal/Mechanical

| ſ | BK2 | VARIANT     | NVPN               | ASSEMBLY                                                                              |
|---|-----|-------------|--------------------|---------------------------------------------------------------------------------------|
| Г | В   | BASE        | 600-10654-BASE-A03 | BASE LEVEL GENERIC SCHEMATIC ONLY, COMMON & NO_STUFF ASSEMBLY NOTES AND BOM NOT FINAL |
| П | 1   | SKU0000     | 600-10654-0000-000 | DT, GT200-100, 55013501100, 896M8 - 16Mx32 GDDR3, DVII + DVII + HDTV                  |
| П | 2   | SKU0001     | 600-10654-0001-000 | DT, GT200-100, 55013501000, 896M8 - 16Mx32 GDDR3, DVI-I + DP + HDTV                   |
| ı | 3   | SKU0051     | 600-10654-0051-300 | DT. GT2008-903, 578/1242/1000, 898M8 - 16M932 GDDR3, DVI4 + DVI4                      |
| П | 4   | «UNDEFINED» | «UNDEFINED»        | JUNDEFINEDS                                                                           |
| П | 5   | «UNDEFINED» | «UNDEFINED»        | JUNDEFINEDS                                                                           |
| П | 6   | «UNDEFINED» | «UNDEFINED»        | JUNDEFINEDS                                                                           |
| П | 7   | «UNDEFINED» | «UNDEFINED»        | JUNDEFINEDS                                                                           |
| П | 8   | «UNDEFINED» | «UNDEFINED»        | JUNDEFINEDS                                                                           |
| ı | 9   | «UNDEFINED» | «UNDEFINED»        | JUNDEFINEDS                                                                           |
| ı | 10  | «UNDEFINED» | «UNDEFINED»        | AUNDEFINED»                                                                           |
| П | 11  | «UNDEFINED» | «UNDEFINED»        | JUNDEFINEDS                                                                           |
| ı | 12  | «UNDEFINED» | «UNDEFINED»        | JUNDEFINEDS                                                                           |
| П | 13  | «UNDEFINED» | «UNDEFINED»        | JUNDEFINEDS                                                                           |
| П | 14  | «UNDEFINED» | «UNDEFINED»        | JUNDEFINEDS                                                                           |
| П | 15  | «UNDEFINED» | «UNDEFINED»        | JUNDEFINEDS                                                                           |
|   |     |             |                    |                                                                                       |

MS-V180 -0A

PAGE 21:VGS SLIM

PAGE-22 remove DACB HDTV Circuit

PAGE 24:DVI change HDMI

PAGE 25:DP modify DSDA/DSCL circuit

PAGE 28:ADD I2C0 SCL/SDA and GPIO 3 circuit,remove GPIO 12

PAGE 29:remove R112.R113 and GPIO8 FAN TACH link to U21

PAGE 33:remove R671.R572

PAGE 35:remove RT8805CQVA change UPI6205 and UPI6262 circuit PAGE 36:remove NCP5388MNR2G change UPI6208 circuit

PAGE 37/38 :remove NCP3418B change UPI6281 circuit

PAGE 39 :Add WL83L786G circuit

MS-V180 -10

1.PAGE 37.38 modify D15~D21 footprint

2...PAGE 37,38 add CAP

MS-V180 -20

BASE LEVEL GENERIC SCHEMATIC ONLY COMMON & NO. STUFF ASSEMBLY NOTES AND BOM NO

ALL INIDIA DESIGN SPECIFICATIONS, REFERENCE SPECIFICATIONS, REFERENCE BOARDS, FLES, DRAWINGS, DIAGNOSTICS, LISTS AND OTHER DOCUMENTS OR INFORMATION (TOGETHER AND SEPARATELY, MATERIALS) ARE BEING PROVIDED 'AS IS: THE MATERIALS MAY CONTAIN NORMAN DURNOOM WILD MORE REMANDED OF ROLISTRY STANDARDS AND SECRETATIONS WHOM MAKES NO WARRANTES. EXPRESSED, MAYER STATUTORY OR OTHERWISE WITH RESPECT TO THE MITERALS OR OTHERWISE, AND EXPRESSED CALLARS, ALL MARKET NEED AND ATTEMPT OF THE TOTAL OR THE TOTAL PREPADED OR A REMINE FOR A PROJECT OR NO. INCUSTORY STANDARDS. MAKE TO A PROJECT OR THE TOTAL PREPADED OR A REMINE FOR A PROJECT OR THE TOTAL PREPADED OR A REMINE FOR A PROJECT OR THE TOTAL PREPADED OR A REMINE FOR A PROJECT OR THE TOTAL PREPADED OR A REMINE FOR A PROJECT OR THE TOTAL PREPADED OR THE TOTA Micro-Star International Co., LTD. MS-V180















































































