P1001-B02

# GA100-883 PCIe Gen4 HBM2 TESLA PASSIVE

#### TABLE OF CONTENTS

| Page | Description                 |
|------|-----------------------------|
| 1    | Table of Contents           |
| 2    | Power Topology              |
| 3    | IO: PCIe CONNECTOR          |
| 4    | GPU: NVHS 0,1,2 & 3         |
| 5    | GPU: NVHS 4 and 5           |
| 6    | GPU: HBM SIGNAL CONNECTIONS |
| 7    | GPU: HBM POWER CONNECTIONS  |
| 8    | GPU: POWER CONNECTIONS      |
| 9    | GPU: NVHS POWER             |
| 10   | GPU: GND CONNECTIONS        |
| 11   | GPU:NVVDD DECAP             |
| 12   | GPU:HBMVDD DECAP            |
| 13   | GPU: XTAL/ROM/JTAG          |
| 14   |                             |
| 15   |                             |
| 16   |                             |
| 17   | IO:NVHS x16,CON3            |
| 18   | PS: 5V                      |
|      | PS: HBMVPP                  |
|      | PS: 1V8                     |
|      | PS: IOVDD 1V35 Controller   |
|      | PS: IOVDD 1V35 Phase 1      |
| _    | PS: PEXVDD Controller       |
|      | PS: PEXVDD Phase1           |
| 25   | PS: HBMVDD CONTROLLER OVR4I |

| Page | Description                           |
|------|---------------------------------------|
| 26   | PS: HBMVDD PH1 AND PH2                |
| 27   | PS: HBMVDD PH3 AND PH4                |
| 28   | PS: HBMVDD OUTPUT CAP 1               |
| 29   | PS: HBMVDD OUTPUT CAP 2               |
| 30   | PS: NVVDD Controller_OVR4I            |
| 31   | PS: NVVDD PH1 AND PH2                 |
| 32   | PS: NVVDD PH3 AND PH4                 |
| 33   | PS: NVVDD PH5 AND PH6                 |
| 34   | PS: NVVDD PH7 AND PH8                 |
| 35   | PS: NVVDD PH9 AND PH10                |
| 36   | PS: NVVDD PH11 AND PH12               |
| 37   | PS: NVVDD PH13 AND PH14               |
| 38   | PS: NVVDD PH15 AND PH16               |
| 39   | BLANK                                 |
| 40   | PS: NVVDD OUTPUT CAP 1                |
| 41   | PS: NVVDD OUTPUT CAP 2                |
| 42   | PS: NVVDD OUTPUT CAP 3                |
| 43   |                                       |
| 44   | BLANK                                 |
| 45   | PS: INPUT                             |
| 46   | PS: INA3221,OVR-M                     |
| 47   | PS: THERMAL PROTECTION                |
| 48   | SEQUENCE:5V,1V8, 1V35, 3V3_SEQ_ENABLE |
| 49   | , = , =                               |
| 50   | SEQUENCE: PCIe MONITOR                |

| Page  | Description              |
|-------|--------------------------|
| 51    | SEQUENCE: MISC           |
| 52    | SEQUENCE: ZERO POWER MCU |
| _     |                          |
| 53-54 |                          |
| 55    | MECH SYMBOLS             |
|       |                          |
|       |                          |
|       |                          |
|       |                          |
|       |                          |
|       |                          |
|       |                          |
|       |                          |
|       |                          |
|       |                          |
|       |                          |
|       |                          |
|       |                          |
|       |                          |
|       |                          |

NVIDIA CORPORATION

2701 SAN TOMAS EXPRESSWAY

SANTA CLARA, CA 95050, USA NV\_PN 600-21001-0200-300

ASSEMBLY P1001 B01 SKU200 TESLA PASSIVE PAGE DETAIL Table of Contents ALL NVIDIA DESIGN SPECIFICATIONS, REFERENCE SPECIFICATIONS, REFERENCE BOARDS, FILES, DRAWINGS, DIAGNOSTICS, LISTS AND OTHER DOCUMENTS OR INFORMATION (TOGETHER AND SEPARATELY, "MATERIALS") ARE BEING PROVIDED 'AS IS'. THE MATERIALS MAY CONTAIN KNOWN AND UNKNOWN VIOLATIONS OF INDUSTRY STANDARDS AND SPECIFICATIONS. NVIDIA MAKES NO WARRANTIES, EXPRESSED, IMPLIED, STATUTORY OR OTHERWISE WITH RESPECT TO THE MATERIALS OR OTHERWISE, AND EXPRESSLY DISCLAIMS ALL IMPLIED WARRANTIES INCLUDING, WITHOUT LIMITATION, THE WARRANTIES OF DESIGN, OF NONINFRINGEMENT, MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, OR ARISING FROM A COURSE OF DEALING, TRADE USAGE, TRADE PRACTICE, OR INDUSTRY STANDARDS.

PAGE 1 OF 55 DATE 21-MAY-2020

PCB REV P1001-B02
BOM REV A





















**HBM DECAP** UNDER GPU [2.2uF X6S 0402 4V] x 13 [4.7uF X6S 0603 4V] x 7 HBM VDD [22uF X6S 0805 4V] x 26 UNDER GPU [2.2uF X6S 0402 2.5V] x 3 C1143 1uF 4V 10% X6S 0402 COMMON [2.2uF X6S 0402 2.5V] x 10 10 C1491 1uF 4V C1492 1uF 4V C1146 = 1uF = 4V GND [4.7uF X6S 0603 4V] x 7 GŇD [10uF X6S 0805 4V] x 4 ĠŇD GND [22uF X6S 0805 4V] x 10 C1135 22uF 6.3V 20% X6S 0805 COMMON C1134 22uF 6.3V 20% X6S 0805 COMMON C1137 22uF 6.3V 20% X6S 0805 COMMON C1147 22uF 6.3V 20% x6S 0805 COMMON C1139 22uF 6.3V 20% X6S 0805 COMMON C1493 22uF 6.3V 20% X6S 0805 COMMON C1496 22uF 6.3V 20% X6S 0805 COMMON C1499 22uF 6.3V 20% X6S 0805 COMMON Near GPU New C1085 22UF 6.3V 20% X6S 0805 NO STUFF GND GND **NVIDIA CORPORATION** 2701 SAN TOMAS EXPRESSWAY SANTA CLARA, CA 95050, USA ASSEMBLY PAGE DETAIL GPU:HBMVDD DECAP NV\_PN 600-21001-0200-300 ALL NVIDIA DESIGN SPECIFICATIONS, REFERENCE SPECIFICATIONS, REFERENCE BOARDS, FILES, DRAWINGS, DIAGNOSTICS, LISTS AND OTHER DOCUMENTS OR INFORMATION (TOGETHER AND SEPARATELY, "MATERIALS") ARE BEING PROVIDED 'AS IS'. THE MATERIALS MAY CONTAIN KNOWN AND UNKNOWN VIOLATIONS OR DEVIATIONS OF INDUSTRY STANDARDS AND SPECIFICATIONS. NVIDIA MAKES NO WARRANTIES, EXPRESSED, IMPLIED, STATUTORY OR OTHERWISE WITH RESPECT TO THE MATERIALS OR OTHERWISE, AND EXPRESSLY DISCLAIMS ALL IMPLIED WARRANTIES INCLUDING, WITHOUT LIMITATION, THE WARRANTIES OF DESIGN, OF NONINFRINGEMENT, MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, OR ARISING FROM A COURSE OF DEALING, TRADE USAGE, TRADE PRACTICE, OR INDUSTRY STANDARDS. PCB REV P1001-B02 BOM REV A PAGE 12 OF 55
DATE 21-MAY-2020 G

## GPU ROM/JTAG



We are in the process of making Crystal's routing DG changes. I suggest to route XTAL In/Out nets with at least x3 spacing (see feedback from Paul Su)

Fom Paul Su:

4W or 5W spacing will have enough margin for 65mm.

If PCB spacing is not enough, 3W spacing should be within 20mm.

#### NVIDIA CORPORATION

2701 SAN TOMAS EXPRESSWAY

SANTA CLARA, CA 95050, USA NV\_PN 600-21001-0200-300

PCB REV P1001-B02
BOM REV A

ALL NVIDIA DESIGN SPECIFICATIONS, REFERENCE SPECIFICATIONS, REFERENCE BOARDS, FILES, DRAWINGS, DIAGNOSTICS, LISTS AND OTHER DOCUMENTS OR INFORMATION (TOGETHER AND SEPARATELY, "MATERIALS") ARE BEING PROVIDED 'AS IS'. THE MATERIALS MAY CONTAIN KNOWN AND UNKNOWN VIOLATIONS OR DEVIATIONS OF INDUSTRY STANDARDS AND SPECIFICATIONS. NVIDIA MAKES NO WARRANTIES, EXPRESSED, IMPLIED, STATUTORY OR OTHERWISE WITH RESPECT TO THE MATERIALS OR OTHERWISE, AND EXPRESSLY DISCLAIMS ALL IMPLIED WARRANTIES INCLUDING, WITHOUT LIMITATION, THE WARRANTIES OF DESIGN, OF NONINFRINGEMENT, MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, OR ARISING FROM A COURSE OF DEALING, TRADE USAGE, TRADE PRACTICE, OR INDUSTRY STANDARDS.

ASSEMBLY P1001 B01 SKU200 TESLA PASSIVE PAGE DETAIL GPU: XTAL/ROM/JTAG

PAGE 13 OF 55
DATE 21-MAY-2020











PS: HBM\_VPP HBMVPP = 2.5VBETTER TO USE 4.7uH L FOR 12V->2.5V TO REDUCE RIPPLE CURRENT BOOT 5 PS\_HBMVPP\_BOOT 49 PS\_HBM\_VPP\_EN FN/FSYNC MP1475 EN Vih = 1.6V SW 3 PS\_HBMVPP\_SW PS\_HBMVPP\_FB\_RC PCB CO-LAYOUT MOD/PG FB 8 PS\_HBMVPP\_FB 4 GND MP1475 Fsw = 500KHz 49 OUT PS\_HBMVPP\_PGOOD R1123 0402 \ \ \ \ \ \ \ \ \ COMMON PS\_HBMVPP\_FB\_SENSE REMOTE SENSE Vout = Vref \*(1 + Rtop / Rbot))2.542V = 0.807\*(1 + 40.2K/18.7K))RIPPLE CURRENT=0.84A FOR 12V->2.5V 500KHz 4.7uH NVIDIA CORPORATION 2701 SAN TOMAS EXPRESSWAY ASSEMBLY P1001 B01 SKU200 TESLA PASSIVE PAGE DETAIL PS: HBMVPP SANTA CLARA, CA 95050, USA NV\_PN 600-21001-0200-300 ALL NVIDIA DESIGN SPECIFICATIONS, REFERENCE SPECIFICATIONS, REFERENCE BOARDS, FILES, DRAWINGS, DIAGNOSTICS, LISTS AND OTHER DOCUMENTS OR INFORMATION (TOGETHER AND SEPARATELY, "MATERIALS") ARE BEING PROVIDED 'AS IS'. THE MATERIALS MAY CONTAIN KNOWN AND UNKNOWN VIOLATIONS OR DEVIATIONS OF INDUSTRY STANDARDS AND SPECIFICATIONS. NVIDIA MAKES NO WARRANTIES, EXPRESSED, IMPLIED, STATUTORY OR OTHERWISE WITH RESPECT TO THE MATERIALS OR OTHERWISE, AND EXPRESSLY DISCLAIMS ALL IMPLIED WARRANTIES INCLUDING, WITHOUT LIMITATION, THE WARRANTIES OF DESIGN, OF NONINFRINGEMENT, MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, OR ARISING FROM A COURSE OF DEALING, TRADE USAGE, TRADE PRACTICE, OR INDUSTRY STANDARDS. PCB REV P1001-B02
BOM REV A PAGE 19 OF 55 DATE 21-MAY-2020



















A B C D E F G H

## PS HBMVDD OUTPUT MLCC 2









NVIDIA CORPORATION

2701 SAN TOMAS EXPRESSWAY

SANTA CLARA, CA 95050, USA NV\_PN 600-21001-0200-300

ASSEMBLY P1001 BO1 SKU200 TESLA PASSIVE
PAGE DETAIL PS: HBMVDD OUTPUT CAP 2

ALL NVIDIA DESIGN SPECIFICATIONS, REFERENCE SPECIFICATIONS, REFERENCE BOARDS, FILES, DRAWINGS, DIAGNOSTICS, LISTS AND OTHER DOCUMENTS OR INFORMATION (TOGETHER AND SEPARATELY, "MATERIALS") ARE BEING PROVIDED "AS ITS: THE MATERIALS MAY
CONTAIN KNOWN AND UNKNOWN VIOLATIONS OR DEVIATIONS OF INDUSTRY STANDARDS AND SPECIFICATIONS. NVIDIA MAKES NO WARRANTIES, EXPRESSED, IMPLIED, STATUTORY OR OTHERWISE WITH RESPECT TO THE MATERIALS OR OTHERWISE, AND EXPRESSLY DISCLAIMS ALL
IMPLIED WARRANTIES INCLUDING, WITHOUT LIMITATION, THE WARRANTIES OF DESIGN, OF NONINFRINGEMENT, MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, OR ARISING FROM A COURSE OF DEALING, TRADE USAGE, TRADE PRACTICE, OR INDUSTRY STANDARDS.

SANTA CLARA, C

NV\_PN

6

NV\_PN

6

NV\_PN

9

BOM REV

7

BOM REV

A

BOM REV

BOM REV

A

BOM REV

BOM R

B C D E F G



















PS NVVDD OUTPUT CAP C1564 C1578 C1573 C1047 C1048 C1090 **NVIDIA CORPORATION** 2701 SAN TOMAS EXPRESSWAY ASSEMBLY P1001 B01 SKU200 TESLA PASSIVE
PAGE DETAIL PS: NVVDD OUTPUT CAP 1 SANTA CLARA, CA 95050, USA NV\_PN 600-21001-0200-300 ALL NVIDIA DESIGN SPECIFICATIONS, REFERENCE SPECIFICATIONS, REFERENCE BOARDS, FILES, DRAWINGS, DIAGNOSTICS, LISTS AND OTHER DOCUMENTS OR INFORMATION (TOGETHER AND SEPARATELY, "MATERIALS") ARE BEING PROVIDED 'AS IS'. THE MATERIALS MAY CONTAIN KNOWN AND UNKNOWN VIOLATIONS OF INDUSTRY STANDARDS AND SPECIFICATIONS. NVIDIA MAKES NO WARRANTIES, EXPRESSED, IMPLIED, STATUTORY OR OTHERWISE WITH RESPECT TO THE MATERIALS OR OTHERWISE, AND EXPRESSLY DISCLAIMS ALL IMPLIED WARRANTIES INCLUDING, WITHOUT LIMITATION, THE WARRANTIES OF DESIGN, OF NONINFRINGEMENT, MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, OR ARISING FROM A COURSE OF DEALING, TRADE USAGE, TRADE PRACTICE, OR INDUSTRY STANDARDS. PCB REV P1001-B02 BOM REV A PAGE 40 OF 55
DATE 21-MAY-2020

PS NVVDD OUTPUT CAP PCB CO-LAYOUT PCB CO-LAYOUT PCB CO-LAYOUT PCB CO-LAYOUT GND PCB CO-LAYOUT PCB CO-LAYOUT PCB CO-LAYOUT PCB CO-LAYOUT PCB CO-LAYOUT GND **NVIDIA CORPORATION** 2701 SAN TOMAS EXPRESSWAY SANTA CLARA, CA 95050, USA ASSEMBLY P1001 B01 SKU200 TESLA PASSIVE
PAGE DETAIL PS: NVVDD OUTPUT CAP 2 NV\_PN 600-21001-0200-300 ALL NVIDIA DESIGN SPECIFICATIONS, REFERENCE SPECIFICATIONS, REFERENCE BOARDS, FILES, DRAWINGS, DIAGNOSTICS, LISTS AND OTHER DOCUMENTS OR INFORMATION (TOGETHER AND SEPARATELY, "MATERIALS") ARE BEING PROVIDED 'AS IS'. THE MATERIALS MAY CONTAIN KNOWN AND UNKNOWN VIOLATIONS OR DEVIATIONS OF INDUSTRY STANDARDS AND SPECIFICATIONS. NVIDIA MAKES NO WARRANTIES, EXPRESSED, IMPLIED, STATUTORY OR OTHERWISE WITH RESPECT TO THE MATERIALS OR OTHERWISE, AND EXPRESSLY DISCLAIMS ALL IMPLIED WARRANTIES INCLUDING, WITHOUT LIMITATION, THE WARRANTIES OF DESIGN, OF NONINFRINGEMENT, MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, OR ARISING FROM A COURSE OF DEALING, TRADE USAGE, TRADE PRACTICE, OR INDUSTRY STANDARDS. PCB REV P1001-B02

DATE 21-MAY-2020

BOM REV A

PS NVVDD OUTPUT CAP PCB CO-LAYOUT GND PCB CO-LAYOUT PCB CO-LAYOUT PCB CO-LAYOUT GND









## NVIDIA CORPORATION

2701 SAN TOMAS EXPRESSWAY

SANTA CLARA, CA 95050, USA NV\_PN 600-21001-0200-300

ASSEMBLY P1001 B01 SKU200 TESLA PASSIVE
PAGE DETAIL PS: NVVDD OUTPUT CAP 3 ALL NVIDIA DESIGN SPECIFICATIONS, REFERENCE SPECIFICATIONS, REFERENCE BOARDS, FILES, DRAWINGS, DIAGNOSTICS, LISTS AND OTHER DOCUMENTS OR INFORMATION (TOGETHER AND SEPARATELY, 'MATERIALS') ARE BEING PROVIDED 'AS IS'. THE MATERIALS MAY CONTAIN KNOWN AND UNKNOWN VIOLATIONS OR DEVIATIONS OF INDUSTRY STANDARDS AND SPECIFICATIONS. NVIDIA MAKES NO WARRANTIES, EXPRESSED, IMPLIED, STATUTORY OR OTHERWISE WITH RESPECT TO THE MATERIALS OR OTHERWISE, AND EXPRESSLY DISCLAIMS ALL IMPLIED WARRANTIES INCLUDING, WITHOUT LIMITATION, THE WARRANTIES OF DESIGN, OF NONINFRINGEMENT, MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, OR ARISING FROM A COURSE OF DEALING, TRADE USAGE, TRADE PRACTICE, OR INDUSTRY STANDARDS. PCB REV P1001-B02 DATE 21-MAY-2020 BOM REV A

PS NVVDD OUTPUT CAP PCB CO-LAYOUT GND PCB CO-LAYOUT PCB CO-LAYOUT GND PCB CO-LAYOUT GND PCB CO-LAYOUT PCB CO-LAYOUT GND PCB CO-LAYOUT GND GND PCB CO-LAYOUT NVIDIA CORPORATION 2701 SAN TOMAS EXPRESSWAY SANTA CLARA, CA 95050, USA ASSEMBLY P1001 B01 SKU200 TESLA PASSIVE
PAGE DETAIL PS: NVVDD OUTPUT CAP 4 NV\_PN 600-21001-0200-300 ALL NVIDIA DESIGN SPECIFICATIONS, REFERENCE SPECIFICATIONS, REFERENCE BOARDS, FILES, DRAWINGS, DIAGNOSTICS, LISTS AND OTHER DOCUMENTS OR INFORMATION (TOGETHER AND SEPARATELY, "MATERIALS") ARE BEING PROVIDED 'AS IS'. THE MATERIALS MAY CONTAIN KNOWN AND UNKNOWN VIOLATIONS OR DEVIATIONS OF INDUSTRY STANDARDS AND SPECIFICATIONS. NVIDIA MAKES NO WARRANTIES, EXPRESSED, IMPLIED, STATUTORY OR OTHERWISE WITH RESPECT TO THE MATERIALS OR OTHERWISE, AND EXPRESSLY DISCLAIMS ALL IMPLIED WARRANTIES INCLUDING, WITHOUT LIMITATION, THE WARRANTIES OF DESIGN, OF NONINFRINGEMENT, MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, OR ARISING FROM A COURSE OF DEALING, TRADE USAGE, TRADE PRACTICE, OR INDUSTRY STANDARDS. PCB REV P1001-B02 DATE 21-MAY-2020 BOM REV A













A B C D E F G H

## SEQUENCE PCIe MONTITOR

## PCIE Voltage Monitor







## **NVIDIA CORPORATION**

2701 SAN TOMAS EXPRESSWAY

SANTA CLARA, CA 95050, USA

NV\_PN 600-21001-0200-300

ALL NVIDIA DESIGN SPECIFICATIONS, REFERENCE SPECIFICATIONS, REFERENCE BOARDS, FILES, DRAWINGS, DIAGNOSTICS, LISTS AND OTHER DOCUMENTS OR INFORMATION (TOGETHER AND SEPARATELY, "MATERIALS") ARE BEING PROVIDED 'AS IS'. THE MATERIALS MAY CONTAIN KNOWN AND UNKNOWN VIOLATIONS OR DEVIATIONS OF INDUSTRY STANDARDS AND SPECIFICATIONS. NVIDIA MAKES NO WARRANTIES, EXPRESSED, IMPLIED, STATUTORY OR OTHERWISE WITH RESPECT TO THE MATERIALS OR OTHERWISE, AND EXPRESSLY DISCLAIMS ALL IMPLIED WARRANTIES INCLUDING, WITHOUT LIMITATION, THE WARRANTIES OF DESIGN, OF NONINFRINGEMENT, MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, OR ARISING FROM A COURSE OF DEALING, TRADE USAGE, TRADE PRACTICE, OR INDUSTRY STANDARDS.

 PCB REV
 P1001-B02
 PAGE
 50 OF 55

 BOM REV
 A
 DATE
 21-MAY-2020

B C D E F G

ASSEMBLY

P1001 B01 SKU200 TESLA PASSIVE









